blob: f18c554efc984832ec6b538cf896cfce5ae2d925 [file] [log] [blame]
Mark Brown0e0e16a2008-08-04 12:06:45 +01001/*
2 * wm8900.c -- WM8900 ALSA Soc Audio driver
3 *
4 * Copyright 2007, 2008 Wolfson Microelectronics PLC.
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * TODO:
13 * - Tristating.
14 * - TDM.
15 * - Jack detect.
16 * - FLL source configuration, currently only MCLK is supported.
17 */
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010021#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/delay.h>
24#include <linux/pm.h>
25#include <linux/i2c.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000026#include <linux/spi/spi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010028#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/soc.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010032#include <sound/initval.h>
33#include <sound/tlv.h>
34
35#include "wm8900.h"
36
37/* WM8900 register space */
38#define WM8900_REG_RESET 0x0
39#define WM8900_REG_ID 0x0
40#define WM8900_REG_POWER1 0x1
41#define WM8900_REG_POWER2 0x2
42#define WM8900_REG_POWER3 0x3
43#define WM8900_REG_AUDIO1 0x4
44#define WM8900_REG_AUDIO2 0x5
45#define WM8900_REG_CLOCKING1 0x6
46#define WM8900_REG_CLOCKING2 0x7
47#define WM8900_REG_AUDIO3 0x8
48#define WM8900_REG_AUDIO4 0x9
49#define WM8900_REG_DACCTRL 0xa
50#define WM8900_REG_LDAC_DV 0xb
51#define WM8900_REG_RDAC_DV 0xc
52#define WM8900_REG_SIDETONE 0xd
53#define WM8900_REG_ADCCTRL 0xe
54#define WM8900_REG_LADC_DV 0xf
55#define WM8900_REG_RADC_DV 0x10
56#define WM8900_REG_GPIO 0x12
57#define WM8900_REG_INCTL 0x15
58#define WM8900_REG_LINVOL 0x16
59#define WM8900_REG_RINVOL 0x17
60#define WM8900_REG_INBOOSTMIX1 0x18
61#define WM8900_REG_INBOOSTMIX2 0x19
62#define WM8900_REG_ADCPATH 0x1a
63#define WM8900_REG_AUXBOOST 0x1b
64#define WM8900_REG_ADDCTL 0x1e
65#define WM8900_REG_FLLCTL1 0x24
66#define WM8900_REG_FLLCTL2 0x25
67#define WM8900_REG_FLLCTL3 0x26
68#define WM8900_REG_FLLCTL4 0x27
69#define WM8900_REG_FLLCTL5 0x28
70#define WM8900_REG_FLLCTL6 0x29
71#define WM8900_REG_LOUTMIXCTL1 0x2c
72#define WM8900_REG_ROUTMIXCTL1 0x2d
73#define WM8900_REG_BYPASS1 0x2e
74#define WM8900_REG_BYPASS2 0x2f
75#define WM8900_REG_AUXOUT_CTL 0x30
76#define WM8900_REG_LOUT1CTL 0x33
77#define WM8900_REG_ROUT1CTL 0x34
78#define WM8900_REG_LOUT2CTL 0x35
79#define WM8900_REG_ROUT2CTL 0x36
80#define WM8900_REG_HPCTL1 0x3a
81#define WM8900_REG_OUTBIASCTL 0x73
82
83#define WM8900_MAXREG 0x80
84
85#define WM8900_REG_ADDCTL_OUT1_DIS 0x80
86#define WM8900_REG_ADDCTL_OUT2_DIS 0x40
87#define WM8900_REG_ADDCTL_VMID_DIS 0x20
88#define WM8900_REG_ADDCTL_BIAS_SRC 0x10
89#define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
90#define WM8900_REG_ADDCTL_TEMP_SD 0x02
91
92#define WM8900_REG_GPIO_TEMP_ENA 0x2
93
94#define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
95#define WM8900_REG_POWER1_BIAS_ENA 0x0008
96#define WM8900_REG_POWER1_VMID_BUF_ENA 0x0004
97#define WM8900_REG_POWER1_FLL_ENA 0x0040
98
99#define WM8900_REG_POWER2_SYSCLK_ENA 0x8000
100#define WM8900_REG_POWER2_ADCL_ENA 0x0002
101#define WM8900_REG_POWER2_ADCR_ENA 0x0001
102
103#define WM8900_REG_POWER3_DACL_ENA 0x0002
104#define WM8900_REG_POWER3_DACR_ENA 0x0001
105
106#define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
107#define WM8900_REG_AUDIO1_LRCLK_INV 0x0080
108#define WM8900_REG_AUDIO1_BCLK_INV 0x0100
109
110#define WM8900_REG_CLOCKING1_BCLK_DIR 0x1
111#define WM8900_REG_CLOCKING1_MCLK_SRC 0x100
Axel Linde5035b2011-10-16 23:29:12 +0800112#define WM8900_REG_CLOCKING1_BCLK_MASK 0x01e
113#define WM8900_REG_CLOCKING1_OPCLK_MASK 0x7000
Mark Brown0e0e16a2008-08-04 12:06:45 +0100114
115#define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
116#define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
117
118#define WM8900_REG_DACCTRL_MUTE 0x004
Mark Brown21002e22009-06-12 17:27:52 +0100119#define WM8900_REG_DACCTRL_DAC_SB_FILT 0x100
Mark Brown0e0e16a2008-08-04 12:06:45 +0100120#define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
121
122#define WM8900_REG_AUDIO3_ADCLRC_DIR 0x0800
123
124#define WM8900_REG_AUDIO4_DACLRC_DIR 0x0800
125
126#define WM8900_REG_FLLCTL1_OSC_ENA 0x100
127
128#define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
129
130#define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
131#define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
132#define WM8900_REG_HPCTL1_HP_CLAMP_IP 0x20
133#define WM8900_REG_HPCTL1_HP_CLAMP_OP 0x10
134#define WM8900_REG_HPCTL1_HP_SHORT 0x08
135#define WM8900_REG_HPCTL1_HP_SHORT2 0x04
136
Axel Linde5035b2011-10-16 23:29:12 +0800137#define WM8900_LRC_MASK 0x03ff
Mark Brown0e0e16a2008-08-04 12:06:45 +0100138
Mark Brown0e0e16a2008-08-04 12:06:45 +0100139struct wm8900_priv {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000140 enum snd_soc_control_type control_type;
Mark Brown78e19a32008-12-10 15:38:36 +0000141
Mark Brown0e0e16a2008-08-04 12:06:45 +0100142 u32 fll_in; /* FLL input frequency */
143 u32 fll_out; /* FLL output frequency */
144};
145
146/*
147 * wm8900 register cache. We can't read the entire register space and we
148 * have slow control buses so we cache the registers.
149 */
150static const u16 wm8900_reg_defaults[WM8900_MAXREG] = {
151 0x8900, 0x0000,
152 0xc000, 0x0000,
153 0x4050, 0x4000,
154 0x0008, 0x0000,
155 0x0040, 0x0040,
156 0x1004, 0x00c0,
157 0x00c0, 0x0000,
158 0x0100, 0x00c0,
159 0x00c0, 0x0000,
160 0xb001, 0x0000,
161 0x0000, 0x0044,
162 0x004c, 0x004c,
163 0x0044, 0x0044,
164 0x0000, 0x0044,
165 0x0000, 0x0000,
166 0x0002, 0x0000,
167 0x0000, 0x0000,
168 0x0000, 0x0000,
169 0x0008, 0x0000,
170 0x0000, 0x0008,
171 0x0097, 0x0100,
172 0x0000, 0x0000,
173 0x0050, 0x0050,
174 0x0055, 0x0055,
175 0x0055, 0x0000,
176 0x0000, 0x0079,
177 0x0079, 0x0079,
178 0x0079, 0x0000,
179 /* Remaining registers all zero */
180};
181
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000182static int wm8900_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100183{
184 switch (reg) {
185 case WM8900_REG_ID:
Mark Brown8d50e442009-07-10 23:12:01 +0100186 return 1;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100187 default:
Mark Brown8d50e442009-07-10 23:12:01 +0100188 return 0;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100189 }
190}
191
192static void wm8900_reset(struct snd_soc_codec *codec)
193{
Mark Brown8d50e442009-07-10 23:12:01 +0100194 snd_soc_write(codec, WM8900_REG_RESET, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100195
196 memcpy(codec->reg_cache, wm8900_reg_defaults,
Julia Lawallbc258002009-12-13 12:43:15 +0100197 sizeof(wm8900_reg_defaults));
Mark Brown0e0e16a2008-08-04 12:06:45 +0100198}
199
200static int wm8900_hp_event(struct snd_soc_dapm_widget *w,
201 struct snd_kcontrol *kcontrol, int event)
202{
203 struct snd_soc_codec *codec = w->codec;
Mark Brown8d50e442009-07-10 23:12:01 +0100204 u16 hpctl1 = snd_soc_read(codec, WM8900_REG_HPCTL1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100205
206 switch (event) {
207 case SND_SOC_DAPM_PRE_PMU:
208 /* Clamp headphone outputs */
209 hpctl1 = WM8900_REG_HPCTL1_HP_CLAMP_IP |
210 WM8900_REG_HPCTL1_HP_CLAMP_OP;
Mark Brown8d50e442009-07-10 23:12:01 +0100211 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100212 break;
213
214 case SND_SOC_DAPM_POST_PMU:
215 /* Enable the input stage */
216 hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_IP;
217 hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT |
218 WM8900_REG_HPCTL1_HP_SHORT2 |
219 WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100220 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100221
222 msleep(400);
223
224 /* Enable the output stage */
225 hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_OP;
226 hpctl1 |= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100227 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100228
229 /* Remove the shorts */
230 hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT2;
Mark Brown8d50e442009-07-10 23:12:01 +0100231 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100232 hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT;
Mark Brown8d50e442009-07-10 23:12:01 +0100233 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100234 break;
235
236 case SND_SOC_DAPM_PRE_PMD:
237 /* Short the output */
238 hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT;
Mark Brown8d50e442009-07-10 23:12:01 +0100239 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100240
241 /* Disable the output stage */
242 hpctl1 &= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100243 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100244
245 /* Clamp the outputs and power down input */
246 hpctl1 |= WM8900_REG_HPCTL1_HP_CLAMP_IP |
247 WM8900_REG_HPCTL1_HP_CLAMP_OP;
248 hpctl1 &= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100249 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100250 break;
251
252 case SND_SOC_DAPM_POST_PMD:
253 /* Disable everything */
Mark Brown8d50e442009-07-10 23:12:01 +0100254 snd_soc_write(codec, WM8900_REG_HPCTL1, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100255 break;
256
257 default:
258 BUG();
259 }
260
261 return 0;
262}
263
264static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 100, 0);
265
266static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 0);
267
268static const DECLARE_TLV_DB_SCALE(in_boost_tlv, -1200, 600, 0);
269
270static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1200, 100, 0);
271
272static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
273
274static const DECLARE_TLV_DB_SCALE(dac_tlv, -7200, 75, 1);
275
276static const DECLARE_TLV_DB_SCALE(adc_svol_tlv, -3600, 300, 0);
277
278static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
279
280static const char *mic_bias_level_txt[] = { "0.9*AVDD", "0.65*AVDD" };
281
282static const struct soc_enum mic_bias_level =
283SOC_ENUM_SINGLE(WM8900_REG_INCTL, 8, 2, mic_bias_level_txt);
284
285static const char *dac_mute_rate_txt[] = { "Fast", "Slow" };
286
287static const struct soc_enum dac_mute_rate =
288SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 7, 2, dac_mute_rate_txt);
289
290static const char *dac_deemphasis_txt[] = {
291 "Disabled", "32kHz", "44.1kHz", "48kHz"
292};
293
294static const struct soc_enum dac_deemphasis =
295SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 4, 4, dac_deemphasis_txt);
296
297static const char *adc_hpf_cut_txt[] = {
298 "Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
299};
300
301static const struct soc_enum adc_hpf_cut =
302SOC_ENUM_SINGLE(WM8900_REG_ADCCTRL, 5, 4, adc_hpf_cut_txt);
303
304static const char *lr_txt[] = {
305 "Left", "Right"
306};
307
308static const struct soc_enum aifl_src =
309SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 15, 2, lr_txt);
310
311static const struct soc_enum aifr_src =
312SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 14, 2, lr_txt);
313
314static const struct soc_enum dacl_src =
315SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 15, 2, lr_txt);
316
317static const struct soc_enum dacr_src =
318SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 14, 2, lr_txt);
319
320static const char *sidetone_txt[] = {
321 "Disabled", "Left ADC", "Right ADC"
322};
323
324static const struct soc_enum dacl_sidetone =
325SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 2, 3, sidetone_txt);
326
327static const struct soc_enum dacr_sidetone =
328SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 0, 3, sidetone_txt);
329
330static const struct snd_kcontrol_new wm8900_snd_controls[] = {
331SOC_ENUM("Mic Bias Level", mic_bias_level),
332
333SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL, 0, 31, 0,
334 in_pga_tlv),
335SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL, 6, 1, 1),
336SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL, 7, 1, 0),
337
338SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL, 0, 31, 0,
339 in_pga_tlv),
340SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL, 6, 1, 1),
341SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL, 7, 1, 0),
342
343SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL, 6, 1, 1),
344SOC_ENUM("DAC Mute Rate", dac_mute_rate),
345SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL, 9, 1, 0),
346SOC_ENUM("DAC Deemphasis", dac_deemphasis),
Mark Brown0e0e16a2008-08-04 12:06:45 +0100347SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL,
348 12, 1, 0),
349
350SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL, 8, 1, 0),
351SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut),
352SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL, 1, 0, 1, 0),
353SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE, 9, 12, 0,
354 adc_svol_tlv),
355SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE, 5, 12, 0,
356 adc_svol_tlv),
357SOC_ENUM("Left Digital Audio Source", aifl_src),
358SOC_ENUM("Right Digital Audio Source", aifr_src),
359
360SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2, 10, 4, 0,
361 dac_boost_tlv),
362SOC_ENUM("Left DAC Source", dacl_src),
363SOC_ENUM("Right DAC Source", dacr_src),
364SOC_ENUM("Left DAC Sidetone", dacl_sidetone),
365SOC_ENUM("Right DAC Sidetone", dacr_sidetone),
366SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL, 1, 0, 1, 0),
367
368SOC_DOUBLE_R_TLV("Digital Playback Volume",
369 WM8900_REG_LDAC_DV, WM8900_REG_RDAC_DV,
370 1, 96, 0, dac_tlv),
371SOC_DOUBLE_R_TLV("Digital Capture Volume",
372 WM8900_REG_LADC_DV, WM8900_REG_RADC_DV, 1, 119, 0, adc_tlv),
373
374SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1, 4, 7, 0,
375 out_mix_tlv),
376SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1, 4, 7, 0,
377 out_mix_tlv),
378SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 4, 7, 0,
379 out_mix_tlv),
380SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 0, 7, 0,
381 out_mix_tlv),
382
383SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1, 0, 7, 0,
384 out_mix_tlv),
385SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1, 4, 7, 0,
386 out_mix_tlv),
387SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2, 0, 7, 0,
388 out_mix_tlv),
389SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2, 4, 7, 0,
390 out_mix_tlv),
391
392SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1, 0, 3, 0,
393 in_boost_tlv),
394SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1, 4, 3, 0,
395 in_boost_tlv),
396SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2, 0, 3, 0,
397 in_boost_tlv),
398SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2, 4, 3, 0,
399 in_boost_tlv),
400SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST, 4, 3, 0,
401 in_boost_tlv),
402SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST, 0, 3, 0,
403 in_boost_tlv),
404
405SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
406 0, 63, 0, out_pga_tlv),
407SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
408 6, 1, 1),
409SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
410 7, 1, 0),
411
412SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
413 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL,
414 0, 63, 0, out_pga_tlv),
415SOC_DOUBLE_R("LINEOUT2 Switch",
416 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 6, 1, 1),
417SOC_DOUBLE_R("LINEOUT2 ZC Switch",
418 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 7, 1, 0),
419SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1,
420 0, 1, 1),
421
422};
423
Mark Brown0e0e16a2008-08-04 12:06:45 +0100424static const struct snd_kcontrol_new wm8900_dapm_loutput2_control =
425SOC_DAPM_SINGLE("LINEOUT2L Switch", WM8900_REG_POWER3, 6, 1, 0);
426
427static const struct snd_kcontrol_new wm8900_dapm_routput2_control =
428SOC_DAPM_SINGLE("LINEOUT2R Switch", WM8900_REG_POWER3, 5, 1, 0);
429
430static const struct snd_kcontrol_new wm8900_loutmix_controls[] = {
431SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1, 7, 1, 0),
432SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 7, 1, 0),
433SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 7, 1, 0),
434SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 3, 1, 0),
435SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1, 8, 1, 0),
436};
437
438static const struct snd_kcontrol_new wm8900_routmix_controls[] = {
439SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1, 7, 1, 0),
440SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 3, 1, 0),
441SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 3, 1, 0),
442SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 7, 1, 0),
443SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1, 8, 1, 0),
444};
445
446static const struct snd_kcontrol_new wm8900_linmix_controls[] = {
447SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1, 2, 1, 1),
448SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1, 6, 1, 1),
449SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 6, 1, 1),
450SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 6, 1, 0),
451};
452
453static const struct snd_kcontrol_new wm8900_rinmix_controls[] = {
454SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2, 2, 1, 1),
455SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2, 6, 1, 1),
456SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 2, 1, 1),
457SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 2, 1, 0),
458};
459
460static const struct snd_kcontrol_new wm8900_linpga_controls[] = {
461SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL, 6, 1, 0),
462SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL, 5, 1, 0),
463SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL, 4, 1, 0),
464};
465
466static const struct snd_kcontrol_new wm8900_rinpga_controls[] = {
467SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL, 2, 1, 0),
468SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL, 1, 1, 0),
469SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL, 0, 1, 0),
470};
471
472static const char *wm9700_lp_mux[] = { "Disabled", "Enabled" };
473
474static const struct soc_enum wm8900_lineout2_lp_mux =
475SOC_ENUM_SINGLE(WM8900_REG_LOUTMIXCTL1, 1, 2, wm9700_lp_mux);
476
477static const struct snd_kcontrol_new wm8900_lineout2_lp =
478SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux);
479
480static const struct snd_soc_dapm_widget wm8900_dapm_widgets[] = {
481
482/* Externally visible pins */
483SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
484SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
485SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
486SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
487SND_SOC_DAPM_OUTPUT("HP_L"),
488SND_SOC_DAPM_OUTPUT("HP_R"),
489
490SND_SOC_DAPM_INPUT("RINPUT1"),
491SND_SOC_DAPM_INPUT("LINPUT1"),
492SND_SOC_DAPM_INPUT("RINPUT2"),
493SND_SOC_DAPM_INPUT("LINPUT2"),
494SND_SOC_DAPM_INPUT("RINPUT3"),
495SND_SOC_DAPM_INPUT("LINPUT3"),
496SND_SOC_DAPM_INPUT("AUX"),
497
498SND_SOC_DAPM_VMID("VMID"),
499
500/* Input */
501SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2, 3, 0,
502 wm8900_linpga_controls,
503 ARRAY_SIZE(wm8900_linpga_controls)),
504SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2, 2, 0,
505 wm8900_rinpga_controls,
506 ARRAY_SIZE(wm8900_rinpga_controls)),
507
508SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2, 5, 0,
509 wm8900_linmix_controls,
510 ARRAY_SIZE(wm8900_linmix_controls)),
511SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2, 4, 0,
512 wm8900_rinmix_controls,
513 ARRAY_SIZE(wm8900_rinmix_controls)),
514
Mark Brown8a709d92011-10-27 09:45:42 +0200515SND_SOC_DAPM_SUPPLY("Mic Bias", WM8900_REG_POWER1, 4, 0, NULL, 0),
Mark Brown0e0e16a2008-08-04 12:06:45 +0100516
517SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2, 1, 0),
518SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2, 0, 0),
519
520/* Output */
521SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3, 1, 0),
522SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3, 0, 0),
523
524SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3, 7, 0, NULL, 0,
525 wm8900_hp_event,
526 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
527 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
528
529SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2, 8, 0, NULL, 0),
530SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2, 7, 0, NULL, 0),
531
532SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM, 0, 0, &wm8900_lineout2_lp),
533SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3, 6, 0, NULL, 0),
534SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3, 5, 0, NULL, 0),
535
536SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3, 3, 0,
537 wm8900_loutmix_controls,
538 ARRAY_SIZE(wm8900_loutmix_controls)),
539SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3, 2, 0,
540 wm8900_routmix_controls,
541 ARRAY_SIZE(wm8900_routmix_controls)),
542};
543
544/* Target, Path, Source */
Mark Brown46ce9042011-12-08 16:53:47 +0800545static const struct snd_soc_dapm_route wm8900_dapm_routes[] = {
Mark Brown0e0e16a2008-08-04 12:06:45 +0100546/* Inputs */
547{"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
548{"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
549{"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
550
551{"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
552{"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
553{"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
554
555{"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
556{"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
557{"Left Input Mixer", "AUX Switch", "AUX"},
558{"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
559
560{"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
561{"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
562{"Right Input Mixer", "AUX Switch", "AUX"},
563{"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
564
565{"ADCL", NULL, "Left Input Mixer"},
566{"ADCR", NULL, "Right Input Mixer"},
567
568/* Outputs */
569{"LINEOUT1L", NULL, "LINEOUT1L PGA"},
570{"LINEOUT1L PGA", NULL, "Left Output Mixer"},
571{"LINEOUT1R", NULL, "LINEOUT1R PGA"},
572{"LINEOUT1R PGA", NULL, "Right Output Mixer"},
573
574{"LINEOUT2L PGA", NULL, "Left Output Mixer"},
575{"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
576{"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
577{"LINEOUT2L", NULL, "LINEOUT2 LP"},
578
579{"LINEOUT2R PGA", NULL, "Right Output Mixer"},
580{"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
581{"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
582{"LINEOUT2R", NULL, "LINEOUT2 LP"},
583
584{"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
585{"Left Output Mixer", "AUX Bypass Switch", "AUX"},
586{"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
587{"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
588{"Left Output Mixer", "DACL Switch", "DACL"},
589
590{"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
591{"Right Output Mixer", "AUX Bypass Switch", "AUX"},
592{"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
593{"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
594{"Right Output Mixer", "DACR Switch", "DACR"},
595
596/* Note that the headphone output stage needs to be connected
597 * externally to LINEOUT2 via DC blocking capacitors. Other
598 * configurations are not supported.
599 *
600 * Note also that left and right headphone paths are treated as a
601 * mono path.
602 */
603{"Headphone Amplifier", NULL, "LINEOUT2 LP"},
604{"Headphone Amplifier", NULL, "LINEOUT2 LP"},
605{"HP_L", NULL, "Headphone Amplifier"},
606{"HP_R", NULL, "Headphone Amplifier"},
607};
608
Mark Brown0e0e16a2008-08-04 12:06:45 +0100609static int wm8900_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000610 struct snd_pcm_hw_params *params,
611 struct snd_soc_dai *dai)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100612{
613 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000614 struct snd_soc_codec *codec = rtd->codec;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100615 u16 reg;
616
Mark Brown8d50e442009-07-10 23:12:01 +0100617 reg = snd_soc_read(codec, WM8900_REG_AUDIO1) & ~0x60;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100618
619 switch (params_format(params)) {
620 case SNDRV_PCM_FORMAT_S16_LE:
621 break;
622 case SNDRV_PCM_FORMAT_S20_3LE:
623 reg |= 0x20;
624 break;
625 case SNDRV_PCM_FORMAT_S24_LE:
626 reg |= 0x40;
627 break;
628 case SNDRV_PCM_FORMAT_S32_LE:
629 reg |= 0x60;
630 break;
631 default:
632 return -EINVAL;
633 }
634
Mark Brown8d50e442009-07-10 23:12:01 +0100635 snd_soc_write(codec, WM8900_REG_AUDIO1, reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100636
Mark Brown21002e22009-06-12 17:27:52 +0100637 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Mark Brown8d50e442009-07-10 23:12:01 +0100638 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
Mark Brown21002e22009-06-12 17:27:52 +0100639
640 if (params_rate(params) <= 24000)
641 reg |= WM8900_REG_DACCTRL_DAC_SB_FILT;
642 else
643 reg &= ~WM8900_REG_DACCTRL_DAC_SB_FILT;
644
Mark Brown8d50e442009-07-10 23:12:01 +0100645 snd_soc_write(codec, WM8900_REG_DACCTRL, reg);
Mark Brown21002e22009-06-12 17:27:52 +0100646 }
647
Mark Brown0e0e16a2008-08-04 12:06:45 +0100648 return 0;
649}
650
651/* FLL divisors */
652struct _fll_div {
653 u16 fll_ratio;
654 u16 fllclk_div;
655 u16 fll_slow_lock_ref;
656 u16 n;
657 u16 k;
658};
659
660/* The size in bits of the FLL divide multiplied by 10
661 * to allow rounding later */
662#define FIXED_FLL_SIZE ((1 << 16) * 10)
663
664static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
665 unsigned int Fout)
666{
667 u64 Kpart;
668 unsigned int K, Ndiv, Nmod, target;
669 unsigned int div;
670
671 BUG_ON(!Fout);
672
673 /* The FLL must run at 90-100MHz which is then scaled down to
674 * the output value by FLLCLK_DIV. */
675 target = Fout;
676 div = 1;
677 while (target < 90000000) {
678 div *= 2;
679 target *= 2;
680 }
681
682 if (target > 100000000)
Roel Kluin449bd542009-05-27 17:08:39 -0700683 printk(KERN_WARNING "wm8900: FLL rate %u out of range, Fref=%u"
684 " Fout=%u\n", target, Fref, Fout);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100685 if (div > 32) {
686 printk(KERN_ERR "wm8900: Invalid FLL division rate %u, "
Roel Kluin449bd542009-05-27 17:08:39 -0700687 "Fref=%u, Fout=%u, target=%u\n",
Mark Brown0e0e16a2008-08-04 12:06:45 +0100688 div, Fref, Fout, target);
689 return -EINVAL;
690 }
691
692 fll_div->fllclk_div = div >> 2;
693
694 if (Fref < 48000)
695 fll_div->fll_slow_lock_ref = 1;
696 else
697 fll_div->fll_slow_lock_ref = 0;
698
699 Ndiv = target / Fref;
700
701 if (Fref < 1000000)
702 fll_div->fll_ratio = 8;
703 else
704 fll_div->fll_ratio = 1;
705
706 fll_div->n = Ndiv / fll_div->fll_ratio;
707 Nmod = (target / fll_div->fll_ratio) % Fref;
708
709 /* Calculate fractional part - scale up so we can round. */
710 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
711
712 do_div(Kpart, Fref);
713
714 K = Kpart & 0xFFFFFFFF;
715
716 if ((K % 10) >= 5)
717 K += 5;
718
719 /* Move down to proper range now rounding is done */
720 fll_div->k = K / 10;
721
722 BUG_ON(target != Fout * (fll_div->fllclk_div << 2));
723 BUG_ON(!K && target != Fref * fll_div->fll_ratio * fll_div->n);
724
725 return 0;
726}
727
728static int wm8900_set_fll(struct snd_soc_codec *codec,
729 int fll_id, unsigned int freq_in, unsigned int freq_out)
730{
Mark Brownb2c812e2010-04-14 15:35:19 +0900731 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100732 struct _fll_div fll_div;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100733
734 if (wm8900->fll_in == freq_in && wm8900->fll_out == freq_out)
735 return 0;
736
737 /* The digital side should be disabled during any change. */
Axel Lin29c6a012011-10-16 23:30:21 +0800738 snd_soc_update_bits(codec, WM8900_REG_POWER1,
739 WM8900_REG_POWER1_FLL_ENA, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100740
741 /* Disable the FLL? */
742 if (!freq_in || !freq_out) {
Axel Lin29c6a012011-10-16 23:30:21 +0800743 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
744 WM8900_REG_CLOCKING1_MCLK_SRC, 0);
745 snd_soc_update_bits(codec, WM8900_REG_FLLCTL1,
746 WM8900_REG_FLLCTL1_OSC_ENA, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100747 wm8900->fll_in = freq_in;
748 wm8900->fll_out = freq_out;
749
750 return 0;
751 }
752
753 if (fll_factors(&fll_div, freq_in, freq_out) != 0)
754 goto reenable;
755
756 wm8900->fll_in = freq_in;
757 wm8900->fll_out = freq_out;
758
759 /* The osclilator *MUST* be enabled before we enable the
760 * digital circuit. */
Mark Brown8d50e442009-07-10 23:12:01 +0100761 snd_soc_write(codec, WM8900_REG_FLLCTL1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100762 fll_div.fll_ratio | WM8900_REG_FLLCTL1_OSC_ENA);
763
Mark Brown8d50e442009-07-10 23:12:01 +0100764 snd_soc_write(codec, WM8900_REG_FLLCTL4, fll_div.n >> 5);
765 snd_soc_write(codec, WM8900_REG_FLLCTL5,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100766 (fll_div.fllclk_div << 6) | (fll_div.n & 0x1f));
767
768 if (fll_div.k) {
Mark Brown8d50e442009-07-10 23:12:01 +0100769 snd_soc_write(codec, WM8900_REG_FLLCTL2,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100770 (fll_div.k >> 8) | 0x100);
Mark Brown8d50e442009-07-10 23:12:01 +0100771 snd_soc_write(codec, WM8900_REG_FLLCTL3, fll_div.k & 0xff);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100772 } else
Mark Brown8d50e442009-07-10 23:12:01 +0100773 snd_soc_write(codec, WM8900_REG_FLLCTL2, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100774
775 if (fll_div.fll_slow_lock_ref)
Mark Brown8d50e442009-07-10 23:12:01 +0100776 snd_soc_write(codec, WM8900_REG_FLLCTL6,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100777 WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF);
778 else
Mark Brown8d50e442009-07-10 23:12:01 +0100779 snd_soc_write(codec, WM8900_REG_FLLCTL6, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100780
Axel Lin29c6a012011-10-16 23:30:21 +0800781 snd_soc_update_bits(codec, WM8900_REG_POWER1,
782 WM8900_REG_POWER1_FLL_ENA,
783 WM8900_REG_POWER1_FLL_ENA);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100784
785reenable:
Axel Lin29c6a012011-10-16 23:30:21 +0800786 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
787 WM8900_REG_CLOCKING1_MCLK_SRC,
788 WM8900_REG_CLOCKING1_MCLK_SRC);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100789 return 0;
790}
791
Mark Brown85488032009-09-05 18:52:16 +0100792static int wm8900_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
793 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100794{
795 return wm8900_set_fll(codec_dai->codec, pll_id, freq_in, freq_out);
796}
797
798static int wm8900_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
799 int div_id, int div)
800{
801 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100802
803 switch (div_id) {
804 case WM8900_BCLK_DIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800805 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
806 WM8900_REG_CLOCKING1_BCLK_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100807 break;
808 case WM8900_OPCLK_DIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800809 snd_soc_update_bits(codec, WM8900_REG_CLOCKING1,
810 WM8900_REG_CLOCKING1_OPCLK_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100811 break;
812 case WM8900_DAC_LRCLK:
Axel Lin29c6a012011-10-16 23:30:21 +0800813 snd_soc_update_bits(codec, WM8900_REG_AUDIO4,
814 WM8900_LRC_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100815 break;
816 case WM8900_ADC_LRCLK:
Axel Lin29c6a012011-10-16 23:30:21 +0800817 snd_soc_update_bits(codec, WM8900_REG_AUDIO3,
818 WM8900_LRC_MASK, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100819 break;
820 case WM8900_DAC_CLKDIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800821 snd_soc_update_bits(codec, WM8900_REG_CLOCKING2,
822 WM8900_REG_CLOCKING2_DAC_CLKDIV, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100823 break;
824 case WM8900_ADC_CLKDIV:
Axel Lin29c6a012011-10-16 23:30:21 +0800825 snd_soc_update_bits(codec, WM8900_REG_CLOCKING2,
826 WM8900_REG_CLOCKING2_ADC_CLKDIV, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100827 break;
828 case WM8900_LRCLK_MODE:
Axel Lin29c6a012011-10-16 23:30:21 +0800829 snd_soc_update_bits(codec, WM8900_REG_DACCTRL,
830 WM8900_REG_DACCTRL_AIF_LRCLKRATE, div);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100831 break;
832 default:
833 return -EINVAL;
834 }
835
836 return 0;
837}
838
839
840static int wm8900_set_dai_fmt(struct snd_soc_dai *codec_dai,
841 unsigned int fmt)
842{
843 struct snd_soc_codec *codec = codec_dai->codec;
844 unsigned int clocking1, aif1, aif3, aif4;
845
Mark Brown8d50e442009-07-10 23:12:01 +0100846 clocking1 = snd_soc_read(codec, WM8900_REG_CLOCKING1);
847 aif1 = snd_soc_read(codec, WM8900_REG_AUDIO1);
848 aif3 = snd_soc_read(codec, WM8900_REG_AUDIO3);
849 aif4 = snd_soc_read(codec, WM8900_REG_AUDIO4);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100850
851 /* set master/slave audio interface */
852 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
853 case SND_SOC_DAIFMT_CBS_CFS:
854 clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
855 aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
856 aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
857 break;
858 case SND_SOC_DAIFMT_CBS_CFM:
859 clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
860 aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
861 aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
862 break;
863 case SND_SOC_DAIFMT_CBM_CFM:
864 clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
865 aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
866 aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
867 break;
868 case SND_SOC_DAIFMT_CBM_CFS:
869 clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
870 aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
871 aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
872 break;
873 default:
874 return -EINVAL;
875 }
876
877 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
878 case SND_SOC_DAIFMT_DSP_A:
879 aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
880 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
881 break;
882 case SND_SOC_DAIFMT_DSP_B:
883 aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
884 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
885 break;
886 case SND_SOC_DAIFMT_I2S:
887 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
888 aif1 |= 0x10;
889 break;
890 case SND_SOC_DAIFMT_RIGHT_J:
891 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
892 break;
893 case SND_SOC_DAIFMT_LEFT_J:
894 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
895 aif1 |= 0x8;
896 break;
897 default:
898 return -EINVAL;
899 }
900
901 /* Clock inversion */
902 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
903 case SND_SOC_DAIFMT_DSP_A:
904 case SND_SOC_DAIFMT_DSP_B:
905 /* frame inversion not valid for DSP modes */
906 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
907 case SND_SOC_DAIFMT_NB_NF:
908 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
909 break;
910 case SND_SOC_DAIFMT_IB_NF:
911 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
912 break;
913 default:
914 return -EINVAL;
915 }
916 break;
917 case SND_SOC_DAIFMT_I2S:
918 case SND_SOC_DAIFMT_RIGHT_J:
919 case SND_SOC_DAIFMT_LEFT_J:
920 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
921 case SND_SOC_DAIFMT_NB_NF:
922 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
923 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
924 break;
925 case SND_SOC_DAIFMT_IB_IF:
926 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
927 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
928 break;
929 case SND_SOC_DAIFMT_IB_NF:
930 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
931 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
932 break;
933 case SND_SOC_DAIFMT_NB_IF:
934 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
935 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
936 break;
937 default:
938 return -EINVAL;
939 }
940 break;
941 default:
942 return -EINVAL;
943 }
944
Mark Brown8d50e442009-07-10 23:12:01 +0100945 snd_soc_write(codec, WM8900_REG_CLOCKING1, clocking1);
946 snd_soc_write(codec, WM8900_REG_AUDIO1, aif1);
947 snd_soc_write(codec, WM8900_REG_AUDIO3, aif3);
948 snd_soc_write(codec, WM8900_REG_AUDIO4, aif4);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100949
950 return 0;
951}
952
953static int wm8900_digital_mute(struct snd_soc_dai *codec_dai, int mute)
954{
955 struct snd_soc_codec *codec = codec_dai->codec;
956 u16 reg;
957
Mark Brown8d50e442009-07-10 23:12:01 +0100958 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100959
960 if (mute)
961 reg |= WM8900_REG_DACCTRL_MUTE;
962 else
963 reg &= ~WM8900_REG_DACCTRL_MUTE;
964
Mark Brown8d50e442009-07-10 23:12:01 +0100965 snd_soc_write(codec, WM8900_REG_DACCTRL, reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100966
967 return 0;
968}
969
970#define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
971 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
972 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
973
974#define WM8900_PCM_FORMATS \
975 (SNDRV_PCM_FORMAT_S16_LE | SNDRV_PCM_FORMAT_S20_3LE | \
976 SNDRV_PCM_FORMAT_S24_LE)
977
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100978static const struct snd_soc_dai_ops wm8900_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800979 .hw_params = wm8900_hw_params,
980 .set_clkdiv = wm8900_set_dai_clkdiv,
981 .set_pll = wm8900_set_dai_pll,
982 .set_fmt = wm8900_set_dai_fmt,
983 .digital_mute = wm8900_digital_mute,
984};
985
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000986static struct snd_soc_dai_driver wm8900_dai = {
987 .name = "wm8900-hifi",
Mark Brown0e0e16a2008-08-04 12:06:45 +0100988 .playback = {
989 .stream_name = "HiFi Playback",
990 .channels_min = 1,
991 .channels_max = 2,
992 .rates = WM8900_RATES,
993 .formats = WM8900_PCM_FORMATS,
994 },
995 .capture = {
996 .stream_name = "HiFi Capture",
997 .channels_min = 1,
998 .channels_max = 2,
999 .rates = WM8900_RATES,
1000 .formats = WM8900_PCM_FORMATS,
1001 },
Eric Miao6335d052009-03-03 09:41:00 +08001002 .ops = &wm8900_dai_ops,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001003};
Mark Brown0e0e16a2008-08-04 12:06:45 +01001004
1005static int wm8900_set_bias_level(struct snd_soc_codec *codec,
1006 enum snd_soc_bias_level level)
1007{
1008 u16 reg;
1009
1010 switch (level) {
1011 case SND_SOC_BIAS_ON:
1012 /* Enable thermal shutdown */
Axel Lin29c6a012011-10-16 23:30:21 +08001013 snd_soc_update_bits(codec, WM8900_REG_GPIO,
1014 WM8900_REG_GPIO_TEMP_ENA,
1015 WM8900_REG_GPIO_TEMP_ENA);
1016 snd_soc_update_bits(codec, WM8900_REG_ADDCTL,
1017 WM8900_REG_ADDCTL_TEMP_SD,
1018 WM8900_REG_ADDCTL_TEMP_SD);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001019 break;
1020
1021 case SND_SOC_BIAS_PREPARE:
1022 break;
1023
1024 case SND_SOC_BIAS_STANDBY:
1025 /* Charge capacitors if initial power up */
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001026 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown0e0e16a2008-08-04 12:06:45 +01001027 /* STARTUP_BIAS_ENA on */
Mark Brown8d50e442009-07-10 23:12:01 +01001028 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001029 WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1030
1031 /* Startup bias mode */
Mark Brown8d50e442009-07-10 23:12:01 +01001032 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001033 WM8900_REG_ADDCTL_BIAS_SRC |
1034 WM8900_REG_ADDCTL_VMID_SOFTST);
1035
1036 /* VMID 2x50k */
Mark Brown8d50e442009-07-10 23:12:01 +01001037 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001038 WM8900_REG_POWER1_STARTUP_BIAS_ENA | 0x1);
1039
1040 /* Allow capacitors to charge */
1041 schedule_timeout_interruptible(msecs_to_jiffies(400));
1042
1043 /* Enable bias */
Mark Brown8d50e442009-07-10 23:12:01 +01001044 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001045 WM8900_REG_POWER1_STARTUP_BIAS_ENA |
1046 WM8900_REG_POWER1_BIAS_ENA | 0x1);
1047
Mark Brown8d50e442009-07-10 23:12:01 +01001048 snd_soc_write(codec, WM8900_REG_ADDCTL, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001049
Mark Brown8d50e442009-07-10 23:12:01 +01001050 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001051 WM8900_REG_POWER1_BIAS_ENA | 0x1);
1052 }
1053
Mark Brown8d50e442009-07-10 23:12:01 +01001054 reg = snd_soc_read(codec, WM8900_REG_POWER1);
1055 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001056 (reg & WM8900_REG_POWER1_FLL_ENA) |
1057 WM8900_REG_POWER1_BIAS_ENA | 0x1);
Mark Brown8d50e442009-07-10 23:12:01 +01001058 snd_soc_write(codec, WM8900_REG_POWER2,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001059 WM8900_REG_POWER2_SYSCLK_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001060 snd_soc_write(codec, WM8900_REG_POWER3, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001061 break;
1062
1063 case SND_SOC_BIAS_OFF:
1064 /* Startup bias enable */
Mark Brown8d50e442009-07-10 23:12:01 +01001065 reg = snd_soc_read(codec, WM8900_REG_POWER1);
1066 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001067 reg & WM8900_REG_POWER1_STARTUP_BIAS_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001068 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001069 WM8900_REG_ADDCTL_BIAS_SRC |
1070 WM8900_REG_ADDCTL_VMID_SOFTST);
1071
1072 /* Discharge caps */
Mark Brown8d50e442009-07-10 23:12:01 +01001073 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001074 WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1075 schedule_timeout_interruptible(msecs_to_jiffies(500));
1076
1077 /* Remove clamp */
Mark Brown8d50e442009-07-10 23:12:01 +01001078 snd_soc_write(codec, WM8900_REG_HPCTL1, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001079
1080 /* Power down */
Mark Brown8d50e442009-07-10 23:12:01 +01001081 snd_soc_write(codec, WM8900_REG_ADDCTL, 0);
1082 snd_soc_write(codec, WM8900_REG_POWER1, 0);
1083 snd_soc_write(codec, WM8900_REG_POWER2, 0);
1084 snd_soc_write(codec, WM8900_REG_POWER3, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001085
1086 /* Need to let things settle before stopping the clock
1087 * to ensure that restart works, see "Stopping the
1088 * master clock" in the datasheet. */
1089 schedule_timeout_interruptible(msecs_to_jiffies(1));
Mark Brown8d50e442009-07-10 23:12:01 +01001090 snd_soc_write(codec, WM8900_REG_POWER2,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001091 WM8900_REG_POWER2_SYSCLK_ENA);
1092 break;
1093 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001094 codec->dapm.bias_level = level;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001095 return 0;
1096}
1097
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01001098static int wm8900_suspend(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001099{
Mark Brownb2c812e2010-04-14 15:35:19 +09001100 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001101 int fll_out = wm8900->fll_out;
1102 int fll_in = wm8900->fll_in;
1103 int ret;
1104
1105 /* Stop the FLL in an orderly fashion */
1106 ret = wm8900_set_fll(codec, 0, 0, 0);
1107 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001108 dev_err(codec->dev, "Failed to stop FLL\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001109 return ret;
1110 }
1111
1112 wm8900->fll_out = fll_out;
1113 wm8900->fll_in = fll_in;
1114
1115 wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
1116
1117 return 0;
1118}
1119
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001120static int wm8900_resume(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001121{
Mark Brownb2c812e2010-04-14 15:35:19 +09001122 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001123 u16 *cache;
1124 int i, ret;
1125
1126 cache = kmemdup(codec->reg_cache, sizeof(wm8900_reg_defaults),
1127 GFP_KERNEL);
1128
1129 wm8900_reset(codec);
1130 wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1131
1132 /* Restart the FLL? */
1133 if (wm8900->fll_out) {
1134 int fll_out = wm8900->fll_out;
1135 int fll_in = wm8900->fll_in;
1136
1137 wm8900->fll_in = 0;
1138 wm8900->fll_out = 0;
1139
1140 ret = wm8900_set_fll(codec, 0, fll_in, fll_out);
1141 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001142 dev_err(codec->dev, "Failed to restart FLL\n");
Axel Lin58499902011-07-14 18:14:46 +08001143 kfree(cache);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001144 return ret;
1145 }
1146 }
1147
1148 if (cache) {
1149 for (i = 0; i < WM8900_MAXREG; i++)
Mark Brown8d50e442009-07-10 23:12:01 +01001150 snd_soc_write(codec, i, cache[i]);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001151 kfree(cache);
1152 } else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001153 dev_err(codec->dev, "Unable to allocate register cache\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001154
1155 return 0;
1156}
1157
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001158static int wm8900_probe(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001159{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001160 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
1161 int ret = 0, reg;
Mark Brown78e19a32008-12-10 15:38:36 +00001162
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001163 ret = snd_soc_codec_set_cache_io(codec, 8, 16, wm8900->control_type);
Mark Brown8d50e442009-07-10 23:12:01 +01001164 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001165 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1166 return ret;
Mark Brown8d50e442009-07-10 23:12:01 +01001167 }
1168
1169 reg = snd_soc_read(codec, WM8900_REG_ID);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001170 if (reg != 0x8900) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001171 dev_err(codec->dev, "Device is not a WM8900 - ID %x\n", reg);
1172 return -ENODEV;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001173 }
1174
Mark Brown0e0e16a2008-08-04 12:06:45 +01001175 wm8900_reset(codec);
1176
Mark Brown78e19a32008-12-10 15:38:36 +00001177 /* Turn the chip on */
1178 wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1179
Mark Brown0e0e16a2008-08-04 12:06:45 +01001180 /* Latch the volume update bits */
Axel Lin29c6a012011-10-16 23:30:21 +08001181 snd_soc_update_bits(codec, WM8900_REG_LINVOL, 0x100, 0x100);
1182 snd_soc_update_bits(codec, WM8900_REG_RINVOL, 0x100, 0x100);
1183 snd_soc_update_bits(codec, WM8900_REG_LOUT1CTL, 0x100, 0x100);
1184 snd_soc_update_bits(codec, WM8900_REG_ROUT1CTL, 0x100, 0x100);
1185 snd_soc_update_bits(codec, WM8900_REG_LOUT2CTL, 0x100, 0x100);
1186 snd_soc_update_bits(codec, WM8900_REG_ROUT2CTL, 0x100, 0x100);
1187 snd_soc_update_bits(codec, WM8900_REG_LDAC_DV, 0x100, 0x100);
1188 snd_soc_update_bits(codec, WM8900_REG_RDAC_DV, 0x100, 0x100);
1189 snd_soc_update_bits(codec, WM8900_REG_LADC_DV, 0x100, 0x100);
1190 snd_soc_update_bits(codec, WM8900_REG_RADC_DV, 0x100, 0x100);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001191
1192 /* Set the DAC and mixer output bias */
Mark Brown8d50e442009-07-10 23:12:01 +01001193 snd_soc_write(codec, WM8900_REG_OUTBIASCTL, 0x81);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001194
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001195 return 0;
1196}
Mark Brown78e19a32008-12-10 15:38:36 +00001197
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001198/* power down chip */
1199static int wm8900_remove(struct snd_soc_codec *codec)
1200{
1201 wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
1202 return 0;
1203}
Mark Brown78e19a32008-12-10 15:38:36 +00001204
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001205static struct snd_soc_codec_driver soc_codec_dev_wm8900 = {
1206 .probe = wm8900_probe,
1207 .remove = wm8900_remove,
1208 .suspend = wm8900_suspend,
1209 .resume = wm8900_resume,
1210 .set_bias_level = wm8900_set_bias_level,
1211 .volatile_register = wm8900_volatile_register,
Dimitris Papastamose5eec342010-09-10 18:14:56 +01001212 .reg_cache_size = ARRAY_SIZE(wm8900_reg_defaults),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001213 .reg_word_size = sizeof(u16),
1214 .reg_cache_default = wm8900_reg_defaults,
Mark Brown46ce9042011-12-08 16:53:47 +08001215
1216 .controls = wm8900_snd_controls,
1217 .num_controls = ARRAY_SIZE(wm8900_snd_controls),
1218 .dapm_widgets = wm8900_dapm_widgets,
1219 .num_dapm_widgets = ARRAY_SIZE(wm8900_dapm_widgets),
1220 .dapm_routes = wm8900_dapm_routes,
1221 .num_dapm_routes = ARRAY_SIZE(wm8900_dapm_routes),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001222};
Mark Brown78e19a32008-12-10 15:38:36 +00001223
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001224#if defined(CONFIG_SPI_MASTER)
1225static int __devinit wm8900_spi_probe(struct spi_device *spi)
1226{
1227 struct wm8900_priv *wm8900;
1228 int ret;
1229
1230 wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
1231 if (wm8900 == NULL)
1232 return -ENOMEM;
1233
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001234 wm8900->control_type = SND_SOC_SPI;
1235 spi_set_drvdata(spi, wm8900);
1236
1237 ret = snd_soc_register_codec(&spi->dev,
1238 &soc_codec_dev_wm8900, &wm8900_dai, 1);
1239 if (ret < 0)
1240 kfree(wm8900);
Mark Brown78e19a32008-12-10 15:38:36 +00001241 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001242}
Mark Brown78e19a32008-12-10 15:38:36 +00001243
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001244static int __devexit wm8900_spi_remove(struct spi_device *spi)
1245{
1246 snd_soc_unregister_codec(&spi->dev);
1247 kfree(spi_get_drvdata(spi));
1248 return 0;
1249}
1250
1251static struct spi_driver wm8900_spi_driver = {
1252 .driver = {
Mark Brown091edcc2011-12-02 22:08:49 +00001253 .name = "wm8900",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001254 .owner = THIS_MODULE,
1255 },
1256 .probe = wm8900_spi_probe,
1257 .remove = __devexit_p(wm8900_spi_remove),
1258};
1259#endif /* CONFIG_SPI_MASTER */
1260
1261#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1262static __devinit int wm8900_i2c_probe(struct i2c_client *i2c,
1263 const struct i2c_device_id *id)
1264{
1265 struct wm8900_priv *wm8900;
1266 int ret;
1267
1268 wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
1269 if (wm8900 == NULL)
1270 return -ENOMEM;
1271
1272 i2c_set_clientdata(i2c, wm8900);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001273 wm8900->control_type = SND_SOC_I2C;
1274
1275 ret = snd_soc_register_codec(&i2c->dev,
1276 &soc_codec_dev_wm8900, &wm8900_dai, 1);
1277 if (ret < 0)
1278 kfree(wm8900);
Mark Brown78e19a32008-12-10 15:38:36 +00001279 return ret;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001280}
1281
Mark Brownc6f29812009-02-18 21:25:40 +00001282static __devexit int wm8900_i2c_remove(struct i2c_client *client)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001283{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001284 snd_soc_unregister_codec(&client->dev);
1285 kfree(i2c_get_clientdata(client));
Mark Brown0e0e16a2008-08-04 12:06:45 +01001286 return 0;
1287}
1288
Jean Delvare8ae6a552008-10-15 19:58:12 +02001289static const struct i2c_device_id wm8900_i2c_id[] = {
1290 { "wm8900", 0 },
1291 { }
1292};
1293MODULE_DEVICE_TABLE(i2c, wm8900_i2c_id);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001294
Mark Brown0e0e16a2008-08-04 12:06:45 +01001295static struct i2c_driver wm8900_i2c_driver = {
1296 .driver = {
Mark Brown091edcc2011-12-02 22:08:49 +00001297 .name = "wm8900",
Mark Brown0e0e16a2008-08-04 12:06:45 +01001298 .owner = THIS_MODULE,
1299 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001300 .probe = wm8900_i2c_probe,
1301 .remove = __devexit_p(wm8900_i2c_remove),
Jean Delvare8ae6a552008-10-15 19:58:12 +02001302 .id_table = wm8900_i2c_id,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001303};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001304#endif
Mark Brown0e0e16a2008-08-04 12:06:45 +01001305
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001306static int __init wm8900_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001307{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001308 int ret = 0;
1309#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1310 ret = i2c_add_driver(&wm8900_i2c_driver);
1311 if (ret != 0) {
1312 printk(KERN_ERR "Failed to register wm8900 I2C driver: %d\n",
1313 ret);
1314 }
1315#endif
1316#if defined(CONFIG_SPI_MASTER)
1317 ret = spi_register_driver(&wm8900_spi_driver);
1318 if (ret != 0) {
1319 printk(KERN_ERR "Failed to register wm8900 SPI driver: %d\n",
1320 ret);
1321 }
1322#endif
1323 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001324}
1325module_init(wm8900_modinit);
1326
1327static void __exit wm8900_exit(void)
1328{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001329#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
Mark Brownf0752332008-12-09 12:51:56 +00001330 i2c_del_driver(&wm8900_i2c_driver);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001331#endif
1332#if defined(CONFIG_SPI_MASTER)
1333 spi_unregister_driver(&wm8900_spi_driver);
1334#endif
Mark Brown64089b82008-12-08 19:17:58 +00001335}
1336module_exit(wm8900_exit);
1337
Mark Brown0e0e16a2008-08-04 12:06:45 +01001338MODULE_DESCRIPTION("ASoC WM8900 driver");
1339MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
1340MODULE_LICENSE("GPL");