blob: 5a0a410654e2f8983c93479e27ae45afe6ad781d [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
Alan Coxfcc2f692007-03-08 23:28:52 +000011 * Portions Copyright (C) 2005-2006 MontaVista Software, Inc.
Jeff Garzik669a5db2006-08-29 18:12:40 -040012 *
13 * TODO
14 * PLL mode
15 * Look into engine reset on timeout errors. Should not be
16 * required.
17 */
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
22#include <linux/init.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27
28#define DRV_NAME "pata_hpt37x"
Alan Coxa4734462007-04-26 00:19:25 -070029#define DRV_VERSION "0.6.5"
Jeff Garzik669a5db2006-08-29 18:12:40 -040030
31struct hpt_clock {
32 u8 xfer_speed;
33 u32 timing;
34};
35
36struct hpt_chip {
37 const char *name;
38 unsigned int base;
39 struct hpt_clock const *clocks[4];
40};
41
42/* key for bus clock timings
43 * bit
44 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
45 * DMA. cycles = value + 1
46 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
47 * DMA. cycles = value + 1
48 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
49 * register access.
50 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
51 * register access.
52 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
53 * during task file register access.
54 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
55 * xfer.
56 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
57 * register access.
58 * 28 UDMA enable
59 * 29 DMA enable
60 * 30 PIO_MST enable. if set, the chip is in bus master mode during
61 * PIO.
62 * 31 FIFO enable.
63 */
64
Alan Coxfcc2f692007-03-08 23:28:52 +000065static struct hpt_clock hpt37x_timings_33[] = {
66 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
67 { XFER_UDMA_5, 0x12446231 },
68 { XFER_UDMA_4, 0x12446231 },
69 { XFER_UDMA_3, 0x126c6231 },
70 { XFER_UDMA_2, 0x12486231 },
71 { XFER_UDMA_1, 0x124c6233 },
72 { XFER_UDMA_0, 0x12506297 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040073
Alan Coxfcc2f692007-03-08 23:28:52 +000074 { XFER_MW_DMA_2, 0x22406c31 },
75 { XFER_MW_DMA_1, 0x22406c33 },
76 { XFER_MW_DMA_0, 0x22406c97 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040077
Alan Coxfcc2f692007-03-08 23:28:52 +000078 { XFER_PIO_4, 0x06414e31 },
79 { XFER_PIO_3, 0x06414e42 },
80 { XFER_PIO_2, 0x06414e53 },
81 { XFER_PIO_1, 0x06814e93 },
82 { XFER_PIO_0, 0x06814ea7 }
Jeff Garzik669a5db2006-08-29 18:12:40 -040083};
84
Alan Coxfcc2f692007-03-08 23:28:52 +000085static struct hpt_clock hpt37x_timings_50[] = {
86 { XFER_UDMA_6, 0x12848242 },
87 { XFER_UDMA_5, 0x12848242 },
88 { XFER_UDMA_4, 0x12ac8242 },
89 { XFER_UDMA_3, 0x128c8242 },
90 { XFER_UDMA_2, 0x120c8242 },
91 { XFER_UDMA_1, 0x12148254 },
92 { XFER_UDMA_0, 0x121882ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040093
Alan Coxfcc2f692007-03-08 23:28:52 +000094 { XFER_MW_DMA_2, 0x22808242 },
95 { XFER_MW_DMA_1, 0x22808254 },
96 { XFER_MW_DMA_0, 0x228082ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040097
Alan Coxfcc2f692007-03-08 23:28:52 +000098 { XFER_PIO_4, 0x0a81f442 },
99 { XFER_PIO_3, 0x0a81f443 },
100 { XFER_PIO_2, 0x0a81f454 },
101 { XFER_PIO_1, 0x0ac1f465 },
102 { XFER_PIO_0, 0x0ac1f48a }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400103};
104
Alan Coxfcc2f692007-03-08 23:28:52 +0000105static struct hpt_clock hpt37x_timings_66[] = {
106 { XFER_UDMA_6, 0x1c869c62 },
107 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
108 { XFER_UDMA_4, 0x1c8a9c62 },
109 { XFER_UDMA_3, 0x1c8e9c62 },
110 { XFER_UDMA_2, 0x1c929c62 },
111 { XFER_UDMA_1, 0x1c9a9c62 },
112 { XFER_UDMA_0, 0x1c829c62 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400113
Alan Coxfcc2f692007-03-08 23:28:52 +0000114 { XFER_MW_DMA_2, 0x2c829c62 },
115 { XFER_MW_DMA_1, 0x2c829c66 },
116 { XFER_MW_DMA_0, 0x2c829d2e },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400117
Alan Coxfcc2f692007-03-08 23:28:52 +0000118 { XFER_PIO_4, 0x0c829c62 },
119 { XFER_PIO_3, 0x0c829c84 },
120 { XFER_PIO_2, 0x0c829ca6 },
121 { XFER_PIO_1, 0x0d029d26 },
122 { XFER_PIO_0, 0x0d029d5e }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123};
124
Jeff Garzik669a5db2006-08-29 18:12:40 -0400125
126static const struct hpt_chip hpt370 = {
127 "HPT370",
128 48,
129 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000130 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400131 NULL,
132 NULL,
Alan Coxa4734462007-04-26 00:19:25 -0700133 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400134 }
135};
136
137static const struct hpt_chip hpt370a = {
138 "HPT370A",
139 48,
140 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000141 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400142 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000143 hpt37x_timings_50,
Alan Coxa4734462007-04-26 00:19:25 -0700144 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400145 }
146};
147
148static const struct hpt_chip hpt372 = {
149 "HPT372",
150 55,
151 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000152 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400153 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000154 hpt37x_timings_50,
155 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400156 }
157};
158
159static const struct hpt_chip hpt302 = {
160 "HPT302",
161 66,
162 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000163 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000165 hpt37x_timings_50,
166 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400167 }
168};
169
170static const struct hpt_chip hpt371 = {
171 "HPT371",
172 66,
173 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000174 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400175 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000176 hpt37x_timings_50,
177 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400178 }
179};
180
181static const struct hpt_chip hpt372a = {
182 "HPT372A",
183 66,
184 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000185 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400186 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000187 hpt37x_timings_50,
188 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400189 }
190};
191
192static const struct hpt_chip hpt374 = {
193 "HPT374",
194 48,
195 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000196 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400197 NULL,
198 NULL,
199 NULL
200 }
201};
202
203/**
204 * hpt37x_find_mode - reset the hpt37x bus
205 * @ap: ATA port
206 * @speed: transfer mode
207 *
208 * Return the 32bit register programming information for this channel
209 * that matches the speed provided.
210 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400211
Jeff Garzik669a5db2006-08-29 18:12:40 -0400212static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
213{
214 struct hpt_clock *clocks = ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400215
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 while(clocks->xfer_speed) {
217 if (clocks->xfer_speed == speed)
218 return clocks->timing;
219 clocks++;
220 }
221 BUG();
222 return 0xffffffffU; /* silence compiler warning */
223}
224
225static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
226{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900227 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400228 int i = 0;
229
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900230 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400231
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900232 while (list[i] != NULL) {
233 if (!strcmp(list[i], model_num)) {
Jeff Garzik85cd7252006-08-31 00:03:49 -0400234 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400235 modestr, list[i]);
236 return 1;
237 }
238 i++;
239 }
240 return 0;
241}
242
243static const char *bad_ata33[] = {
244 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
245 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
246 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
247 "Maxtor 90510D4",
248 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
249 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
250 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
251 NULL
252};
253
254static const char *bad_ata100_5[] = {
255 "IBM-DTLA-307075",
256 "IBM-DTLA-307060",
257 "IBM-DTLA-307045",
258 "IBM-DTLA-307030",
259 "IBM-DTLA-307020",
260 "IBM-DTLA-307015",
261 "IBM-DTLA-305040",
262 "IBM-DTLA-305030",
263 "IBM-DTLA-305020",
264 "IC35L010AVER07-0",
265 "IC35L020AVER07-0",
266 "IC35L030AVER07-0",
267 "IC35L040AVER07-0",
268 "IC35L060AVER07-0",
269 "WDC AC310200R",
270 NULL
271};
272
273/**
274 * hpt370_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400275 * @adev: ATA device
276 *
277 * Block UDMA on devices that cause trouble with this controller.
278 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400279
Alan Coxa76b62c2007-03-09 09:34:07 -0500280static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281{
Alan6929da42007-01-05 16:37:01 -0800282 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400283 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
284 mask &= ~ATA_MASK_UDMA;
285 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
286 mask &= ~(0x1F << ATA_SHIFT_UDMA);
287 }
Alan Coxa76b62c2007-03-09 09:34:07 -0500288 return ata_pci_default_filter(adev, mask);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400289}
290
291/**
292 * hpt370a_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400293 * @adev: ATA device
294 *
295 * Block UDMA on devices that cause trouble with this controller.
296 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400297
Alan Coxa76b62c2007-03-09 09:34:07 -0500298static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400299{
300 if (adev->class != ATA_DEV_ATA) {
301 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
302 mask &= ~ (0x1F << ATA_SHIFT_UDMA);
303 }
Alan Coxa76b62c2007-03-09 09:34:07 -0500304 return ata_pci_default_filter(adev, mask);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400305}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400306
Jeff Garzik669a5db2006-08-29 18:12:40 -0400307/**
308 * hpt37x_pre_reset - reset the hpt37x bus
309 * @ap: ATA port to reset
Tejun Heod4b2bab2007-02-02 16:50:52 +0900310 * @deadline: deadline jiffies for the operation
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311 *
312 * Perform the initial reset handling for the 370/372 and 374 func 0
313 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400314
Tejun Heod4b2bab2007-02-02 16:50:52 +0900315static int hpt37x_pre_reset(struct ata_port *ap, unsigned long deadline)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400316{
317 u8 scr2, ata66;
318 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxb5bf24b2006-11-08 16:18:26 +0000319 static const struct pci_bits hpt37x_enable_bits[] = {
320 { 0x50, 1, 0x04, 0x04 },
321 { 0x54, 1, 0x04, 0x04 }
322 };
323 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
324 return -ENOENT;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500325
Jeff Garzik669a5db2006-08-29 18:12:40 -0400326 pci_read_config_byte(pdev, 0x5B, &scr2);
327 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
328 /* Cable register now active */
329 pci_read_config_byte(pdev, 0x5A, &ata66);
330 /* Restore state */
331 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400332
Jeff Garzik669a5db2006-08-29 18:12:40 -0400333 if (ata66 & (1 << ap->port_no))
334 ap->cbl = ATA_CBL_PATA40;
335 else
336 ap->cbl = ATA_CBL_PATA80;
337
338 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000339 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400340 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400341
Tejun Heod4b2bab2007-02-02 16:50:52 +0900342 return ata_std_prereset(ap, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400343}
344
345/**
346 * hpt37x_error_handler - reset the hpt374
347 * @ap: ATA port to reset
348 *
349 * Perform probe for HPT37x, except for HPT374 channel 2
350 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400351
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352static void hpt37x_error_handler(struct ata_port *ap)
353{
354 ata_bmdma_drive_eh(ap, hpt37x_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
355}
356
Tejun Heod4b2bab2007-02-02 16:50:52 +0900357static int hpt374_pre_reset(struct ata_port *ap, unsigned long deadline)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400358{
Alan Coxb5bf24b2006-11-08 16:18:26 +0000359 static const struct pci_bits hpt37x_enable_bits[] = {
360 { 0x50, 1, 0x04, 0x04 },
361 { 0x54, 1, 0x04, 0x04 }
362 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400363 u16 mcr3, mcr6;
364 u8 ata66;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400365 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxb5bf24b2006-11-08 16:18:26 +0000366
367 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
368 return -ENOENT;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500369
Jeff Garzik669a5db2006-08-29 18:12:40 -0400370 /* Do the extra channel work */
371 pci_read_config_word(pdev, 0x52, &mcr3);
372 pci_read_config_word(pdev, 0x56, &mcr6);
373 /* Set bit 15 of 0x52 to enable TCBLID as input
374 Set bit 15 of 0x56 to enable FCBLID as input
375 */
376 pci_write_config_word(pdev, 0x52, mcr3 | 0x8000);
377 pci_write_config_word(pdev, 0x56, mcr6 | 0x8000);
378 pci_read_config_byte(pdev, 0x5A, &ata66);
379 /* Reset TCBLID/FCBLID to output */
380 pci_write_config_word(pdev, 0x52, mcr3);
381 pci_write_config_word(pdev, 0x56, mcr6);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400382
Jeff Garzik669a5db2006-08-29 18:12:40 -0400383 if (ata66 & (1 << ap->port_no))
384 ap->cbl = ATA_CBL_PATA40;
385 else
386 ap->cbl = ATA_CBL_PATA80;
387
388 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000389 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400390 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400391
Tejun Heod4b2bab2007-02-02 16:50:52 +0900392 return ata_std_prereset(ap, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400393}
394
395/**
396 * hpt374_error_handler - reset the hpt374
397 * @classes:
398 *
399 * The 374 cable detect is a little different due to the extra
400 * channels. The function 0 channels work like usual but function 1
401 * is special
402 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400403
Jeff Garzik669a5db2006-08-29 18:12:40 -0400404static void hpt374_error_handler(struct ata_port *ap)
405{
406 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400407
Jeff Garzik669a5db2006-08-29 18:12:40 -0400408 if (!(PCI_FUNC(pdev->devfn) & 1))
409 hpt37x_error_handler(ap);
410 else
411 ata_bmdma_drive_eh(ap, hpt374_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
412}
413
414/**
415 * hpt370_set_piomode - PIO setup
416 * @ap: ATA interface
417 * @adev: device on the interface
418 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400419 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400420 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400421
Jeff Garzik669a5db2006-08-29 18:12:40 -0400422static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
423{
424 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
425 u32 addr1, addr2;
426 u32 reg;
427 u32 mode;
428 u8 fast;
429
430 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
431 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400432
Jeff Garzik669a5db2006-08-29 18:12:40 -0400433 /* Fast interrupt prediction disable, hold off interrupt disable */
434 pci_read_config_byte(pdev, addr2, &fast);
435 fast &= ~0x02;
436 fast |= 0x01;
437 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400438
Jeff Garzik669a5db2006-08-29 18:12:40 -0400439 pci_read_config_dword(pdev, addr1, &reg);
440 mode = hpt37x_find_mode(ap, adev->pio_mode);
441 mode &= ~0x8000000; /* No FIFO in PIO */
442 mode &= ~0x30070000; /* Leave config bits alone */
443 reg &= 0x30070000; /* Strip timing bits */
444 pci_write_config_dword(pdev, addr1, reg | mode);
445}
446
447/**
448 * hpt370_set_dmamode - DMA timing setup
449 * @ap: ATA interface
450 * @adev: Device being configured
451 *
452 * Set up the channel for MWDMA or UDMA modes. Much the same as with
453 * PIO, load the mode number and then set MWDMA or UDMA flag.
454 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400455
Jeff Garzik669a5db2006-08-29 18:12:40 -0400456static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
457{
458 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
459 u32 addr1, addr2;
460 u32 reg;
461 u32 mode;
462 u8 fast;
463
464 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
465 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400466
Jeff Garzik669a5db2006-08-29 18:12:40 -0400467 /* Fast interrupt prediction disable, hold off interrupt disable */
468 pci_read_config_byte(pdev, addr2, &fast);
469 fast &= ~0x02;
470 fast |= 0x01;
471 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400472
Jeff Garzik669a5db2006-08-29 18:12:40 -0400473 pci_read_config_dword(pdev, addr1, &reg);
474 mode = hpt37x_find_mode(ap, adev->dma_mode);
475 mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
476 mode &= ~0xC0000000; /* Leave config bits alone */
477 reg &= 0xC0000000; /* Strip timing bits */
478 pci_write_config_dword(pdev, addr1, reg | mode);
479}
480
481/**
482 * hpt370_bmdma_start - DMA engine begin
483 * @qc: ATA command
484 *
485 * The 370 and 370A want us to reset the DMA engine each time we
486 * use it. The 372 and later are fine.
487 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400488
Jeff Garzik669a5db2006-08-29 18:12:40 -0400489static void hpt370_bmdma_start(struct ata_queued_cmd *qc)
490{
491 struct ata_port *ap = qc->ap;
492 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
493 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
494 udelay(10);
495 ata_bmdma_start(qc);
496}
497
498/**
499 * hpt370_bmdma_end - DMA engine stop
500 * @qc: ATA command
501 *
502 * Work around the HPT370 DMA engine.
503 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400504
Jeff Garzik669a5db2006-08-29 18:12:40 -0400505static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
506{
507 struct ata_port *ap = qc->ap;
508 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900509 u8 dma_stat = ioread8(ap->ioaddr.bmdma_addr + 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400510 u8 dma_cmd;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900511 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400512
Jeff Garzik669a5db2006-08-29 18:12:40 -0400513 if (dma_stat & 0x01) {
514 udelay(20);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900515 dma_stat = ioread8(bmdma + 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400516 }
517 if (dma_stat & 0x01) {
518 /* Clear the engine */
519 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
520 udelay(10);
521 /* Stop DMA */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900522 dma_cmd = ioread8(bmdma );
523 iowrite8(dma_cmd & 0xFE, bmdma);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400524 /* Clear Error */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900525 dma_stat = ioread8(bmdma + 2);
526 iowrite8(dma_stat | 0x06 , bmdma + 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400527 /* Clear the engine */
528 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
529 udelay(10);
530 }
531 ata_bmdma_stop(qc);
532}
533
534/**
535 * hpt372_set_piomode - PIO setup
536 * @ap: ATA interface
537 * @adev: device on the interface
538 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400539 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400540 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400541
Jeff Garzik669a5db2006-08-29 18:12:40 -0400542static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
543{
544 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
545 u32 addr1, addr2;
546 u32 reg;
547 u32 mode;
548 u8 fast;
549
550 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
551 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400552
Jeff Garzik669a5db2006-08-29 18:12:40 -0400553 /* Fast interrupt prediction disable, hold off interrupt disable */
554 pci_read_config_byte(pdev, addr2, &fast);
555 fast &= ~0x07;
556 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400557
Jeff Garzik669a5db2006-08-29 18:12:40 -0400558 pci_read_config_dword(pdev, addr1, &reg);
559 mode = hpt37x_find_mode(ap, adev->pio_mode);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400560
Jeff Garzik669a5db2006-08-29 18:12:40 -0400561 printk("Find mode for %d reports %X\n", adev->pio_mode, mode);
562 mode &= ~0x80000000; /* No FIFO in PIO */
563 mode &= ~0x30070000; /* Leave config bits alone */
564 reg &= 0x30070000; /* Strip timing bits */
565 pci_write_config_dword(pdev, addr1, reg | mode);
566}
567
568/**
569 * hpt372_set_dmamode - DMA timing setup
570 * @ap: ATA interface
571 * @adev: Device being configured
572 *
573 * Set up the channel for MWDMA or UDMA modes. Much the same as with
574 * PIO, load the mode number and then set MWDMA or UDMA flag.
575 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400576
Jeff Garzik669a5db2006-08-29 18:12:40 -0400577static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
578{
579 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
580 u32 addr1, addr2;
581 u32 reg;
582 u32 mode;
583 u8 fast;
584
585 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
586 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400587
Jeff Garzik669a5db2006-08-29 18:12:40 -0400588 /* Fast interrupt prediction disable, hold off interrupt disable */
589 pci_read_config_byte(pdev, addr2, &fast);
590 fast &= ~0x07;
591 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400592
Jeff Garzik669a5db2006-08-29 18:12:40 -0400593 pci_read_config_dword(pdev, addr1, &reg);
594 mode = hpt37x_find_mode(ap, adev->dma_mode);
595 printk("Find mode for DMA %d reports %X\n", adev->dma_mode, mode);
596 mode &= ~0xC0000000; /* Leave config bits alone */
597 mode |= 0x80000000; /* FIFO in MWDMA or UDMA */
598 reg &= 0xC0000000; /* Strip timing bits */
599 pci_write_config_dword(pdev, addr1, reg | mode);
600}
601
602/**
603 * hpt37x_bmdma_end - DMA engine stop
604 * @qc: ATA command
605 *
606 * Clean up after the HPT372 and later DMA engine
607 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400608
Jeff Garzik669a5db2006-08-29 18:12:40 -0400609static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
610{
611 struct ata_port *ap = qc->ap;
612 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan6929da42007-01-05 16:37:01 -0800613 int mscreg = 0x50 + 4 * ap->port_no;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400614 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400615
Jeff Garzik669a5db2006-08-29 18:12:40 -0400616 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
617 pci_read_config_byte(pdev, mscreg, &msc_stat);
618 if (bwsr_stat & (1 << ap->port_no))
619 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
620 ata_bmdma_stop(qc);
621}
622
623
624static struct scsi_host_template hpt37x_sht = {
625 .module = THIS_MODULE,
626 .name = DRV_NAME,
627 .ioctl = ata_scsi_ioctl,
628 .queuecommand = ata_scsi_queuecmd,
629 .can_queue = ATA_DEF_QUEUE,
630 .this_id = ATA_SHT_THIS_ID,
631 .sg_tablesize = LIBATA_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400632 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
633 .emulated = ATA_SHT_EMULATED,
634 .use_clustering = ATA_SHT_USE_CLUSTERING,
635 .proc_name = DRV_NAME,
636 .dma_boundary = ATA_DMA_BOUNDARY,
637 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900638 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400639 .bios_param = ata_std_bios_param,
640};
641
642/*
643 * Configuration for HPT370
644 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400645
Jeff Garzik669a5db2006-08-29 18:12:40 -0400646static struct ata_port_operations hpt370_port_ops = {
647 .port_disable = ata_port_disable,
648 .set_piomode = hpt370_set_piomode,
649 .set_dmamode = hpt370_set_dmamode,
650 .mode_filter = hpt370_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400651
Jeff Garzik669a5db2006-08-29 18:12:40 -0400652 .tf_load = ata_tf_load,
653 .tf_read = ata_tf_read,
654 .check_status = ata_check_status,
655 .exec_command = ata_exec_command,
656 .dev_select = ata_std_dev_select,
657
658 .freeze = ata_bmdma_freeze,
659 .thaw = ata_bmdma_thaw,
660 .error_handler = hpt37x_error_handler,
661 .post_internal_cmd = ata_bmdma_post_internal_cmd,
662
663 .bmdma_setup = ata_bmdma_setup,
664 .bmdma_start = hpt370_bmdma_start,
665 .bmdma_stop = hpt370_bmdma_stop,
666 .bmdma_status = ata_bmdma_status,
667
668 .qc_prep = ata_qc_prep,
669 .qc_issue = ata_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400670
Tejun Heo0d5ff562007-02-01 15:06:36 +0900671 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400672
673 .irq_handler = ata_interrupt,
674 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900675 .irq_on = ata_irq_on,
676 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400677
678 .port_start = ata_port_start,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400679};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400680
681/*
682 * Configuration for HPT370A. Close to 370 but less filters
683 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400684
Jeff Garzik669a5db2006-08-29 18:12:40 -0400685static struct ata_port_operations hpt370a_port_ops = {
686 .port_disable = ata_port_disable,
687 .set_piomode = hpt370_set_piomode,
688 .set_dmamode = hpt370_set_dmamode,
689 .mode_filter = hpt370a_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400690
Jeff Garzik669a5db2006-08-29 18:12:40 -0400691 .tf_load = ata_tf_load,
692 .tf_read = ata_tf_read,
693 .check_status = ata_check_status,
694 .exec_command = ata_exec_command,
695 .dev_select = ata_std_dev_select,
696
697 .freeze = ata_bmdma_freeze,
698 .thaw = ata_bmdma_thaw,
699 .error_handler = hpt37x_error_handler,
700 .post_internal_cmd = ata_bmdma_post_internal_cmd,
701
702 .bmdma_setup = ata_bmdma_setup,
703 .bmdma_start = hpt370_bmdma_start,
704 .bmdma_stop = hpt370_bmdma_stop,
705 .bmdma_status = ata_bmdma_status,
706
707 .qc_prep = ata_qc_prep,
708 .qc_issue = ata_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400709
Tejun Heo0d5ff562007-02-01 15:06:36 +0900710 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400711
712 .irq_handler = ata_interrupt,
713 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900714 .irq_on = ata_irq_on,
715 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400716
717 .port_start = ata_port_start,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400718};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400719
720/*
721 * Configuration for HPT372, HPT371, HPT302. Slightly different PIO
722 * and DMA mode setting functionality.
723 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400724
Jeff Garzik669a5db2006-08-29 18:12:40 -0400725static struct ata_port_operations hpt372_port_ops = {
726 .port_disable = ata_port_disable,
727 .set_piomode = hpt372_set_piomode,
728 .set_dmamode = hpt372_set_dmamode,
729 .mode_filter = ata_pci_default_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400730
Jeff Garzik669a5db2006-08-29 18:12:40 -0400731 .tf_load = ata_tf_load,
732 .tf_read = ata_tf_read,
733 .check_status = ata_check_status,
734 .exec_command = ata_exec_command,
735 .dev_select = ata_std_dev_select,
736
737 .freeze = ata_bmdma_freeze,
738 .thaw = ata_bmdma_thaw,
739 .error_handler = hpt37x_error_handler,
740 .post_internal_cmd = ata_bmdma_post_internal_cmd,
741
742 .bmdma_setup = ata_bmdma_setup,
743 .bmdma_start = ata_bmdma_start,
744 .bmdma_stop = hpt37x_bmdma_stop,
745 .bmdma_status = ata_bmdma_status,
746
747 .qc_prep = ata_qc_prep,
748 .qc_issue = ata_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400749
Tejun Heo0d5ff562007-02-01 15:06:36 +0900750 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400751
752 .irq_handler = ata_interrupt,
753 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900754 .irq_on = ata_irq_on,
755 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400756
757 .port_start = ata_port_start,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400758};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400759
760/*
761 * Configuration for HPT374. Mode setting works like 372 and friends
762 * but we have a different cable detection procedure.
763 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400764
Jeff Garzik669a5db2006-08-29 18:12:40 -0400765static struct ata_port_operations hpt374_port_ops = {
766 .port_disable = ata_port_disable,
767 .set_piomode = hpt372_set_piomode,
768 .set_dmamode = hpt372_set_dmamode,
769 .mode_filter = ata_pci_default_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400770
Jeff Garzik669a5db2006-08-29 18:12:40 -0400771 .tf_load = ata_tf_load,
772 .tf_read = ata_tf_read,
773 .check_status = ata_check_status,
774 .exec_command = ata_exec_command,
775 .dev_select = ata_std_dev_select,
776
777 .freeze = ata_bmdma_freeze,
778 .thaw = ata_bmdma_thaw,
779 .error_handler = hpt374_error_handler,
780 .post_internal_cmd = ata_bmdma_post_internal_cmd,
781
782 .bmdma_setup = ata_bmdma_setup,
783 .bmdma_start = ata_bmdma_start,
784 .bmdma_stop = hpt37x_bmdma_stop,
785 .bmdma_status = ata_bmdma_status,
786
787 .qc_prep = ata_qc_prep,
788 .qc_issue = ata_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400789
Tejun Heo0d5ff562007-02-01 15:06:36 +0900790 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400791
792 .irq_handler = ata_interrupt,
793 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900794 .irq_on = ata_irq_on,
795 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400796
797 .port_start = ata_port_start,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400798};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400799
800/**
801 * htp37x_clock_slot - Turn timing to PC clock entry
802 * @freq: Reported frequency timing
803 * @base: Base timing
804 *
805 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
806 * and 3 for 66Mhz)
807 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400808
Jeff Garzik669a5db2006-08-29 18:12:40 -0400809static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
810{
811 unsigned int f = (base * freq) / 192; /* Mhz */
812 if (f < 40)
813 return 0; /* 33Mhz slot */
814 if (f < 45)
815 return 1; /* 40Mhz slot */
816 if (f < 55)
817 return 2; /* 50Mhz slot */
818 return 3; /* 60Mhz slot */
819}
820
821/**
822 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400823 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 *
825 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
826 * succeeds
827 */
828
829static int hpt37x_calibrate_dpll(struct pci_dev *dev)
830{
831 u8 reg5b;
832 u32 reg5c;
833 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400834
Jeff Garzik669a5db2006-08-29 18:12:40 -0400835 for(tries = 0; tries < 0x5000; tries++) {
836 udelay(50);
837 pci_read_config_byte(dev, 0x5b, &reg5b);
838 if (reg5b & 0x80) {
839 /* See if it stays set */
840 for(tries = 0; tries < 0x1000; tries ++) {
841 pci_read_config_byte(dev, 0x5b, &reg5b);
842 /* Failed ? */
843 if ((reg5b & 0x80) == 0)
844 return 0;
845 }
846 /* Turn off tuning, we have the DPLL set */
847 pci_read_config_dword(dev, 0x5c, &reg5c);
848 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
849 return 1;
850 }
851 }
852 /* Never went stable */
853 return 0;
854}
855/**
856 * hpt37x_init_one - Initialise an HPT37X/302
857 * @dev: PCI device
858 * @id: Entry in match table
859 *
860 * Initialise an HPT37x device. There are some interesting complications
861 * here. Firstly the chip may report 366 and be one of several variants.
862 * Secondly all the timings depend on the clock for the chip which we must
863 * detect and look up
864 *
865 * This is the known chip mappings. It may be missing a couple of later
866 * releases.
867 *
868 * Chip version PCI Rev Notes
869 * HPT366 4 (HPT366) 0 Other driver
870 * HPT366 4 (HPT366) 1 Other driver
871 * HPT368 4 (HPT366) 2 Other driver
872 * HPT370 4 (HPT366) 3 UDMA100
873 * HPT370A 4 (HPT366) 4 UDMA100
874 * HPT372 4 (HPT366) 5 UDMA133 (1)
875 * HPT372N 4 (HPT366) 6 Other driver
876 * HPT372A 5 (HPT372) 1 UDMA133 (1)
877 * HPT372N 5 (HPT372) 2 Other driver
878 * HPT302 6 (HPT302) 1 UDMA133
879 * HPT302N 6 (HPT302) 2 Other driver
880 * HPT371 7 (HPT371) * UDMA133
881 * HPT374 8 (HPT374) * UDMA133 4 channel
882 * HPT372N 9 (HPT372N) * Other driver
883 *
884 * (1) UDMA133 support depends on the bus clock
885 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400886
Jeff Garzik669a5db2006-08-29 18:12:40 -0400887static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
888{
889 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200890 static const struct ata_port_info info_hpt370 = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400891 .sht = &hpt37x_sht,
892 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
893 .pio_mask = 0x1f,
894 .mwdma_mask = 0x07,
895 .udma_mask = 0x3f,
896 .port_ops = &hpt370_port_ops
897 };
898 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200899 static const struct ata_port_info info_hpt370a = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400900 .sht = &hpt37x_sht,
901 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
902 .pio_mask = 0x1f,
903 .mwdma_mask = 0x07,
904 .udma_mask = 0x3f,
905 .port_ops = &hpt370a_port_ops
906 };
Alan Coxfcc2f692007-03-08 23:28:52 +0000907 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200908 static const struct ata_port_info info_hpt370_33 = {
Alan Coxfcc2f692007-03-08 23:28:52 +0000909 .sht = &hpt37x_sht,
910 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
911 .pio_mask = 0x1f,
912 .mwdma_mask = 0x07,
913 .udma_mask = 0x0f,
914 .port_ops = &hpt370_port_ops
915 };
916 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200917 static const struct ata_port_info info_hpt370a_33 = {
Alan Coxfcc2f692007-03-08 23:28:52 +0000918 .sht = &hpt37x_sht,
919 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
920 .pio_mask = 0x1f,
921 .mwdma_mask = 0x07,
922 .udma_mask = 0x0f,
923 .port_ops = &hpt370a_port_ops
924 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400925 /* HPT371, 372 and friends - UDMA133 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200926 static const struct ata_port_info info_hpt372 = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400927 .sht = &hpt37x_sht,
928 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
929 .pio_mask = 0x1f,
930 .mwdma_mask = 0x07,
931 .udma_mask = 0x7f,
932 .port_ops = &hpt372_port_ops
933 };
934 /* HPT371, 372 and friends - UDMA100 at 50MHz clock */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200935 static const struct ata_port_info info_hpt372_50 = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400936 .sht = &hpt37x_sht,
937 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
938 .pio_mask = 0x1f,
939 .mwdma_mask = 0x07,
940 .udma_mask = 0x3f,
941 .port_ops = &hpt372_port_ops
942 };
943 /* HPT374 - UDMA133 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200944 static const struct ata_port_info info_hpt374 = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400945 .sht = &hpt37x_sht,
946 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
947 .pio_mask = 0x1f,
948 .mwdma_mask = 0x07,
949 .udma_mask = 0x7f,
950 .port_ops = &hpt374_port_ops
951 };
952
953 static const int MHz[4] = { 33, 40, 50, 66 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200954 const struct ata_port_info *port;
955 void *private_data = NULL;
956 struct ata_port_info port_info;
957 const struct ata_port_info *ppi[] = { &port_info, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400958
959 u8 irqmask;
960 u32 class_rev;
Alan Coxfcc2f692007-03-08 23:28:52 +0000961 u8 mcr1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400962 u32 freq;
Alan Coxfcc2f692007-03-08 23:28:52 +0000963 int prefer_dpll = 1;
964
965 unsigned long iobase = pci_resource_start(dev, 4);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400966
967 const struct hpt_chip *chip_table;
968 int clock_slot;
969
970 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
971 class_rev &= 0xFF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400972
Jeff Garzik669a5db2006-08-29 18:12:40 -0400973 if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
974 /* May be a later chip in disguise. Check */
975 /* Older chips are in the HPT366 driver. Ignore them */
976 if (class_rev < 3)
977 return -ENODEV;
978 /* N series chips have their own driver. Ignore */
979 if (class_rev == 6)
980 return -ENODEV;
981
Jeff Garzik85cd7252006-08-31 00:03:49 -0400982 switch(class_rev) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400983 case 3:
984 port = &info_hpt370;
985 chip_table = &hpt370;
Alan Coxfcc2f692007-03-08 23:28:52 +0000986 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400987 break;
988 case 4:
989 port = &info_hpt370a;
990 chip_table = &hpt370a;
Alan Coxfcc2f692007-03-08 23:28:52 +0000991 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400992 break;
993 case 5:
994 port = &info_hpt372;
995 chip_table = &hpt372;
996 break;
997 default:
998 printk(KERN_ERR "pata_hpt37x: Unknown HPT366 subtype please report (%d).\n", class_rev);
999 return -ENODEV;
1000 }
1001 } else {
1002 switch(dev->device) {
1003 case PCI_DEVICE_ID_TTI_HPT372:
1004 /* 372N if rev >= 2*/
1005 if (class_rev >= 2)
1006 return -ENODEV;
1007 port = &info_hpt372;
1008 chip_table = &hpt372a;
1009 break;
1010 case PCI_DEVICE_ID_TTI_HPT302:
1011 /* 302N if rev > 1 */
1012 if (class_rev > 1)
1013 return -ENODEV;
1014 port = &info_hpt372;
1015 /* Check this */
1016 chip_table = &hpt302;
1017 break;
1018 case PCI_DEVICE_ID_TTI_HPT371:
Alan Coxfcc2f692007-03-08 23:28:52 +00001019 if (class_rev > 1)
1020 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001021 port = &info_hpt372;
1022 chip_table = &hpt371;
Alan Coxa4734462007-04-26 00:19:25 -07001023 /* Single channel device, master is not present
1024 but the BIOS (or us for non x86) must mark it
Alan Coxfcc2f692007-03-08 23:28:52 +00001025 absent */
1026 pci_read_config_byte(dev, 0x50, &mcr1);
1027 mcr1 &= ~0x04;
1028 pci_write_config_byte(dev, 0x50, mcr1);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001029 break;
1030 case PCI_DEVICE_ID_TTI_HPT374:
1031 chip_table = &hpt374;
1032 port = &info_hpt374;
1033 break;
1034 default:
1035 printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
1036 return -ENODEV;
1037 }
1038 }
1039 /* Ok so this is a chip we support */
1040
1041 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1042 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1043 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1044 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1045
1046 pci_read_config_byte(dev, 0x5A, &irqmask);
1047 irqmask &= ~0x10;
1048 pci_write_config_byte(dev, 0x5a, irqmask);
1049
1050 /*
1051 * default to pci clock. make sure MA15/16 are set to output
1052 * to prevent drives having problems with 40-pin cables. Needed
1053 * for some drives such as IBM-DTLA which will not enter ready
1054 * state on reset when PDIAG is a input.
1055 */
1056
Jeff Garzik85cd7252006-08-31 00:03:49 -04001057 pci_write_config_byte(dev, 0x5b, 0x23);
Alan Coxfcc2f692007-03-08 23:28:52 +00001058
1059 /*
1060 * HighPoint does this for HPT372A.
1061 * NOTE: This register is only writeable via I/O space.
1062 */
1063 if (chip_table == &hpt372a)
1064 outb(0x0e, iobase + 0x9c);
Jeff Garzik85cd7252006-08-31 00:03:49 -04001065
Alan Coxfcc2f692007-03-08 23:28:52 +00001066 /* Some devices do not let this value be accessed via PCI space
1067 according to the old driver */
1068
1069 freq = inl(iobase + 0x90);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001070 if ((freq >> 12) != 0xABCDE) {
1071 int i;
1072 u8 sr;
1073 u32 total = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -04001074
Jeff Garzik669a5db2006-08-29 18:12:40 -04001075 printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
Jeff Garzik85cd7252006-08-31 00:03:49 -04001076
Jeff Garzik669a5db2006-08-29 18:12:40 -04001077 /* This is the process the HPT371 BIOS is reported to use */
1078 for(i = 0; i < 128; i++) {
1079 pci_read_config_byte(dev, 0x78, &sr);
Alan Coxfcc2f692007-03-08 23:28:52 +00001080 total += sr & 0x1FF;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001081 udelay(15);
1082 }
1083 freq = total / 128;
1084 }
1085 freq &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -04001086
Jeff Garzik669a5db2006-08-29 18:12:40 -04001087 /*
1088 * Turn the frequency check into a band and then find a timing
1089 * table to match it.
1090 */
Alan Coxfcc2f692007-03-08 23:28:52 +00001091
Jeff Garzik669a5db2006-08-29 18:12:40 -04001092 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
Alan Coxfcc2f692007-03-08 23:28:52 +00001093 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
Jeff Garzik669a5db2006-08-29 18:12:40 -04001094 /*
1095 * We need to try PLL mode instead
Alan Coxfcc2f692007-03-08 23:28:52 +00001096 *
1097 * For non UDMA133 capable devices we should
1098 * use a 50MHz DPLL by choice
Jeff Garzik669a5db2006-08-29 18:12:40 -04001099 */
Alan Coxfcc2f692007-03-08 23:28:52 +00001100 unsigned int f_low, f_high;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001101 int adjust;
Alan Coxfcc2f692007-03-08 23:28:52 +00001102
1103 clock_slot = 2;
1104 if (port->udma_mask & 0xE0)
1105 clock_slot = 3;
1106
1107 f_low = (MHz[clock_slot] * chip_table->base) / 192;
1108 f_high = f_low + 2;
1109
1110 /* Select the DPLL clock. */
1111 pci_write_config_byte(dev, 0x5b, 0x21);
Jeff Garzik85cd7252006-08-31 00:03:49 -04001112
Jeff Garzik669a5db2006-08-29 18:12:40 -04001113 for(adjust = 0; adjust < 8; adjust++) {
1114 if (hpt37x_calibrate_dpll(dev))
1115 break;
1116 /* See if it'll settle at a fractionally different clock */
1117 if ((adjust & 3) == 3) {
1118 f_low --;
1119 f_high ++;
1120 }
1121 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
1122 }
1123 if (adjust == 8) {
1124 printk(KERN_WARNING "hpt37x: DPLL did not stabilize.\n");
1125 return -ENODEV;
1126 }
Alan Coxfcc2f692007-03-08 23:28:52 +00001127 if (clock_slot == 3)
Tejun Heo1626aeb2007-05-04 12:43:58 +02001128 private_data = (void *)hpt37x_timings_66;
Alan Coxfcc2f692007-03-08 23:28:52 +00001129 else
Tejun Heo1626aeb2007-05-04 12:43:58 +02001130 private_data = (void *)hpt37x_timings_50;
Jeff Garzik85cd7252006-08-31 00:03:49 -04001131
Jeff Garzik669a5db2006-08-29 18:12:40 -04001132 printk(KERN_INFO "hpt37x: Bus clock %dMHz, using DPLL.\n", MHz[clock_slot]);
1133 } else {
Tejun Heo1626aeb2007-05-04 12:43:58 +02001134 private_data = (void *)chip_table->clocks[clock_slot];
Jeff Garzik669a5db2006-08-29 18:12:40 -04001135 /*
Alan Coxa4734462007-04-26 00:19:25 -07001136 * Perform a final fixup. Note that we will have used the
1137 * DPLL on the HPT372 which means we don't have to worry
1138 * about lack of UDMA133 support on lower clocks
1139 */
Jeff Garzik85cd7252006-08-31 00:03:49 -04001140
Alan Coxfcc2f692007-03-08 23:28:52 +00001141 if (clock_slot < 2 && port == &info_hpt370)
1142 port = &info_hpt370_33;
1143 if (clock_slot < 2 && port == &info_hpt370a)
1144 port = &info_hpt370a_33;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001145 printk(KERN_INFO "hpt37x: %s: Bus clock %dMHz.\n", chip_table->name, MHz[clock_slot]);
1146 }
Alan Coxfcc2f692007-03-08 23:28:52 +00001147
Jeff Garzik669a5db2006-08-29 18:12:40 -04001148 /* Now kick off ATA set up */
Tejun Heo1626aeb2007-05-04 12:43:58 +02001149 port_info = *port;
1150 port_info.private_data = private_data;
1151
1152 return ata_pci_init_one(dev, ppi);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001153}
1154
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001155static const struct pci_device_id hpt37x[] = {
1156 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1157 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1158 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1159 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1160 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1161
1162 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -04001163};
1164
1165static struct pci_driver hpt37x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001166 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -04001167 .id_table = hpt37x,
1168 .probe = hpt37x_init_one,
1169 .remove = ata_pci_remove_one
1170};
1171
1172static int __init hpt37x_init(void)
1173{
1174 return pci_register_driver(&hpt37x_pci_driver);
1175}
1176
Jeff Garzik669a5db2006-08-29 18:12:40 -04001177static void __exit hpt37x_exit(void)
1178{
1179 pci_unregister_driver(&hpt37x_pci_driver);
1180}
1181
Jeff Garzik669a5db2006-08-29 18:12:40 -04001182MODULE_AUTHOR("Alan Cox");
1183MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1184MODULE_LICENSE("GPL");
1185MODULE_DEVICE_TABLE(pci, hpt37x);
1186MODULE_VERSION(DRV_VERSION);
1187
1188module_init(hpt37x_init);
1189module_exit(hpt37x_exit);