blob: 4a65e4155c0fbf460488396442725f8d7e766d9c [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Goglin4a2e6122007-02-27 17:18:40 +01004 * Copyright (C) 2005 - 2007 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
41#include <linux/tcp.h>
42#include <linux/netdevice.h>
43#include <linux/skbuff.h>
44#include <linux/string.h>
45#include <linux/module.h>
46#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040047#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040048#include <linux/etherdevice.h>
49#include <linux/if_ether.h>
50#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070051#include <linux/inet_lro.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040052#include <linux/ip.h>
53#include <linux/inet.h>
54#include <linux/in.h>
55#include <linux/ethtool.h>
56#include <linux/firmware.h>
57#include <linux/delay.h>
58#include <linux/version.h>
59#include <linux/timer.h>
60#include <linux/vmalloc.h>
61#include <linux/crc32.h>
62#include <linux/moduleparam.h>
63#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070064#include <linux/log2.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040065#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070066#include <net/ip.h>
67#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040068#include <asm/byteorder.h>
69#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040070#include <asm/processor.h>
71#ifdef CONFIG_MTRR
72#include <asm/mtrr.h>
73#endif
74
75#include "myri10ge_mcp.h"
76#include "myri10ge_mcp_gen_header.h"
77
Brice Gogline0d7c522007-10-13 12:34:36 +020078#define MYRI10GE_VERSION_STR "1.3.2-1.287"
Brice Goglin0da34b62006-05-23 06:10:15 -040079
80MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
81MODULE_AUTHOR("Maintainer: help@myri.com");
82MODULE_VERSION(MYRI10GE_VERSION_STR);
83MODULE_LICENSE("Dual BSD/GPL");
84
85#define MYRI10GE_MAX_ETHER_MTU 9014
86
87#define MYRI10GE_ETH_STOPPED 0
88#define MYRI10GE_ETH_STOPPING 1
89#define MYRI10GE_ETH_STARTING 2
90#define MYRI10GE_ETH_RUNNING 3
91#define MYRI10GE_ETH_OPEN_FAILED 4
92
93#define MYRI10GE_EEPROM_STRINGS_SIZE 256
94#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070095#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
96#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -040097
Al Viro40f6cff2006-11-20 13:48:32 -050098#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -040099#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
100
Brice Goglindd50f332006-12-11 11:25:09 +0100101#define MYRI10GE_ALLOC_ORDER 0
102#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
103#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
104
Brice Goglin0da34b62006-05-23 06:10:15 -0400105struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100106 struct page *page;
107 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400108 DECLARE_PCI_UNMAP_ADDR(bus)
109 DECLARE_PCI_UNMAP_LEN(len)
110};
111
112struct myri10ge_tx_buffer_state {
113 struct sk_buff *skb;
114 int last;
115 DECLARE_PCI_UNMAP_ADDR(bus)
116 DECLARE_PCI_UNMAP_LEN(len)
117};
118
119struct myri10ge_cmd {
120 u32 data0;
121 u32 data1;
122 u32 data2;
123};
124
125struct myri10ge_rx_buf {
126 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
127 u8 __iomem *wc_fifo; /* w/c rx dma addr fifo address */
128 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
129 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100130 struct page *page;
131 dma_addr_t bus;
132 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400133 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100134 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400135 int alloc_fail;
136 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100137 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400138};
139
140struct myri10ge_tx_buf {
141 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
142 u8 __iomem *wc_fifo; /* w/c send fifo address */
143 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
144 char *req_bytes;
145 struct myri10ge_tx_buffer_state *info;
146 int mask; /* number of transmit slots -1 */
147 int boundary; /* boundary transmits cannot cross */
148 int req ____cacheline_aligned; /* transmit slots submitted */
149 int pkt_start; /* packets started */
150 int done ____cacheline_aligned; /* transmit slots completed */
151 int pkt_done; /* packets completed */
152};
153
154struct myri10ge_rx_done {
155 struct mcp_slot *entry;
156 dma_addr_t bus;
157 int cnt;
158 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700159 struct net_lro_mgr lro_mgr;
160 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400161};
162
163struct myri10ge_priv {
164 int running; /* running? */
165 int csum_flag; /* rx_csums? */
166 struct myri10ge_tx_buf tx; /* transmit ring */
167 struct myri10ge_rx_buf rx_small;
168 struct myri10ge_rx_buf rx_big;
169 struct myri10ge_rx_done rx_done;
170 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100171 int big_bytes;
Brice Goglin0da34b62006-05-23 06:10:15 -0400172 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700173 struct napi_struct napi;
Brice Goglin0da34b62006-05-23 06:10:15 -0400174 struct net_device_stats stats;
175 u8 __iomem *sram;
176 int sram_size;
177 unsigned long board_span;
178 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500179 __be32 __iomem *irq_claim;
180 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400181 char *mac_addr_string;
182 struct mcp_cmd_response *cmd;
183 dma_addr_t cmd_bus;
184 struct mcp_irq_data *fw_stats;
185 dma_addr_t fw_stats_bus;
186 struct pci_dev *pdev;
187 int msi_enabled;
Al Viro66341ff2007-12-22 18:56:43 +0000188 u32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400189 unsigned int rdma_tags_available;
190 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500191 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400192 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100193 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400194 int wake_queue;
195 int stop_queue;
196 int down_cnt;
197 wait_queue_head_t down_wq;
198 struct work_struct watchdog_work;
199 struct timer_list watchdog_timer;
200 int watchdog_tx_done;
Brice Goglinc54772e2006-07-30 00:14:15 -0400201 int watchdog_tx_req;
Brice Goglin626fda92007-08-09 09:02:14 +0200202 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400203 int watchdog_resets;
204 int tx_linearized;
205 int pause;
206 char *fw_name;
207 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
Brice Goglinc0bf8802008-05-09 02:18:24 +0200208 char *product_code_string;
Brice Goglin0da34b62006-05-23 06:10:15 -0400209 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100210 int fw_ver_major;
211 int fw_ver_minor;
212 int fw_ver_tiny;
213 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400214 u8 mac_addr[6]; /* eeprom mac address */
215 unsigned long serial_number;
216 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400217 int fw_multicast_support;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200218 unsigned long features;
219 u32 max_tso6;
Brice Goglin0da34b62006-05-23 06:10:15 -0400220 u32 read_dma;
221 u32 write_dma;
222 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400223 u32 link_changes;
224 u32 msg_enable;
Brice Goglin0da34b62006-05-23 06:10:15 -0400225};
226
227static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
228static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
229
230static char *myri10ge_fw_name = NULL;
231module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200232MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
Brice Goglin0da34b62006-05-23 06:10:15 -0400233
234static int myri10ge_ecrc_enable = 1;
235module_param(myri10ge_ecrc_enable, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200236MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
Brice Goglin0da34b62006-05-23 06:10:15 -0400237
238static int myri10ge_max_intr_slots = 1024;
239module_param(myri10ge_max_intr_slots, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200240MODULE_PARM_DESC(myri10ge_max_intr_slots, "Interrupt queue slots");
Brice Goglin0da34b62006-05-23 06:10:15 -0400241
242static int myri10ge_small_bytes = -1; /* -1 == auto */
243module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200244MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
Brice Goglin0da34b62006-05-23 06:10:15 -0400245
246static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100247module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200248MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400249
Brice Goglinf761fae2007-03-21 19:45:56 +0100250static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400251module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200252MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
Brice Goglin0da34b62006-05-23 06:10:15 -0400253
254static int myri10ge_flow_control = 1;
255module_param(myri10ge_flow_control, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200256MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
Brice Goglin0da34b62006-05-23 06:10:15 -0400257
258static int myri10ge_deassert_wait = 1;
259module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
260MODULE_PARM_DESC(myri10ge_deassert_wait,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200261 "Wait when deasserting legacy interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400262
263static int myri10ge_force_firmware = 0;
264module_param(myri10ge_force_firmware, int, S_IRUGO);
265MODULE_PARM_DESC(myri10ge_force_firmware,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200266 "Force firmware to assume aligned completions");
Brice Goglin0da34b62006-05-23 06:10:15 -0400267
Brice Goglin0da34b62006-05-23 06:10:15 -0400268static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
269module_param(myri10ge_initial_mtu, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200270MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
Brice Goglin0da34b62006-05-23 06:10:15 -0400271
272static int myri10ge_napi_weight = 64;
273module_param(myri10ge_napi_weight, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200274MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
Brice Goglin0da34b62006-05-23 06:10:15 -0400275
276static int myri10ge_watchdog_timeout = 1;
277module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200278MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
Brice Goglin0da34b62006-05-23 06:10:15 -0400279
280static int myri10ge_max_irq_loops = 1048576;
281module_param(myri10ge_max_irq_loops, int, S_IRUGO);
282MODULE_PARM_DESC(myri10ge_max_irq_loops,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200283 "Set stuck legacy IRQ detection threshold");
Brice Goglin0da34b62006-05-23 06:10:15 -0400284
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400285#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
286
287static int myri10ge_debug = -1; /* defaults above */
288module_param(myri10ge_debug, int, 0);
289MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
290
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700291static int myri10ge_lro = 1;
292module_param(myri10ge_lro, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200293MODULE_PARM_DESC(myri10ge_lro, "Enable large receive offload");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700294
295static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
296module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200297MODULE_PARM_DESC(myri10ge_lro_max_pkts,
298 "Number of LRO packets to be aggregated");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700299
Brice Goglindd50f332006-12-11 11:25:09 +0100300static int myri10ge_fill_thresh = 256;
301module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200302MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
Brice Goglindd50f332006-12-11 11:25:09 +0100303
Brice Goglinf1811372007-06-11 20:26:31 +0200304static int myri10ge_reset_recover = 1;
305
Brice Goglinf761fae2007-03-21 19:45:56 +0100306static int myri10ge_wcfifo = 0;
Brice Goglin6ebc0872007-01-09 21:04:25 +0100307module_param(myri10ge_wcfifo, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200308MODULE_PARM_DESC(myri10ge_wcfifo, "Enable WC Fifo when WC is enabled");
Brice Goglin6ebc0872007-01-09 21:04:25 +0100309
Brice Goglin0da34b62006-05-23 06:10:15 -0400310#define MYRI10GE_FW_OFFSET 1024*1024
311#define MYRI10GE_HIGHPART_TO_U32(X) \
312(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
313#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
314
315#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
316
Brice Goglin2f762162007-05-07 23:50:37 +0200317static void myri10ge_set_multicast_list(struct net_device *dev);
Brice Goglin4f93fde2007-10-13 12:34:01 +0200318static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev);
Brice Goglin2f762162007-05-07 23:50:37 +0200319
Brice Goglin62502232006-12-11 11:24:37 +0100320static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500321{
Brice Goglin62502232006-12-11 11:24:37 +0100322 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500323}
324
Brice Goglin0da34b62006-05-23 06:10:15 -0400325static int
326myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
327 struct myri10ge_cmd *data, int atomic)
328{
329 struct mcp_cmd *buf;
330 char buf_bytes[sizeof(*buf) + 8];
331 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400332 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400333 u32 dma_low, dma_high, result, value;
334 int sleep_total = 0;
335
336 /* ensure buf is aligned to 8 bytes */
337 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
338
339 buf->data0 = htonl(data->data0);
340 buf->data1 = htonl(data->data1);
341 buf->data2 = htonl(data->data2);
342 buf->cmd = htonl(cmd);
343 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
344 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
345
346 buf->response_addr.low = htonl(dma_low);
347 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500348 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400349 mb();
350 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
351
352 /* wait up to 15ms. Longest command is the DMA benchmark,
353 * which is capped at 5ms, but runs from a timeout handler
354 * that runs every 7.8ms. So a 15ms timeout leaves us with
355 * a 2.2ms margin
356 */
357 if (atomic) {
358 /* if atomic is set, do not sleep,
359 * and try to get the completion quickly
360 * (1ms will be enough for those commands) */
361 for (sleep_total = 0;
362 sleep_total < 1000
Al Viro40f6cff2006-11-20 13:48:32 -0500363 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400364 sleep_total += 10)
365 udelay(10);
366 } else {
367 /* use msleep for most command */
368 for (sleep_total = 0;
369 sleep_total < 15
Al Viro40f6cff2006-11-20 13:48:32 -0500370 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400371 sleep_total++)
372 msleep(1);
373 }
374
375 result = ntohl(response->result);
376 value = ntohl(response->data);
377 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
378 if (result == 0) {
379 data->data0 = value;
380 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400381 } else if (result == MXGEFW_CMD_UNKNOWN) {
382 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200383 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
384 return -E2BIG;
Brice Goglin0da34b62006-05-23 06:10:15 -0400385 } else {
386 dev_err(&mgp->pdev->dev,
387 "command %d failed, result = %d\n",
388 cmd, result);
389 return -ENXIO;
390 }
391 }
392
393 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
394 cmd, result);
395 return -EAGAIN;
396}
397
398/*
399 * The eeprom strings on the lanaiX have the format
400 * SN=x\0
401 * MAC=x:x:x:x:x:x\0
402 * PT:ddd mmm xx xx:xx:xx xx\0
403 * PV:ddd mmm xx xx:xx:xx xx\0
404 */
405static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
406{
407 char *ptr, *limit;
408 int i;
409
410 ptr = mgp->eeprom_strings;
411 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
412
413 while (*ptr != '\0' && ptr < limit) {
414 if (memcmp(ptr, "MAC=", 4) == 0) {
415 ptr += 4;
416 mgp->mac_addr_string = ptr;
417 for (i = 0; i < 6; i++) {
418 if ((ptr + 2) > limit)
419 goto abort;
420 mgp->mac_addr[i] =
421 simple_strtoul(ptr, &ptr, 16);
422 ptr += 1;
423 }
424 }
Brice Goglinc0bf8802008-05-09 02:18:24 +0200425 if (memcmp(ptr, "PC=", 3) == 0) {
426 ptr += 3;
427 mgp->product_code_string = ptr;
428 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400429 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
430 ptr += 3;
431 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
432 }
433 while (ptr < limit && *ptr++) ;
434 }
435
436 return 0;
437
438abort:
439 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
440 return -ENXIO;
441}
442
443/*
444 * Enable or disable periodic RDMAs from the host to make certain
445 * chipsets resend dropped PCIe messages
446 */
447
448static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
449{
450 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200451 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400452 u32 dma_low, dma_high;
453 int i;
454
455 /* clear confirmation addr */
456 mgp->cmd->data = 0;
457 mb();
458
459 /* send a rdma command to the PCIe engine, and wait for the
460 * response in the confirmation address. The firmware should
461 * write a -1 there to indicate it is alive and well
462 */
463 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
464 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
465
466 buf[0] = htonl(dma_high); /* confirm addr MSW */
467 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500468 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400469 buf[3] = htonl(dma_high); /* dummy addr MSW */
470 buf[4] = htonl(dma_low); /* dummy addr LSW */
471 buf[5] = htonl(enable); /* enable? */
472
Brice Gogline700f9f2006-08-14 17:52:54 -0400473 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400474
475 myri10ge_pio_copy(submit, &buf, sizeof(buf));
476 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
477 msleep(1);
478 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
479 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
480 (enable ? "enable" : "disable"));
481}
482
483static int
484myri10ge_validate_firmware(struct myri10ge_priv *mgp,
485 struct mcp_gen_header *hdr)
486{
487 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400488
489 /* check firmware type */
490 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
491 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
492 return -EINVAL;
493 }
494
495 /* save firmware version for ethtool */
496 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
497
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100498 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
499 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400500
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100501 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
502 && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400503 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
504 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
505 MXGEFW_VERSION_MINOR);
506 return -EINVAL;
507 }
508 return 0;
509}
510
511static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
512{
513 unsigned crc, reread_crc;
514 const struct firmware *fw;
515 struct device *dev = &mgp->pdev->dev;
516 struct mcp_gen_header *hdr;
517 size_t hdr_offset;
518 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400519 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400520
521 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
522 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
523 mgp->fw_name);
524 status = -EINVAL;
525 goto abort_with_nothing;
526 }
527
528 /* check size */
529
530 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
531 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
532 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
533 status = -EINVAL;
534 goto abort_with_fw;
535 }
536
537 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500538 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400539 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
540 dev_err(dev, "Bad firmware file\n");
541 status = -EINVAL;
542 goto abort_with_fw;
543 }
544 hdr = (void *)(fw->data + hdr_offset);
545
546 status = myri10ge_validate_firmware(mgp, hdr);
547 if (status != 0)
548 goto abort_with_fw;
549
550 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400551 for (i = 0; i < fw->size; i += 256) {
552 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
553 fw->data + i,
554 min(256U, (unsigned)(fw->size - i)));
555 mb();
556 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400557 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400558 /* corruption checking is good for parity recovery and buggy chipset */
559 memcpy_fromio(fw->data, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
560 reread_crc = crc32(~0, fw->data, fw->size);
561 if (crc != reread_crc) {
562 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
563 (unsigned)fw->size, reread_crc, crc);
564 status = -EIO;
565 goto abort_with_fw;
566 }
567 *size = (u32) fw->size;
568
569abort_with_fw:
570 release_firmware(fw);
571
572abort_with_nothing:
573 return status;
574}
575
576static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
577{
578 struct mcp_gen_header *hdr;
579 struct device *dev = &mgp->pdev->dev;
580 const size_t bytes = sizeof(struct mcp_gen_header);
581 size_t hdr_offset;
582 int status;
583
584 /* find running firmware header */
Al Viro66341ff2007-12-22 18:56:43 +0000585 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400586
587 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
588 dev_err(dev, "Running firmware has bad header offset (%d)\n",
589 (int)hdr_offset);
590 return -EIO;
591 }
592
593 /* copy header of running firmware from SRAM to host memory to
594 * validate firmware */
595 hdr = kmalloc(bytes, GFP_KERNEL);
596 if (hdr == NULL) {
597 dev_err(dev, "could not malloc firmware hdr\n");
598 return -ENOMEM;
599 }
600 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
601 status = myri10ge_validate_firmware(mgp, hdr);
602 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100603
604 /* check to see if adopted firmware has bug where adopting
605 * it will cause broadcasts to be filtered unless the NIC
606 * is kept in ALLMULTI mode */
607 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
608 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
609 mgp->adopted_rx_filter_bug = 1;
610 dev_warn(dev, "Adopting fw %d.%d.%d: "
611 "working around rx filter bug\n",
612 mgp->fw_ver_major, mgp->fw_ver_minor,
613 mgp->fw_ver_tiny);
614 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400615 return status;
616}
617
618static int myri10ge_load_firmware(struct myri10ge_priv *mgp)
619{
620 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200621 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400622 u32 dma_low, dma_high, size;
623 int status, i;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200624 struct myri10ge_cmd cmd;
Brice Goglin0da34b62006-05-23 06:10:15 -0400625
Brice Goglinb10c0662006-06-08 10:25:00 -0400626 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400627 status = myri10ge_load_hotplug_firmware(mgp, &size);
628 if (status) {
629 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
630
631 /* Do not attempt to adopt firmware if there
632 * was a bad crc */
633 if (status == -EIO)
634 return status;
635
636 status = myri10ge_adopt_running_firmware(mgp);
637 if (status != 0) {
638 dev_err(&mgp->pdev->dev,
639 "failed to adopt running firmware\n");
640 return status;
641 }
642 dev_info(&mgp->pdev->dev,
643 "Successfully adopted running firmware\n");
644 if (mgp->tx.boundary == 4096) {
645 dev_warn(&mgp->pdev->dev,
646 "Using firmware currently running on NIC"
647 ". For optimal\n");
648 dev_warn(&mgp->pdev->dev,
649 "performance consider loading optimized "
650 "firmware\n");
651 dev_warn(&mgp->pdev->dev, "via hotplug\n");
652 }
653
654 mgp->fw_name = "adopted";
655 mgp->tx.boundary = 2048;
656 return status;
657 }
658
659 /* clear confirmation addr */
660 mgp->cmd->data = 0;
661 mb();
662
663 /* send a reload command to the bootstrap MCP, and wait for the
664 * response in the confirmation address. The firmware should
665 * write a -1 there to indicate it is alive and well
666 */
667 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
668 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
669
670 buf[0] = htonl(dma_high); /* confirm addr MSW */
671 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500672 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400673
674 /* FIX: All newest firmware should un-protect the bottom of
675 * the sram before handoff. However, the very first interfaces
676 * do not. Therefore the handoff copy must skip the first 8 bytes
677 */
678 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
679 buf[4] = htonl(size - 8); /* length of code */
680 buf[5] = htonl(8); /* where to copy to */
681 buf[6] = htonl(0); /* where to jump to */
682
Brice Gogline700f9f2006-08-14 17:52:54 -0400683 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400684
685 myri10ge_pio_copy(submit, &buf, sizeof(buf));
686 mb();
687 msleep(1);
688 mb();
689 i = 0;
Brice Goglind93ca2a2008-05-09 02:17:16 +0200690 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
691 msleep(1 << i);
Brice Goglin0da34b62006-05-23 06:10:15 -0400692 i++;
693 }
694 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
695 dev_err(&mgp->pdev->dev, "handoff failed\n");
696 return -ENXIO;
697 }
698 dev_info(&mgp->pdev->dev, "handoff confirmed\n");
Brice Goglin9a71db72006-07-21 15:49:32 -0400699 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -0400700
Brice Goglin4f93fde2007-10-13 12:34:01 +0200701 /* probe for IPv6 TSO support */
702 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
703 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
704 &cmd, 0);
705 if (status == 0) {
706 mgp->max_tso6 = cmd.data0;
707 mgp->features |= NETIF_F_TSO6;
708 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400709 return 0;
710}
711
712static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
713{
714 struct myri10ge_cmd cmd;
715 int status;
716
717 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
718 | (addr[2] << 8) | addr[3]);
719
720 cmd.data1 = ((addr[4] << 8) | (addr[5]));
721
722 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
723 return status;
724}
725
726static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
727{
728 struct myri10ge_cmd cmd;
729 int status, ctl;
730
731 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
732 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
733
734 if (status) {
735 printk(KERN_ERR
736 "myri10ge: %s: Failed to set flow control mode\n",
737 mgp->dev->name);
738 return status;
739 }
740 mgp->pause = pause;
741 return 0;
742}
743
744static void
745myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
746{
747 struct myri10ge_cmd cmd;
748 int status, ctl;
749
750 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
751 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
752 if (status)
753 printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
754 mgp->dev->name);
755}
756
Brice Goglin0d6ac252007-05-07 23:51:45 +0200757static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
758{
759 struct myri10ge_cmd cmd;
760 int status;
761 u32 len;
762 struct page *dmatest_page;
763 dma_addr_t dmatest_bus;
764 char *test = " ";
765
766 dmatest_page = alloc_page(GFP_KERNEL);
767 if (!dmatest_page)
768 return -ENOMEM;
769 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
770 DMA_BIDIRECTIONAL);
771
772 /* Run a small DMA test.
773 * The magic multipliers to the length tell the firmware
774 * to do DMA read, write, or read+write tests. The
775 * results are returned in cmd.data0. The upper 16
776 * bits or the return is the number of transfers completed.
777 * The lower 16 bits is the time in 0.5us ticks that the
778 * transfers took to complete.
779 */
780
781 len = mgp->tx.boundary;
782
783 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
784 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
785 cmd.data2 = len * 0x10000;
786 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
787 if (status != 0) {
788 test = "read";
789 goto abort;
790 }
791 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
792 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
793 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
794 cmd.data2 = len * 0x1;
795 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
796 if (status != 0) {
797 test = "write";
798 goto abort;
799 }
800 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
801
802 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
803 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
804 cmd.data2 = len * 0x10001;
805 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
806 if (status != 0) {
807 test = "read/write";
808 goto abort;
809 }
810 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
811 (cmd.data0 & 0xffff);
812
813abort:
814 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
815 put_page(dmatest_page);
816
817 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
818 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
819 test, status);
820
821 return status;
822}
823
Brice Goglin0da34b62006-05-23 06:10:15 -0400824static int myri10ge_reset(struct myri10ge_priv *mgp)
825{
826 struct myri10ge_cmd cmd;
827 int status;
828 size_t bytes;
Brice Goglin0da34b62006-05-23 06:10:15 -0400829
830 /* try to send a reset command to the card to see if it
831 * is alive */
832 memset(&cmd, 0, sizeof(cmd));
833 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
834 if (status != 0) {
835 dev_err(&mgp->pdev->dev, "failed reset\n");
836 return -ENXIO;
837 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200838
839 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0da34b62006-05-23 06:10:15 -0400840
841 /* Now exchange information about interrupts */
842
843 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
844 memset(mgp->rx_done.entry, 0, bytes);
845 cmd.data0 = (u32) bytes;
846 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
847 cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->rx_done.bus);
848 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->rx_done.bus);
849 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, &cmd, 0);
850
851 status |=
852 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -0500853 mgp->irq_claim = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglindf30a742006-12-18 11:50:40 +0100854 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
855 &cmd, 0);
856 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400857
Brice Goglin0da34b62006-05-23 06:10:15 -0400858 status |= myri10ge_send_cmd
859 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -0500860 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400861 if (status != 0) {
862 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
863 return status;
864 }
Al Viro40f6cff2006-11-20 13:48:32 -0500865 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -0400866
Brice Goglin0da34b62006-05-23 06:10:15 -0400867 memset(mgp->rx_done.entry, 0, bytes);
868
869 /* reset mcp/driver shared state back to 0 */
870 mgp->tx.req = 0;
871 mgp->tx.done = 0;
872 mgp->tx.pkt_start = 0;
873 mgp->tx.pkt_done = 0;
874 mgp->rx_big.cnt = 0;
875 mgp->rx_small.cnt = 0;
876 mgp->rx_done.idx = 0;
877 mgp->rx_done.cnt = 0;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400878 mgp->link_changes = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400879 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -0400880 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +0200881 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -0400882 return status;
883}
884
885static inline void
886myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
887 struct mcp_kreq_ether_recv *src)
888{
Al Viro40f6cff2006-11-20 13:48:32 -0500889 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -0400890
891 low = src->addr_low;
Al Viro40f6cff2006-11-20 13:48:32 -0500892 src->addr_low = htonl(DMA_32BIT_MASK);
Brice Gogline67bda52006-12-05 17:26:27 +0100893 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
894 mb();
895 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -0400896 mb();
897 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -0500898 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -0400899 mb();
900}
901
Al Viro40f6cff2006-11-20 13:48:32 -0500902static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -0400903{
904 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
905
Al Viro40f6cff2006-11-20 13:48:32 -0500906 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -0400907 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
908 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
909 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -0700910 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400911 }
912}
913
Brice Goglindd50f332006-12-11 11:25:09 +0100914static inline void
915myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
916 struct skb_frag_struct *rx_frags, int len, int hlen)
917{
918 struct skb_frag_struct *skb_frags;
919
920 skb->len = skb->data_len = len;
921 skb->truesize = len + sizeof(struct sk_buff);
922 /* attach the page(s) */
923
924 skb_frags = skb_shinfo(skb)->frags;
925 while (len > 0) {
926 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
927 len -= rx_frags->size;
928 skb_frags++;
929 rx_frags++;
930 skb_shinfo(skb)->nr_frags++;
931 }
932
933 /* pskb_may_pull is not available in irq context, but
934 * skb_pull() (for ether_pad and eth_type_trans()) requires
935 * the beginning of the packet in skb_headlen(), move it
936 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -0300937 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +0100938 skb_shinfo(skb)->frags[0].page_offset += hlen;
939 skb_shinfo(skb)->frags[0].size -= hlen;
940 skb->data_len -= hlen;
941 skb->tail += hlen;
942 skb_pull(skb, MXGEFW_PAD);
943}
944
945static void
946myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
947 int bytes, int watchdog)
948{
949 struct page *page;
950 int idx;
951
952 if (unlikely(rx->watchdog_needed && !watchdog))
953 return;
954
955 /* try to refill entire ring */
956 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
957 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +0200958 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +0100959 /* we can use part of previous page */
960 get_page(rx->page);
961 } else {
962 /* we need a new page */
963 page =
964 alloc_pages(GFP_ATOMIC | __GFP_COMP,
965 MYRI10GE_ALLOC_ORDER);
966 if (unlikely(page == NULL)) {
967 if (rx->fill_cnt - rx->cnt < 16)
968 rx->watchdog_needed = 1;
969 return;
970 }
971 rx->page = page;
972 rx->page_offset = 0;
973 rx->bus = pci_map_page(mgp->pdev, page, 0,
974 MYRI10GE_ALLOC_SIZE,
975 PCI_DMA_FROMDEVICE);
976 }
977 rx->info[idx].page = rx->page;
978 rx->info[idx].page_offset = rx->page_offset;
979 /* note that this is the address of the start of the
980 * page */
981 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
982 rx->shadow[idx].addr_low =
983 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
984 rx->shadow[idx].addr_high =
985 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
986
987 /* start next packet on a cacheline boundary */
988 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +0200989
990#if MYRI10GE_ALLOC_SIZE > 4096
991 /* don't cross a 4KB boundary */
992 if ((rx->page_offset >> 12) !=
993 ((rx->page_offset + bytes - 1) >> 12))
994 rx->page_offset = (rx->page_offset + 4096) & ~4095;
995#endif
Brice Goglindd50f332006-12-11 11:25:09 +0100996 rx->fill_cnt++;
997
998 /* copy 8 descriptors to the firmware at a time */
999 if ((idx & 7) == 7) {
1000 if (rx->wc_fifo == NULL)
1001 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1002 &rx->shadow[idx - 7]);
1003 else {
1004 mb();
1005 myri10ge_pio_copy(rx->wc_fifo,
1006 &rx->shadow[idx - 7], 64);
1007 }
1008 }
1009 }
1010}
1011
1012static inline void
1013myri10ge_unmap_rx_page(struct pci_dev *pdev,
1014 struct myri10ge_rx_buffer_state *info, int bytes)
1015{
1016 /* unmap the recvd page if we're the only or last user of it */
1017 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1018 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1019 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1020 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1021 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1022 }
1023}
1024
1025#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1026 * page into an skb */
1027
1028static inline int
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001029myri10ge_rx_done(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1030 int bytes, int len, __wsum csum)
Brice Goglindd50f332006-12-11 11:25:09 +01001031{
1032 struct sk_buff *skb;
1033 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1034 int i, idx, hlen, remainder;
1035 struct pci_dev *pdev = mgp->pdev;
1036 struct net_device *dev = mgp->dev;
1037 u8 *va;
1038
1039 len += MXGEFW_PAD;
1040 idx = rx->cnt & rx->mask;
1041 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1042 prefetch(va);
1043 /* Fill skb_frag_struct(s) with data from our receive */
1044 for (i = 0, remainder = len; remainder > 0; i++) {
1045 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1046 rx_frags[i].page = rx->info[idx].page;
1047 rx_frags[i].page_offset = rx->info[idx].page_offset;
1048 if (remainder < MYRI10GE_ALLOC_SIZE)
1049 rx_frags[i].size = remainder;
1050 else
1051 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1052 rx->cnt++;
1053 idx = rx->cnt & rx->mask;
1054 remainder -= MYRI10GE_ALLOC_SIZE;
1055 }
1056
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001057 if (mgp->csum_flag && myri10ge_lro) {
1058 rx_frags[0].page_offset += MXGEFW_PAD;
1059 rx_frags[0].size -= MXGEFW_PAD;
1060 len -= MXGEFW_PAD;
1061 lro_receive_frags(&mgp->rx_done.lro_mgr, rx_frags,
Al Viro66341ff2007-12-22 18:56:43 +00001062 len, len,
1063 /* opaque, will come back in get_frag_header */
1064 (void *)(__force unsigned long)csum,
1065 csum);
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001066 return 1;
1067 }
1068
Brice Goglindd50f332006-12-11 11:25:09 +01001069 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1070
Brice Gogline636b2e2007-10-13 12:32:21 +02001071 /* allocate an skb to attach the page(s) to. This is done
1072 * after trying LRO, so as to avoid skb allocation overheads */
Brice Goglindd50f332006-12-11 11:25:09 +01001073
1074 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1075 if (unlikely(skb == NULL)) {
1076 mgp->stats.rx_dropped++;
1077 do {
1078 i--;
1079 put_page(rx_frags[i].page);
1080 } while (i != 0);
1081 return 0;
1082 }
1083
1084 /* Attach the pages to the skb, and trim off any padding */
1085 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1086 if (skb_shinfo(skb)->frags[0].size <= 0) {
1087 put_page(skb_shinfo(skb)->frags[0].page);
1088 skb_shinfo(skb)->nr_frags = 0;
1089 }
1090 skb->protocol = eth_type_trans(skb, dev);
Brice Goglindd50f332006-12-11 11:25:09 +01001091
1092 if (mgp->csum_flag) {
1093 if ((skb->protocol == htons(ETH_P_IP)) ||
1094 (skb->protocol == htons(ETH_P_IPV6))) {
1095 skb->csum = csum;
1096 skb->ip_summed = CHECKSUM_COMPLETE;
1097 } else
1098 myri10ge_vlan_ip_csum(skb, csum);
1099 }
1100 netif_receive_skb(skb);
1101 dev->last_rx = jiffies;
1102 return 1;
1103}
1104
Brice Goglin0da34b62006-05-23 06:10:15 -04001105static inline void myri10ge_tx_done(struct myri10ge_priv *mgp, int mcp_index)
1106{
1107 struct pci_dev *pdev = mgp->pdev;
1108 struct myri10ge_tx_buf *tx = &mgp->tx;
1109 struct sk_buff *skb;
1110 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001111
1112 while (tx->pkt_done != mcp_index) {
1113 idx = tx->done & tx->mask;
1114 skb = tx->info[idx].skb;
1115
1116 /* Mark as free */
1117 tx->info[idx].skb = NULL;
1118 if (tx->info[idx].last) {
1119 tx->pkt_done++;
1120 tx->info[idx].last = 0;
1121 }
1122 tx->done++;
1123 len = pci_unmap_len(&tx->info[idx], len);
1124 pci_unmap_len_set(&tx->info[idx], len, 0);
1125 if (skb) {
1126 mgp->stats.tx_bytes += skb->len;
1127 mgp->stats.tx_packets++;
1128 dev_kfree_skb_irq(skb);
1129 if (len)
1130 pci_unmap_single(pdev,
1131 pci_unmap_addr(&tx->info[idx],
1132 bus), len,
1133 PCI_DMA_TODEVICE);
1134 } else {
1135 if (len)
1136 pci_unmap_page(pdev,
1137 pci_unmap_addr(&tx->info[idx],
1138 bus), len,
1139 PCI_DMA_TODEVICE);
1140 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001141 }
1142 /* start the queue if we've stopped it */
1143 if (netif_queue_stopped(mgp->dev)
1144 && tx->req - tx->done < (tx->mask >> 1)) {
1145 mgp->wake_queue++;
1146 netif_wake_queue(mgp->dev);
1147 }
1148}
1149
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001150static inline int myri10ge_clean_rx_done(struct myri10ge_priv *mgp, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001151{
1152 struct myri10ge_rx_done *rx_done = &mgp->rx_done;
1153 unsigned long rx_bytes = 0;
1154 unsigned long rx_packets = 0;
1155 unsigned long rx_ok;
1156
1157 int idx = rx_done->idx;
1158 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001159 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001160 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001161 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001162
Andrew Gallatinc956a242007-10-31 17:40:06 -04001163 while (rx_done->entry[idx].length != 0 && work_done < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001164 length = ntohs(rx_done->entry[idx].length);
1165 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001166 checksum = csum_unfold(rx_done->entry[idx].checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001167 if (length <= mgp->small_bytes)
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001168 rx_ok = myri10ge_rx_done(mgp, &mgp->rx_small,
1169 mgp->small_bytes,
1170 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001171 else
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001172 rx_ok = myri10ge_rx_done(mgp, &mgp->rx_big,
1173 mgp->big_bytes,
1174 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001175 rx_packets += rx_ok;
1176 rx_bytes += rx_ok * (unsigned long)length;
1177 cnt++;
1178 idx = cnt & (myri10ge_max_intr_slots - 1);
Andrew Gallatinc956a242007-10-31 17:40:06 -04001179 work_done++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001180 }
1181 rx_done->idx = idx;
1182 rx_done->cnt = cnt;
1183 mgp->stats.rx_packets += rx_packets;
1184 mgp->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001185
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001186 if (myri10ge_lro)
1187 lro_flush_all(&rx_done->lro_mgr);
1188
Brice Goglinc7dab992006-12-11 11:25:42 +01001189 /* restock receive rings if needed */
1190 if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt < myri10ge_fill_thresh)
1191 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
1192 mgp->small_bytes + MXGEFW_PAD, 0);
1193 if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt < myri10ge_fill_thresh)
1194 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
1195
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001196 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001197}
1198
1199static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1200{
1201 struct mcp_irq_data *stats = mgp->fw_stats;
1202
1203 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001204 unsigned link_up = ntohl(stats->link_up);
1205 if (mgp->link_state != link_up) {
1206 mgp->link_state = link_up;
1207
1208 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001209 if (netif_msg_link(mgp))
1210 printk(KERN_INFO
1211 "myri10ge: %s: link up\n",
1212 mgp->dev->name);
Brice Goglin0da34b62006-05-23 06:10:15 -04001213 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001214 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001215 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001216 if (netif_msg_link(mgp))
1217 printk(KERN_INFO
Brice Goglin798a95d2007-06-11 20:26:50 +02001218 "myri10ge: %s: link %s\n",
1219 mgp->dev->name,
1220 (link_up == MXGEFW_LINK_MYRINET ?
1221 "mismatch (Myrinet detected)" :
1222 "down"));
Brice Goglin0da34b62006-05-23 06:10:15 -04001223 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001224 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001225 }
1226 }
1227 if (mgp->rdma_tags_available !=
1228 ntohl(mgp->fw_stats->rdma_tags_available)) {
1229 mgp->rdma_tags_available =
1230 ntohl(mgp->fw_stats->rdma_tags_available);
1231 printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
1232 "%d tags left\n", mgp->dev->name,
1233 mgp->rdma_tags_available);
1234 }
1235 mgp->down_cnt += stats->link_down;
1236 if (stats->link_down)
1237 wake_up(&mgp->down_wq);
1238 }
1239}
1240
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001241static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001242{
Brice Gogline636b2e2007-10-13 12:32:21 +02001243 struct myri10ge_priv *mgp =
1244 container_of(napi, struct myri10ge_priv, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001245 struct net_device *netdev = mgp->dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001246 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001247
1248 /* process as many rx events as NAPI will allow */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001249 work_done = myri10ge_clean_rx_done(mgp, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001250
David S. Miller4ec24112008-01-07 20:48:21 -08001251 if (work_done < budget) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001252 netif_rx_complete(netdev, napi);
Al Viro40f6cff2006-11-20 13:48:32 -05001253 put_be32(htonl(3), mgp->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001254 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001255 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001256}
1257
David Howells7d12e782006-10-05 14:55:46 +01001258static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001259{
1260 struct myri10ge_priv *mgp = arg;
1261 struct mcp_irq_data *stats = mgp->fw_stats;
1262 struct myri10ge_tx_buf *tx = &mgp->tx;
1263 u32 send_done_count;
1264 int i;
1265
1266 /* make sure it is our IRQ, and that the DMA has finished */
1267 if (unlikely(!stats->valid))
1268 return (IRQ_NONE);
1269
1270 /* low bit indicates receives are present, so schedule
1271 * napi poll handler */
1272 if (stats->valid & 1)
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001273 netif_rx_schedule(mgp->dev, &mgp->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001274
1275 if (!mgp->msi_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001276 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001277 if (!myri10ge_deassert_wait)
1278 stats->valid = 0;
1279 mb();
1280 } else
1281 stats->valid = 0;
1282
1283 /* Wait for IRQ line to go low, if using INTx */
1284 i = 0;
1285 while (1) {
1286 i++;
1287 /* check for transmit completes and receives */
1288 send_done_count = ntohl(stats->send_done_count);
1289 if (send_done_count != tx->pkt_done)
1290 myri10ge_tx_done(mgp, (int)send_done_count);
1291 if (unlikely(i > myri10ge_max_irq_loops)) {
1292 printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
1293 mgp->dev->name);
1294 stats->valid = 0;
1295 schedule_work(&mgp->watchdog_work);
1296 }
1297 if (likely(stats->valid == 0))
1298 break;
1299 cpu_relax();
1300 barrier();
1301 }
1302
1303 myri10ge_check_statblock(mgp);
1304
Al Viro40f6cff2006-11-20 13:48:32 -05001305 put_be32(htonl(3), mgp->irq_claim + 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001306 return (IRQ_HANDLED);
1307}
1308
1309static int
1310myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1311{
Brice Goglinc0bf8802008-05-09 02:18:24 +02001312 struct myri10ge_priv *mgp = netdev_priv(netdev);
1313 char *ptr;
1314 int i;
1315
Brice Goglin0da34b62006-05-23 06:10:15 -04001316 cmd->autoneg = AUTONEG_DISABLE;
1317 cmd->speed = SPEED_10000;
1318 cmd->duplex = DUPLEX_FULL;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001319
1320 /*
1321 * parse the product code to deterimine the interface type
1322 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1323 * after the 3rd dash in the driver's cached copy of the
1324 * EEPROM's product code string.
1325 */
1326 ptr = mgp->product_code_string;
1327 if (ptr == NULL) {
1328 printk(KERN_ERR "myri10ge: %s: Missing product code\n",
1329 netdev->name);
1330 return 0;
1331 }
1332 for (i = 0; i < 3; i++, ptr++) {
1333 ptr = strchr(ptr, '-');
1334 if (ptr == NULL) {
1335 printk(KERN_ERR "myri10ge: %s: Invalid product "
1336 "code %s\n", netdev->name,
1337 mgp->product_code_string);
1338 return 0;
1339 }
1340 }
1341 if (*ptr == 'R' || *ptr == 'Q') {
1342 /* We've found either an XFP or quad ribbon fiber */
1343 cmd->port = PORT_FIBRE;
1344 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001345 return 0;
1346}
1347
1348static void
1349myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1350{
1351 struct myri10ge_priv *mgp = netdev_priv(netdev);
1352
1353 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1354 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1355 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1356 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1357}
1358
1359static int
1360myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1361{
1362 struct myri10ge_priv *mgp = netdev_priv(netdev);
1363 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1364 return 0;
1365}
1366
1367static int
1368myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1369{
1370 struct myri10ge_priv *mgp = netdev_priv(netdev);
1371
1372 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001373 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001374 return 0;
1375}
1376
1377static void
1378myri10ge_get_pauseparam(struct net_device *netdev,
1379 struct ethtool_pauseparam *pause)
1380{
1381 struct myri10ge_priv *mgp = netdev_priv(netdev);
1382
1383 pause->autoneg = 0;
1384 pause->rx_pause = mgp->pause;
1385 pause->tx_pause = mgp->pause;
1386}
1387
1388static int
1389myri10ge_set_pauseparam(struct net_device *netdev,
1390 struct ethtool_pauseparam *pause)
1391{
1392 struct myri10ge_priv *mgp = netdev_priv(netdev);
1393
1394 if (pause->tx_pause != mgp->pause)
1395 return myri10ge_change_pause(mgp, pause->tx_pause);
1396 if (pause->rx_pause != mgp->pause)
1397 return myri10ge_change_pause(mgp, pause->tx_pause);
1398 if (pause->autoneg != 0)
1399 return -EINVAL;
1400 return 0;
1401}
1402
1403static void
1404myri10ge_get_ringparam(struct net_device *netdev,
1405 struct ethtool_ringparam *ring)
1406{
1407 struct myri10ge_priv *mgp = netdev_priv(netdev);
1408
1409 ring->rx_mini_max_pending = mgp->rx_small.mask + 1;
1410 ring->rx_max_pending = mgp->rx_big.mask + 1;
1411 ring->rx_jumbo_max_pending = 0;
1412 ring->tx_max_pending = mgp->rx_small.mask + 1;
1413 ring->rx_mini_pending = ring->rx_mini_max_pending;
1414 ring->rx_pending = ring->rx_max_pending;
1415 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1416 ring->tx_pending = ring->tx_max_pending;
1417}
1418
1419static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1420{
1421 struct myri10ge_priv *mgp = netdev_priv(netdev);
1422 if (mgp->csum_flag)
1423 return 1;
1424 else
1425 return 0;
1426}
1427
1428static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1429{
1430 struct myri10ge_priv *mgp = netdev_priv(netdev);
1431 if (csum_enabled)
1432 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
1433 else
1434 mgp->csum_flag = 0;
1435 return 0;
1436}
1437
Brice Goglin4f93fde2007-10-13 12:34:01 +02001438static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
1439{
1440 struct myri10ge_priv *mgp = netdev_priv(netdev);
1441 unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
1442
1443 if (tso_enabled)
1444 netdev->features |= flags;
1445 else
1446 netdev->features &= ~flags;
1447 return 0;
1448}
1449
Brice Goglin0da34b62006-05-23 06:10:15 -04001450static const char myri10ge_gstrings_stats[][ETH_GSTRING_LEN] = {
1451 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1452 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1453 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1454 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1455 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1456 "tx_heartbeat_errors", "tx_window_errors",
1457 /* device-specific stats */
Brice Goglin2c1a1082006-07-03 18:16:46 -04001458 "tx_boundary", "WC", "irq", "MSI",
Brice Goglin0da34b62006-05-23 06:10:15 -04001459 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1460 "serial_number", "tx_pkt_start", "tx_pkt_done",
1461 "tx_req", "tx_done", "rx_small_cnt", "rx_big_cnt",
1462 "wake_queue", "stop_queue", "watchdog_resets", "tx_linearized",
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001463 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001464 "dropped_link_error_or_filtered",
1465 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1466 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001467 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001468 "dropped_no_big_buffer", "LRO aggregated", "LRO flushed",
1469 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001470};
1471
1472#define MYRI10GE_NET_STATS_LEN 21
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +02001473#define MYRI10GE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04001474
1475static void
1476myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1477{
1478 switch (stringset) {
1479 case ETH_SS_STATS:
1480 memcpy(data, *myri10ge_gstrings_stats,
1481 sizeof(myri10ge_gstrings_stats));
1482 break;
1483 }
1484}
1485
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001486static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
Brice Goglin0da34b62006-05-23 06:10:15 -04001487{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001488 switch (sset) {
1489 case ETH_SS_STATS:
1490 return MYRI10GE_STATS_LEN;
1491 default:
1492 return -EOPNOTSUPP;
1493 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001494}
1495
1496static void
1497myri10ge_get_ethtool_stats(struct net_device *netdev,
1498 struct ethtool_stats *stats, u64 * data)
1499{
1500 struct myri10ge_priv *mgp = netdev_priv(netdev);
1501 int i;
1502
1503 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1504 data[i] = ((unsigned long *)&mgp->stats)[i];
1505
Brice Goglin2c1a1082006-07-03 18:16:46 -04001506 data[i++] = (unsigned int)mgp->tx.boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001507 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001508 data[i++] = (unsigned int)mgp->pdev->irq;
1509 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001510 data[i++] = (unsigned int)mgp->read_dma;
1511 data[i++] = (unsigned int)mgp->write_dma;
1512 data[i++] = (unsigned int)mgp->read_write_dma;
1513 data[i++] = (unsigned int)mgp->serial_number;
1514 data[i++] = (unsigned int)mgp->tx.pkt_start;
1515 data[i++] = (unsigned int)mgp->tx.pkt_done;
1516 data[i++] = (unsigned int)mgp->tx.req;
1517 data[i++] = (unsigned int)mgp->tx.done;
1518 data[i++] = (unsigned int)mgp->rx_small.cnt;
1519 data[i++] = (unsigned int)mgp->rx_big.cnt;
1520 data[i++] = (unsigned int)mgp->wake_queue;
1521 data[i++] = (unsigned int)mgp->stop_queue;
1522 data[i++] = (unsigned int)mgp->watchdog_resets;
1523 data[i++] = (unsigned int)mgp->tx_linearized;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001524 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglin0da34b62006-05-23 06:10:15 -04001525 data[i++] = (unsigned int)ntohl(mgp->fw_stats->link_up);
1526 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_link_overflow);
1527 data[i++] =
1528 (unsigned int)ntohl(mgp->fw_stats->dropped_link_error_or_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001529 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_pause);
1530 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_phy);
1531 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_crc32);
1532 data[i++] =
1533 (unsigned int)ntohl(mgp->fw_stats->dropped_unicast_filtered);
Brice Goglin85a7ea12006-08-21 17:36:56 -04001534 data[i++] =
1535 (unsigned int)ntohl(mgp->fw_stats->dropped_multicast_filtered);
Brice Goglin0da34b62006-05-23 06:10:15 -04001536 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_runt);
1537 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_overrun);
1538 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_small_buffer);
1539 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_big_buffer);
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001540 data[i++] = mgp->rx_done.lro_mgr.stats.aggregated;
1541 data[i++] = mgp->rx_done.lro_mgr.stats.flushed;
1542 if (mgp->rx_done.lro_mgr.stats.flushed)
1543 data[i++] = mgp->rx_done.lro_mgr.stats.aggregated /
1544 mgp->rx_done.lro_mgr.stats.flushed;
1545 else
1546 data[i++] = 0;
1547 data[i++] = mgp->rx_done.lro_mgr.stats.no_desc;
Brice Goglin0da34b62006-05-23 06:10:15 -04001548}
1549
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001550static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1551{
1552 struct myri10ge_priv *mgp = netdev_priv(netdev);
1553 mgp->msg_enable = value;
1554}
1555
1556static u32 myri10ge_get_msglevel(struct net_device *netdev)
1557{
1558 struct myri10ge_priv *mgp = netdev_priv(netdev);
1559 return mgp->msg_enable;
1560}
1561
Jeff Garzik7282d492006-09-13 14:30:00 -04001562static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001563 .get_settings = myri10ge_get_settings,
1564 .get_drvinfo = myri10ge_get_drvinfo,
1565 .get_coalesce = myri10ge_get_coalesce,
1566 .set_coalesce = myri10ge_set_coalesce,
1567 .get_pauseparam = myri10ge_get_pauseparam,
1568 .set_pauseparam = myri10ge_set_pauseparam,
1569 .get_ringparam = myri10ge_get_ringparam,
1570 .get_rx_csum = myri10ge_get_rx_csum,
1571 .set_rx_csum = myri10ge_set_rx_csum,
Brice Goglinb10c0662006-06-08 10:25:00 -04001572 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Brice Goglin0da34b62006-05-23 06:10:15 -04001573 .set_sg = ethtool_op_set_sg,
Brice Goglin4f93fde2007-10-13 12:34:01 +02001574 .set_tso = myri10ge_set_tso,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001575 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001576 .get_strings = myri10ge_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001577 .get_sset_count = myri10ge_get_sset_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001578 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1579 .set_msglevel = myri10ge_set_msglevel,
1580 .get_msglevel = myri10ge_get_msglevel
Brice Goglin0da34b62006-05-23 06:10:15 -04001581};
1582
1583static int myri10ge_allocate_rings(struct net_device *dev)
1584{
1585 struct myri10ge_priv *mgp;
1586 struct myri10ge_cmd cmd;
1587 int tx_ring_size, rx_ring_size;
1588 int tx_ring_entries, rx_ring_entries;
1589 int i, status;
1590 size_t bytes;
1591
1592 mgp = netdev_priv(dev);
1593
1594 /* get ring sizes */
1595
1596 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1597 tx_ring_size = cmd.data0;
1598 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001599 if (status != 0)
1600 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001601 rx_ring_size = cmd.data0;
1602
1603 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1604 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1605 mgp->tx.mask = tx_ring_entries - 1;
1606 mgp->rx_small.mask = mgp->rx_big.mask = rx_ring_entries - 1;
1607
Brice Goglin355c7262007-03-07 19:59:52 +01001608 status = -ENOMEM;
1609
Brice Goglin0da34b62006-05-23 06:10:15 -04001610 /* allocate the host shadow rings */
1611
1612 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1613 * sizeof(*mgp->tx.req_list);
1614 mgp->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1615 if (mgp->tx.req_bytes == NULL)
1616 goto abort_with_nothing;
1617
1618 /* ensure req_list entries are aligned to 8 bytes */
1619 mgp->tx.req_list = (struct mcp_kreq_ether_send *)
1620 ALIGN((unsigned long)mgp->tx.req_bytes, 8);
1621
1622 bytes = rx_ring_entries * sizeof(*mgp->rx_small.shadow);
1623 mgp->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1624 if (mgp->rx_small.shadow == NULL)
1625 goto abort_with_tx_req_bytes;
1626
1627 bytes = rx_ring_entries * sizeof(*mgp->rx_big.shadow);
1628 mgp->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1629 if (mgp->rx_big.shadow == NULL)
1630 goto abort_with_rx_small_shadow;
1631
1632 /* allocate the host info rings */
1633
1634 bytes = tx_ring_entries * sizeof(*mgp->tx.info);
1635 mgp->tx.info = kzalloc(bytes, GFP_KERNEL);
1636 if (mgp->tx.info == NULL)
1637 goto abort_with_rx_big_shadow;
1638
1639 bytes = rx_ring_entries * sizeof(*mgp->rx_small.info);
1640 mgp->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1641 if (mgp->rx_small.info == NULL)
1642 goto abort_with_tx_info;
1643
1644 bytes = rx_ring_entries * sizeof(*mgp->rx_big.info);
1645 mgp->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1646 if (mgp->rx_big.info == NULL)
1647 goto abort_with_rx_small_info;
1648
1649 /* Fill the receive rings */
Brice Goglinc7dab992006-12-11 11:25:42 +01001650 mgp->rx_big.cnt = 0;
1651 mgp->rx_small.cnt = 0;
1652 mgp->rx_big.fill_cnt = 0;
1653 mgp->rx_small.fill_cnt = 0;
1654 mgp->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1655 mgp->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1656 mgp->rx_small.watchdog_needed = 0;
1657 mgp->rx_big.watchdog_needed = 0;
1658 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
1659 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001660
Brice Goglinc7dab992006-12-11 11:25:42 +01001661 if (mgp->rx_small.fill_cnt < mgp->rx_small.mask + 1) {
1662 printk(KERN_ERR "myri10ge: %s: alloced only %d small bufs\n",
1663 dev->name, mgp->rx_small.fill_cnt);
1664 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001665 }
1666
Brice Goglinc7dab992006-12-11 11:25:42 +01001667 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
1668 if (mgp->rx_big.fill_cnt < mgp->rx_big.mask + 1) {
1669 printk(KERN_ERR "myri10ge: %s: alloced only %d big bufs\n",
1670 dev->name, mgp->rx_big.fill_cnt);
1671 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001672 }
1673
1674 return 0;
1675
1676abort_with_rx_big_ring:
Brice Goglinc7dab992006-12-11 11:25:42 +01001677 for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
1678 int idx = i & mgp->rx_big.mask;
1679 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
1680 mgp->big_bytes);
1681 put_page(mgp->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001682 }
1683
1684abort_with_rx_small_ring:
Brice Goglinc7dab992006-12-11 11:25:42 +01001685 for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
1686 int idx = i & mgp->rx_small.mask;
1687 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
1688 mgp->small_bytes + MXGEFW_PAD);
1689 put_page(mgp->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001690 }
Brice Goglinc7dab992006-12-11 11:25:42 +01001691
Brice Goglin0da34b62006-05-23 06:10:15 -04001692 kfree(mgp->rx_big.info);
1693
1694abort_with_rx_small_info:
1695 kfree(mgp->rx_small.info);
1696
1697abort_with_tx_info:
1698 kfree(mgp->tx.info);
1699
1700abort_with_rx_big_shadow:
1701 kfree(mgp->rx_big.shadow);
1702
1703abort_with_rx_small_shadow:
1704 kfree(mgp->rx_small.shadow);
1705
1706abort_with_tx_req_bytes:
1707 kfree(mgp->tx.req_bytes);
1708 mgp->tx.req_bytes = NULL;
1709 mgp->tx.req_list = NULL;
1710
1711abort_with_nothing:
1712 return status;
1713}
1714
1715static void myri10ge_free_rings(struct net_device *dev)
1716{
1717 struct myri10ge_priv *mgp;
1718 struct sk_buff *skb;
1719 struct myri10ge_tx_buf *tx;
1720 int i, len, idx;
1721
1722 mgp = netdev_priv(dev);
1723
Brice Goglinc7dab992006-12-11 11:25:42 +01001724 for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
1725 idx = i & mgp->rx_big.mask;
1726 if (i == mgp->rx_big.fill_cnt - 1)
1727 mgp->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
1728 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
1729 mgp->big_bytes);
1730 put_page(mgp->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001731 }
1732
Brice Goglinc7dab992006-12-11 11:25:42 +01001733 for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
1734 idx = i & mgp->rx_small.mask;
1735 if (i == mgp->rx_small.fill_cnt - 1)
1736 mgp->rx_small.info[idx].page_offset =
1737 MYRI10GE_ALLOC_SIZE;
1738 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
1739 mgp->small_bytes + MXGEFW_PAD);
1740 put_page(mgp->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001741 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001742 tx = &mgp->tx;
1743 while (tx->done != tx->req) {
1744 idx = tx->done & tx->mask;
1745 skb = tx->info[idx].skb;
1746
1747 /* Mark as free */
1748 tx->info[idx].skb = NULL;
1749 tx->done++;
1750 len = pci_unmap_len(&tx->info[idx], len);
1751 pci_unmap_len_set(&tx->info[idx], len, 0);
1752 if (skb) {
1753 mgp->stats.tx_dropped++;
1754 dev_kfree_skb_any(skb);
1755 if (len)
1756 pci_unmap_single(mgp->pdev,
1757 pci_unmap_addr(&tx->info[idx],
1758 bus), len,
1759 PCI_DMA_TODEVICE);
1760 } else {
1761 if (len)
1762 pci_unmap_page(mgp->pdev,
1763 pci_unmap_addr(&tx->info[idx],
1764 bus), len,
1765 PCI_DMA_TODEVICE);
1766 }
1767 }
1768 kfree(mgp->rx_big.info);
1769
1770 kfree(mgp->rx_small.info);
1771
1772 kfree(mgp->tx.info);
1773
1774 kfree(mgp->rx_big.shadow);
1775
1776 kfree(mgp->rx_small.shadow);
1777
1778 kfree(mgp->tx.req_bytes);
1779 mgp->tx.req_bytes = NULL;
1780 mgp->tx.req_list = NULL;
1781}
1782
Brice Goglindf30a742006-12-18 11:50:40 +01001783static int myri10ge_request_irq(struct myri10ge_priv *mgp)
1784{
1785 struct pci_dev *pdev = mgp->pdev;
1786 int status;
1787
1788 if (myri10ge_msi) {
1789 status = pci_enable_msi(pdev);
1790 if (status != 0)
1791 dev_err(&pdev->dev,
1792 "Error %d setting up MSI; falling back to xPIC\n",
1793 status);
1794 else
1795 mgp->msi_enabled = 1;
1796 } else {
1797 mgp->msi_enabled = 0;
1798 }
1799 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
1800 mgp->dev->name, mgp);
1801 if (status != 0) {
1802 dev_err(&pdev->dev, "failed to allocate IRQ\n");
1803 if (mgp->msi_enabled)
1804 pci_disable_msi(pdev);
1805 }
1806 return status;
1807}
1808
1809static void myri10ge_free_irq(struct myri10ge_priv *mgp)
1810{
1811 struct pci_dev *pdev = mgp->pdev;
1812
1813 free_irq(pdev->irq, mgp);
1814 if (mgp->msi_enabled)
1815 pci_disable_msi(pdev);
1816}
1817
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001818static int
1819myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
1820 void **ip_hdr, void **tcpudp_hdr,
1821 u64 * hdr_flags, void *priv)
1822{
1823 struct ethhdr *eh;
1824 struct vlan_ethhdr *veh;
1825 struct iphdr *iph;
1826 u8 *va = page_address(frag->page) + frag->page_offset;
1827 unsigned long ll_hlen;
Al Viro66341ff2007-12-22 18:56:43 +00001828 /* passed opaque through lro_receive_frags() */
1829 __wsum csum = (__force __wsum) (unsigned long)priv;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001830
1831 /* find the mac header, aborting if not IPv4 */
1832
1833 eh = (struct ethhdr *)va;
1834 *mac_hdr = eh;
1835 ll_hlen = ETH_HLEN;
1836 if (eh->h_proto != htons(ETH_P_IP)) {
1837 if (eh->h_proto == htons(ETH_P_8021Q)) {
1838 veh = (struct vlan_ethhdr *)va;
1839 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
1840 return -1;
1841
1842 ll_hlen += VLAN_HLEN;
1843
1844 /*
1845 * HW checksum starts ETH_HLEN bytes into
1846 * frame, so we must subtract off the VLAN
1847 * header's checksum before csum can be used
1848 */
1849 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
1850 VLAN_HLEN, 0));
1851 } else {
1852 return -1;
1853 }
1854 }
1855 *hdr_flags = LRO_IPV4;
1856
1857 iph = (struct iphdr *)(va + ll_hlen);
1858 *ip_hdr = iph;
1859 if (iph->protocol != IPPROTO_TCP)
1860 return -1;
1861 *hdr_flags |= LRO_TCP;
1862 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
1863
1864 /* verify the IP checksum */
1865 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
1866 return -1;
1867
1868 /* verify the checksum */
1869 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
1870 ntohs(iph->tot_len) - (iph->ihl << 2),
1871 IPPROTO_TCP, csum)))
1872 return -1;
1873
1874 return 0;
1875}
1876
Brice Goglin0da34b62006-05-23 06:10:15 -04001877static int myri10ge_open(struct net_device *dev)
1878{
1879 struct myri10ge_priv *mgp;
1880 struct myri10ge_cmd cmd;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001881 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04001882 int status, big_pow2;
1883
1884 mgp = netdev_priv(dev);
1885
1886 if (mgp->running != MYRI10GE_ETH_STOPPED)
1887 return -EBUSY;
1888
1889 mgp->running = MYRI10GE_ETH_STARTING;
1890 status = myri10ge_reset(mgp);
1891 if (status != 0) {
1892 printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
Brice Goglindf30a742006-12-18 11:50:40 +01001893 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04001894 }
1895
Brice Goglindf30a742006-12-18 11:50:40 +01001896 status = myri10ge_request_irq(mgp);
1897 if (status != 0)
1898 goto abort_with_nothing;
1899
Brice Goglin0da34b62006-05-23 06:10:15 -04001900 /* decide what small buffer size to use. For good TCP rx
1901 * performance, it is important to not receive 1514 byte
1902 * frames into jumbo buffers, as it confuses the socket buffer
1903 * accounting code, leading to drops and erratic performance.
1904 */
1905
1906 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01001907 /* enough for a TCP header */
1908 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
1909 ? (128 - MXGEFW_PAD)
1910 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04001911 else
Brice Goglinde3c4502006-12-11 11:26:38 +01001912 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
1913 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04001914
1915 /* Override the small buffer size? */
1916 if (myri10ge_small_bytes > 0)
1917 mgp->small_bytes = myri10ge_small_bytes;
1918
Brice Goglin0da34b62006-05-23 06:10:15 -04001919 /* get the lanai pointers to the send and receive rings */
1920
1921 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, &cmd, 0);
1922 mgp->tx.lanai =
1923 (struct mcp_kreq_ether_send __iomem *)(mgp->sram + cmd.data0);
1924
1925 status |=
1926 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, &cmd, 0);
1927 mgp->rx_small.lanai =
1928 (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
1929
1930 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
1931 mgp->rx_big.lanai =
1932 (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
1933
1934 if (status != 0) {
1935 printk(KERN_ERR
1936 "myri10ge: %s: failed to get ring sizes or locations\n",
1937 dev->name);
1938 mgp->running = MYRI10GE_ETH_STOPPED;
Brice Goglindf30a742006-12-18 11:50:40 +01001939 goto abort_with_irq;
Brice Goglin0da34b62006-05-23 06:10:15 -04001940 }
1941
Brice Goglin276e26c2007-03-07 20:02:32 +01001942 if (myri10ge_wcfifo && mgp->wc_enabled) {
Brice Gogline700f9f2006-08-14 17:52:54 -04001943 mgp->tx.wc_fifo = (u8 __iomem *) mgp->sram + MXGEFW_ETH_SEND_4;
1944 mgp->rx_small.wc_fifo =
1945 (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_SMALL;
1946 mgp->rx_big.wc_fifo =
1947 (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_BIG;
Brice Goglin0da34b62006-05-23 06:10:15 -04001948 } else {
1949 mgp->tx.wc_fifo = NULL;
1950 mgp->rx_small.wc_fifo = NULL;
1951 mgp->rx_big.wc_fifo = NULL;
1952 }
1953
Brice Goglin0da34b62006-05-23 06:10:15 -04001954 /* Firmware needs the big buff size as a power of 2. Lie and
1955 * tell him the buffer is larger, because we only use 1
1956 * buffer/pkt, and the mtu will prevent overruns.
1957 */
Brice Goglin13348be2006-12-11 11:27:19 +01001958 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01001959 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07001960 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01001961 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01001962 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01001963 } else {
1964 big_pow2 = MYRI10GE_ALLOC_SIZE;
1965 mgp->big_bytes = big_pow2;
1966 }
1967
1968 status = myri10ge_allocate_rings(dev);
1969 if (status != 0)
Brice Goglindf30a742006-12-18 11:50:40 +01001970 goto abort_with_irq;
Brice Goglin0da34b62006-05-23 06:10:15 -04001971
1972 /* now give firmware buffers sizes, and MTU */
1973 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
1974 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
1975 cmd.data0 = mgp->small_bytes;
1976 status |=
1977 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
1978 cmd.data0 = big_pow2;
1979 status |=
1980 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
1981 if (status) {
1982 printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
1983 dev->name);
1984 goto abort_with_rings;
1985 }
1986
1987 cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->fw_stats_bus);
1988 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->fw_stats_bus);
Brice Goglin85a7ea12006-08-21 17:36:56 -04001989 cmd.data2 = sizeof(struct mcp_irq_data);
1990 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
1991 if (status == -ENOSYS) {
1992 dma_addr_t bus = mgp->fw_stats_bus;
1993 bus += offsetof(struct mcp_irq_data, send_done_count);
1994 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
1995 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
1996 status = myri10ge_send_cmd(mgp,
1997 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
1998 &cmd, 0);
1999 /* Firmware cannot support multicast without STATS_DMA_V2 */
2000 mgp->fw_multicast_support = 0;
2001 } else {
2002 mgp->fw_multicast_support = 1;
2003 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002004 if (status) {
2005 printk(KERN_ERR "myri10ge: %s: Couldn't set stats DMA\n",
2006 dev->name);
2007 goto abort_with_rings;
2008 }
2009
Al Viro66341ff2007-12-22 18:56:43 +00002010 mgp->link_state = ~0U;
Brice Goglin0da34b62006-05-23 06:10:15 -04002011 mgp->rdma_tags_available = 15;
2012
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002013 lro_mgr = &mgp->rx_done.lro_mgr;
2014 lro_mgr->dev = dev;
2015 lro_mgr->features = LRO_F_NAPI;
2016 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2017 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2018 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2019 lro_mgr->lro_arr = mgp->rx_done.lro_desc;
2020 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2021 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
Andrew Gallatin621544e2007-12-05 02:31:42 -08002022 lro_mgr->frag_align_pad = 2;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002023 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2024 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2025
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002026 napi_enable(&mgp->napi); /* must happen prior to any irq */
Brice Goglin0da34b62006-05-23 06:10:15 -04002027
2028 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2029 if (status) {
2030 printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
2031 dev->name);
2032 goto abort_with_rings;
2033 }
2034
2035 mgp->wake_queue = 0;
2036 mgp->stop_queue = 0;
2037 mgp->running = MYRI10GE_ETH_RUNNING;
2038 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2039 add_timer(&mgp->watchdog_timer);
2040 netif_wake_queue(dev);
2041 return 0;
2042
2043abort_with_rings:
2044 myri10ge_free_rings(dev);
2045
Brice Goglindf30a742006-12-18 11:50:40 +01002046abort_with_irq:
2047 myri10ge_free_irq(mgp);
2048
Brice Goglin0da34b62006-05-23 06:10:15 -04002049abort_with_nothing:
2050 mgp->running = MYRI10GE_ETH_STOPPED;
2051 return -ENOMEM;
2052}
2053
2054static int myri10ge_close(struct net_device *dev)
2055{
2056 struct myri10ge_priv *mgp;
2057 struct myri10ge_cmd cmd;
2058 int status, old_down_cnt;
2059
2060 mgp = netdev_priv(dev);
2061
2062 if (mgp->running != MYRI10GE_ETH_RUNNING)
2063 return 0;
2064
2065 if (mgp->tx.req_bytes == NULL)
2066 return 0;
2067
2068 del_timer_sync(&mgp->watchdog_timer);
2069 mgp->running = MYRI10GE_ETH_STOPPING;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002070 napi_disable(&mgp->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04002071 netif_carrier_off(dev);
2072 netif_stop_queue(dev);
2073 old_down_cnt = mgp->down_cnt;
2074 mb();
2075 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2076 if (status)
2077 printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
2078 dev->name);
2079
2080 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
2081 if (old_down_cnt == mgp->down_cnt)
2082 printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
2083
2084 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002085 myri10ge_free_irq(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04002086 myri10ge_free_rings(dev);
2087
2088 mgp->running = MYRI10GE_ETH_STOPPED;
2089 return 0;
2090}
2091
2092/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2093 * backwards one at a time and handle ring wraps */
2094
2095static inline void
2096myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2097 struct mcp_kreq_ether_send *src, int cnt)
2098{
2099 int idx, starting_slot;
2100 starting_slot = tx->req;
2101 while (cnt > 1) {
2102 cnt--;
2103 idx = (starting_slot + cnt) & tx->mask;
2104 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2105 mb();
2106 }
2107}
2108
2109/*
2110 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2111 * at most 32 bytes at a time, so as to avoid involving the software
2112 * pio handler in the nic. We re-write the first segment's flags
2113 * to mark them valid only after writing the entire chain.
2114 */
2115
2116static inline void
2117myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2118 int cnt)
2119{
2120 int idx, i;
2121 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2122 struct mcp_kreq_ether_send *srcp;
2123 u8 last_flags;
2124
2125 idx = tx->req & tx->mask;
2126
2127 last_flags = src->flags;
2128 src->flags = 0;
2129 mb();
2130 dst = dstp = &tx->lanai[idx];
2131 srcp = src;
2132
2133 if ((idx + cnt) < tx->mask) {
2134 for (i = 0; i < (cnt - 1); i += 2) {
2135 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2136 mb(); /* force write every 32 bytes */
2137 srcp += 2;
2138 dstp += 2;
2139 }
2140 } else {
2141 /* submit all but the first request, and ensure
2142 * that it is submitted below */
2143 myri10ge_submit_req_backwards(tx, src, cnt);
2144 i = 0;
2145 }
2146 if (i < cnt) {
2147 /* submit the first request */
2148 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2149 mb(); /* barrier before setting valid flag */
2150 }
2151
2152 /* re-write the last 32-bits with the valid flags */
2153 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002154 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002155 tx->req += cnt;
2156 mb();
2157}
2158
2159static inline void
2160myri10ge_submit_req_wc(struct myri10ge_tx_buf *tx,
2161 struct mcp_kreq_ether_send *src, int cnt)
2162{
2163 tx->req += cnt;
2164 mb();
2165 while (cnt >= 4) {
2166 myri10ge_pio_copy(tx->wc_fifo, src, 64);
2167 mb();
2168 src += 4;
2169 cnt -= 4;
2170 }
2171 if (cnt > 0) {
2172 /* pad it to 64 bytes. The src is 64 bytes bigger than it
2173 * needs to be so that we don't overrun it */
Brice Gogline700f9f2006-08-14 17:52:54 -04002174 myri10ge_pio_copy(tx->wc_fifo + MXGEFW_ETH_SEND_OFFSET(cnt),
2175 src, 64);
Brice Goglin0da34b62006-05-23 06:10:15 -04002176 mb();
2177 }
2178}
2179
2180/*
2181 * Transmit a packet. We need to split the packet so that a single
2182 * segment does not cross myri10ge->tx.boundary, so this makes segment
2183 * counting tricky. So rather than try to count segments up front, we
2184 * just give up if there are too few segments to hold a reasonably
2185 * fragmented packet currently available. If we run
2186 * out of segments while preparing a packet for DMA, we just linearize
2187 * it and try again.
2188 */
2189
2190static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
2191{
2192 struct myri10ge_priv *mgp = netdev_priv(dev);
2193 struct mcp_kreq_ether_send *req;
2194 struct myri10ge_tx_buf *tx = &mgp->tx;
2195 struct skb_frag_struct *frag;
2196 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002197 u32 low;
2198 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002199 unsigned int len;
2200 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
2201 u16 pseudo_hdr_offset, cksum_offset;
2202 int cum_len, seglen, boundary, rdma_count;
2203 u8 flags, odd_flag;
2204
2205again:
2206 req = tx->req_list;
2207 avail = tx->mask - 1 - (tx->req - tx->done);
2208
2209 mss = 0;
2210 max_segments = MXGEFW_MAX_SEND_DESC;
2211
Brice Goglin917690c2007-03-27 21:54:53 +02002212 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002213 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002214 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002215 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002216
2217 if ((unlikely(avail < max_segments))) {
2218 /* we are out of transmit resources */
2219 mgp->stop_queue++;
2220 netif_stop_queue(dev);
2221 return 1;
2222 }
2223
2224 /* Setup checksum offloading, if needed */
2225 cksum_offset = 0;
2226 pseudo_hdr_offset = 0;
2227 odd_flag = 0;
2228 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002229 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002230 cksum_offset = skb_transport_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002231 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002232 /* If the headers are excessively large, then we must
2233 * fall back to a software checksum */
Brice Goglin4f93fde2007-10-13 12:34:01 +02002234 if (unlikely(!mss && (cksum_offset > 255 ||
2235 pseudo_hdr_offset > 127))) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002236 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002237 goto drop;
2238 cksum_offset = 0;
2239 pseudo_hdr_offset = 0;
2240 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002241 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2242 flags |= MXGEFW_FLAGS_CKSUM;
2243 }
2244 }
2245
2246 cum_len = 0;
2247
Brice Goglin0da34b62006-05-23 06:10:15 -04002248 if (mss) { /* TSO */
2249 /* this removes any CKSUM flag from before */
2250 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2251
2252 /* negative cum_len signifies to the
2253 * send loop that we are still in the
2254 * header portion of the TSO packet.
Brice Goglin4f93fde2007-10-13 12:34:01 +02002255 * TSO header can be at most 1KB long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002256 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002257
Brice Goglin4f93fde2007-10-13 12:34:01 +02002258 /* for IPv6 TSO, the checksum offset stores the
2259 * TCP header length, to save the firmware from
2260 * the need to parse the headers */
2261 if (skb_is_gso_v6(skb)) {
2262 cksum_offset = tcp_hdrlen(skb);
2263 /* Can only handle headers <= max_tso6 long */
2264 if (unlikely(-cum_len > mgp->max_tso6))
2265 return myri10ge_sw_tso(skb, dev);
2266 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002267 /* for TSO, pseudo_hdr_offset holds mss.
2268 * The firmware figures out where to put
2269 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002270 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002271 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002272 /* Mark small packets, and pad out tiny packets */
2273 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2274 flags |= MXGEFW_FLAGS_SMALL;
2275
2276 /* pad frames to at least ETH_ZLEN bytes */
2277 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002278 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002279 /* The packet is gone, so we must
2280 * return 0 */
2281 mgp->stats.tx_dropped += 1;
2282 return 0;
2283 }
2284 /* adjust the len to account for the zero pad
2285 * so that the nic can know how long it is */
2286 skb->len = ETH_ZLEN;
2287 }
2288 }
2289
2290 /* map the skb for DMA */
2291 len = skb->len - skb->data_len;
2292 idx = tx->req & tx->mask;
2293 tx->info[idx].skb = skb;
2294 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2295 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2296 pci_unmap_len_set(&tx->info[idx], len, len);
2297
2298 frag_cnt = skb_shinfo(skb)->nr_frags;
2299 frag_idx = 0;
2300 count = 0;
2301 rdma_count = 0;
2302
2303 /* "rdma_count" is the number of RDMAs belonging to the
2304 * current packet BEFORE the current send request. For
2305 * non-TSO packets, this is equal to "count".
2306 * For TSO packets, rdma_count needs to be reset
2307 * to 0 after a segment cut.
2308 *
2309 * The rdma_count field of the send request is
2310 * the number of RDMAs of the packet starting at
2311 * that request. For TSO send requests with one ore more cuts
2312 * in the middle, this is the number of RDMAs starting
2313 * after the last cut in the request. All previous
2314 * segments before the last cut implicitly have 1 RDMA.
2315 *
2316 * Since the number of RDMAs is not known beforehand,
2317 * it must be filled-in retroactively - after each
2318 * segmentation cut or at the end of the entire packet.
2319 */
2320
2321 while (1) {
2322 /* Break the SKB or Fragment up into pieces which
2323 * do not cross mgp->tx.boundary */
2324 low = MYRI10GE_LOWPART_TO_U32(bus);
2325 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2326 while (len) {
2327 u8 flags_next;
2328 int cum_len_next;
2329
2330 if (unlikely(count == max_segments))
2331 goto abort_linearize;
2332
2333 boundary = (low + tx->boundary) & ~(tx->boundary - 1);
2334 seglen = boundary - low;
2335 if (seglen > len)
2336 seglen = len;
2337 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2338 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002339 if (mss) { /* TSO */
2340 (req - rdma_count)->rdma_count = rdma_count + 1;
2341
2342 if (likely(cum_len >= 0)) { /* payload */
2343 int next_is_first, chop;
2344
2345 chop = (cum_len_next > mss);
2346 cum_len_next = cum_len_next % mss;
2347 next_is_first = (cum_len_next == 0);
2348 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2349 flags_next |= next_is_first *
2350 MXGEFW_FLAGS_FIRST;
2351 rdma_count |= -(chop | next_is_first);
2352 rdma_count += chop & !next_is_first;
2353 } else if (likely(cum_len_next >= 0)) { /* header ends */
2354 int small;
2355
2356 rdma_count = -1;
2357 cum_len_next = 0;
2358 seglen = -cum_len;
2359 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2360 flags_next = MXGEFW_FLAGS_TSO_PLD |
2361 MXGEFW_FLAGS_FIRST |
2362 (small * MXGEFW_FLAGS_SMALL);
2363 }
2364 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002365 req->addr_high = high_swapped;
2366 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002367 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002368 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2369 req->rdma_count = 1;
2370 req->length = htons(seglen);
2371 req->cksum_offset = cksum_offset;
2372 req->flags = flags | ((cum_len & 1) * odd_flag);
2373
2374 low += seglen;
2375 len -= seglen;
2376 cum_len = cum_len_next;
2377 flags = flags_next;
2378 req++;
2379 count++;
2380 rdma_count++;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002381 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2382 if (unlikely(cksum_offset > seglen))
2383 cksum_offset -= seglen;
2384 else
2385 cksum_offset = 0;
2386 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002387 }
2388 if (frag_idx == frag_cnt)
2389 break;
2390
2391 /* map next fragment for DMA */
2392 idx = (count + tx->req) & tx->mask;
2393 frag = &skb_shinfo(skb)->frags[frag_idx];
2394 frag_idx++;
2395 len = frag->size;
2396 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2397 len, PCI_DMA_TODEVICE);
2398 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2399 pci_unmap_len_set(&tx->info[idx], len, len);
2400 }
2401
2402 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002403 if (mss)
2404 do {
2405 req--;
2406 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2407 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2408 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002409 idx = ((count - 1) + tx->req) & tx->mask;
2410 tx->info[idx].last = 1;
2411 if (tx->wc_fifo == NULL)
2412 myri10ge_submit_req(tx, tx->req_list, count);
2413 else
2414 myri10ge_submit_req_wc(tx, tx->req_list, count);
2415 tx->pkt_start++;
2416 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2417 mgp->stop_queue++;
2418 netif_stop_queue(dev);
2419 }
2420 dev->trans_start = jiffies;
2421 return 0;
2422
2423abort_linearize:
2424 /* Free any DMA resources we've alloced and clear out the skb
2425 * slot so as to not trip up assertions, and to avoid a
2426 * double-free if linearizing fails */
2427
2428 last_idx = (idx + 1) & tx->mask;
2429 idx = tx->req & tx->mask;
2430 tx->info[idx].skb = NULL;
2431 do {
2432 len = pci_unmap_len(&tx->info[idx], len);
2433 if (len) {
2434 if (tx->info[idx].skb != NULL)
2435 pci_unmap_single(mgp->pdev,
2436 pci_unmap_addr(&tx->info[idx],
2437 bus), len,
2438 PCI_DMA_TODEVICE);
2439 else
2440 pci_unmap_page(mgp->pdev,
2441 pci_unmap_addr(&tx->info[idx],
2442 bus), len,
2443 PCI_DMA_TODEVICE);
2444 pci_unmap_len_set(&tx->info[idx], len, 0);
2445 tx->info[idx].skb = NULL;
2446 }
2447 idx = (idx + 1) & tx->mask;
2448 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002449 if (skb_is_gso(skb)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002450 printk(KERN_ERR
2451 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2452 mgp->dev->name);
2453 goto drop;
2454 }
2455
Andrew Mortonbec0e852006-06-22 14:47:19 -07002456 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002457 goto drop;
2458
2459 mgp->tx_linearized++;
2460 goto again;
2461
2462drop:
2463 dev_kfree_skb_any(skb);
2464 mgp->stats.tx_dropped += 1;
2465 return 0;
2466
2467}
2468
Brice Goglin4f93fde2007-10-13 12:34:01 +02002469static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev)
2470{
2471 struct sk_buff *segs, *curr;
2472 struct myri10ge_priv *mgp = dev->priv;
2473 int status;
2474
2475 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07002476 if (IS_ERR(segs))
Brice Goglin4f93fde2007-10-13 12:34:01 +02002477 goto drop;
2478
2479 while (segs) {
2480 curr = segs;
2481 segs = segs->next;
2482 curr->next = NULL;
2483 status = myri10ge_xmit(curr, dev);
2484 if (status != 0) {
2485 dev_kfree_skb_any(curr);
2486 if (segs != NULL) {
2487 curr = segs;
2488 segs = segs->next;
2489 curr->next = NULL;
2490 dev_kfree_skb_any(segs);
2491 }
2492 goto drop;
2493 }
2494 }
2495 dev_kfree_skb_any(skb);
2496 return 0;
2497
2498drop:
2499 dev_kfree_skb_any(skb);
2500 mgp->stats.tx_dropped += 1;
2501 return 0;
2502}
2503
Brice Goglin0da34b62006-05-23 06:10:15 -04002504static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2505{
2506 struct myri10ge_priv *mgp = netdev_priv(dev);
2507 return &mgp->stats;
2508}
2509
2510static void myri10ge_set_multicast_list(struct net_device *dev)
2511{
Brice Goglin85a7ea12006-08-21 17:36:56 -04002512 struct myri10ge_cmd cmd;
2513 struct myri10ge_priv *mgp;
2514 struct dev_mc_list *mc_list;
Brice Goglin62502232006-12-11 11:24:37 +01002515 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04002516 int err;
Joe Perches0795af52007-10-03 17:59:30 -07002517 DECLARE_MAC_BUF(mac);
Brice Goglin85a7ea12006-08-21 17:36:56 -04002518
2519 mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002520 /* can be called from atomic contexts,
2521 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04002522 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
2523
2524 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02002525 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04002526 return;
2527
2528 /* Disable multicast filtering */
2529
2530 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
2531 if (err != 0) {
2532 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
2533 " error status: %d\n", dev->name, err);
2534 goto abort;
2535 }
2536
Brice Goglin2f762162007-05-07 23:50:37 +02002537 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04002538 /* request to disable multicast filtering, so quit here */
2539 return;
2540 }
2541
2542 /* Flush the filters */
2543
2544 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
2545 &cmd, 1);
2546 if (err != 0) {
2547 printk(KERN_ERR
2548 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
2549 ", error status: %d\n", dev->name, err);
2550 goto abort;
2551 }
2552
2553 /* Walk the multicast list, and add each address */
2554 for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
Al Viro40f6cff2006-11-20 13:48:32 -05002555 memcpy(data, &mc_list->dmi_addr, 6);
2556 cmd.data0 = ntohl(data[0]);
2557 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04002558 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
2559 &cmd, 1);
2560
2561 if (err != 0) {
2562 printk(KERN_ERR "myri10ge: %s: Failed "
2563 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
2564 "%d\t", dev->name, err);
Joe Perches0795af52007-10-03 17:59:30 -07002565 printk(KERN_ERR "MAC %s\n",
2566 print_mac(mac, mc_list->dmi_addr));
Brice Goglin85a7ea12006-08-21 17:36:56 -04002567 goto abort;
2568 }
2569 }
2570 /* Enable multicast filtering */
2571 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
2572 if (err != 0) {
2573 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
2574 "error status: %d\n", dev->name, err);
2575 goto abort;
2576 }
2577
2578 return;
2579
2580abort:
2581 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04002582}
2583
2584static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
2585{
2586 struct sockaddr *sa = addr;
2587 struct myri10ge_priv *mgp = netdev_priv(dev);
2588 int status;
2589
2590 if (!is_valid_ether_addr(sa->sa_data))
2591 return -EADDRNOTAVAIL;
2592
2593 status = myri10ge_update_mac_address(mgp, sa->sa_data);
2594 if (status != 0) {
2595 printk(KERN_ERR
2596 "myri10ge: %s: changing mac address failed with %d\n",
2597 dev->name, status);
2598 return status;
2599 }
2600
2601 /* change the dev structure */
2602 memcpy(dev->dev_addr, sa->sa_data, 6);
2603 return 0;
2604}
2605
2606static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
2607{
2608 struct myri10ge_priv *mgp = netdev_priv(dev);
2609 int error = 0;
2610
2611 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
2612 printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
2613 dev->name, new_mtu);
2614 return -EINVAL;
2615 }
2616 printk(KERN_INFO "%s: changing mtu from %d to %d\n",
2617 dev->name, dev->mtu, new_mtu);
2618 if (mgp->running) {
2619 /* if we change the mtu on an active device, we must
2620 * reset the device so the firmware sees the change */
2621 myri10ge_close(dev);
2622 dev->mtu = new_mtu;
2623 myri10ge_open(dev);
2624 } else
2625 dev->mtu = new_mtu;
2626
2627 return error;
2628}
2629
2630/*
2631 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
2632 * Only do it if the bridge is a root port since we don't want to disturb
2633 * any other device, except if forced with myri10ge_ecrc_enable > 1.
2634 */
2635
Brice Goglin0da34b62006-05-23 06:10:15 -04002636static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
2637{
2638 struct pci_dev *bridge = mgp->pdev->bus->self;
2639 struct device *dev = &mgp->pdev->dev;
2640 unsigned cap;
2641 unsigned err_cap;
2642 u16 val;
2643 u8 ext_type;
2644 int ret;
2645
2646 if (!myri10ge_ecrc_enable || !bridge)
2647 return;
2648
2649 /* check that the bridge is a root port */
2650 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
2651 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
2652 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
2653 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
2654 if (myri10ge_ecrc_enable > 1) {
2655 struct pci_dev *old_bridge = bridge;
2656
2657 /* Walk the hierarchy up to the root port
2658 * where ECRC has to be enabled */
2659 do {
2660 bridge = bridge->bus->self;
2661 if (!bridge) {
2662 dev_err(dev,
2663 "Failed to find root port"
2664 " to force ECRC\n");
2665 return;
2666 }
2667 cap =
2668 pci_find_capability(bridge, PCI_CAP_ID_EXP);
2669 pci_read_config_word(bridge,
2670 cap + PCI_CAP_FLAGS, &val);
2671 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
2672 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
2673
2674 dev_info(dev,
2675 "Forcing ECRC on non-root port %s"
2676 " (enabling on root port %s)\n",
2677 pci_name(old_bridge), pci_name(bridge));
2678 } else {
2679 dev_err(dev,
2680 "Not enabling ECRC on non-root port %s\n",
2681 pci_name(bridge));
2682 return;
2683 }
2684 }
2685
2686 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04002687 if (!cap)
2688 return;
2689
2690 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
2691 if (ret) {
2692 dev_err(dev, "failed reading ext-conf-space of %s\n",
2693 pci_name(bridge));
2694 dev_err(dev, "\t pci=nommconf in use? "
2695 "or buggy/incomplete/absent ACPI MCFG attr?\n");
2696 return;
2697 }
2698 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
2699 return;
2700
2701 err_cap |= PCI_ERR_CAP_ECRC_GENE;
2702 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
2703 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04002704}
2705
2706/*
2707 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
2708 * when the PCI-E Completion packets are aligned on an 8-byte
2709 * boundary. Some PCI-E chip sets always align Completion packets; on
2710 * the ones that do not, the alignment can be enforced by enabling
2711 * ECRC generation (if supported).
2712 *
2713 * When PCI-E Completion packets are not aligned, it is actually more
2714 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
2715 *
2716 * If the driver can neither enable ECRC nor verify that it has
2717 * already been enabled, then it must use a firmware image which works
2718 * around unaligned completion packets (myri10ge_ethp_z8e.dat), and it
2719 * should also ensure that it never gives the device a Read-DMA which is
2720 * larger than 2KB by setting the tx.boundary to 2KB. If ECRC is
2721 * enabled, then the driver should use the aligned (myri10ge_eth_z8e.dat)
2722 * firmware image, and set tx.boundary to 4KB.
2723 */
2724
Brice Goglin5443e9e2007-05-07 23:52:22 +02002725static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04002726{
Brice Goglin5443e9e2007-05-07 23:52:22 +02002727 struct pci_dev *pdev = mgp->pdev;
2728 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02002729 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04002730
Brice Goglin5443e9e2007-05-07 23:52:22 +02002731 mgp->tx.boundary = 4096;
2732 /*
2733 * Verify the max read request size was set to 4KB
2734 * before trying the test with 4KB.
2735 */
Brice Goglin302d2422007-08-24 08:57:17 +02002736 status = pcie_get_readrq(pdev);
2737 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02002738 dev_err(dev, "Couldn't read max read req size: %d\n", status);
2739 goto abort;
2740 }
Brice Goglin302d2422007-08-24 08:57:17 +02002741 if (status != 4096) {
2742 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglin5443e9e2007-05-07 23:52:22 +02002743 mgp->tx.boundary = 2048;
2744 }
2745 /*
2746 * load the optimized firmware (which assumes aligned PCIe
2747 * completions) in order to see if it works on this host.
2748 */
2749 mgp->fw_name = myri10ge_fw_aligned;
2750 status = myri10ge_load_firmware(mgp);
2751 if (status != 0) {
2752 goto abort;
2753 }
2754
2755 /*
2756 * Enable ECRC if possible
2757 */
2758 myri10ge_enable_ecrc(mgp);
2759
2760 /*
2761 * Run a DMA test which watches for unaligned completions and
2762 * aborts on the first one seen.
2763 */
2764
2765 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
2766 if (status == 0)
2767 return; /* keep the aligned firmware */
2768
2769 if (status != -E2BIG)
2770 dev_warn(dev, "DMA test failed: %d\n", status);
2771 if (status == -ENOSYS)
2772 dev_warn(dev, "Falling back to ethp! "
2773 "Please install up to date fw\n");
2774abort:
2775 /* fall back to using the unaligned firmware */
Brice Goglin0da34b62006-05-23 06:10:15 -04002776 mgp->tx.boundary = 2048;
2777 mgp->fw_name = myri10ge_fw_unaligned;
2778
Brice Goglin5443e9e2007-05-07 23:52:22 +02002779}
2780
2781static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
2782{
Brice Goglin0da34b62006-05-23 06:10:15 -04002783 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04002784 int link_width, exp_cap;
2785 u16 lnk;
2786
2787 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
2788 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
2789 link_width = (lnk >> 4) & 0x3f;
2790
Brice Goglince7f9362006-08-31 01:32:59 -04002791 /* Check to see if Link is less than 8 or if the
2792 * upstream bridge is known to provide aligned
2793 * completions */
2794 if (link_width < 8) {
2795 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
2796 link_width);
2797 mgp->tx.boundary = 4096;
2798 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin5443e9e2007-05-07 23:52:22 +02002799 } else {
2800 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04002801 }
2802 } else {
2803 if (myri10ge_force_firmware == 1) {
2804 dev_info(&mgp->pdev->dev,
2805 "Assuming aligned completions (forced)\n");
2806 mgp->tx.boundary = 4096;
2807 mgp->fw_name = myri10ge_fw_aligned;
2808 } else {
2809 dev_info(&mgp->pdev->dev,
2810 "Assuming unaligned completions (forced)\n");
2811 mgp->tx.boundary = 2048;
2812 mgp->fw_name = myri10ge_fw_unaligned;
2813 }
2814 }
2815 if (myri10ge_fw_name != NULL) {
2816 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
2817 myri10ge_fw_name);
2818 mgp->fw_name = myri10ge_fw_name;
2819 }
2820}
2821
Brice Goglin0da34b62006-05-23 06:10:15 -04002822#ifdef CONFIG_PM
Brice Goglin0da34b62006-05-23 06:10:15 -04002823static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
2824{
2825 struct myri10ge_priv *mgp;
2826 struct net_device *netdev;
2827
2828 mgp = pci_get_drvdata(pdev);
2829 if (mgp == NULL)
2830 return -EINVAL;
2831 netdev = mgp->dev;
2832
2833 netif_device_detach(netdev);
2834 if (netif_running(netdev)) {
2835 printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
2836 rtnl_lock();
2837 myri10ge_close(netdev);
2838 rtnl_unlock();
2839 }
2840 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01002841 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002842 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01002843
2844 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04002845}
2846
2847static int myri10ge_resume(struct pci_dev *pdev)
2848{
2849 struct myri10ge_priv *mgp;
2850 struct net_device *netdev;
2851 int status;
2852 u16 vendor;
2853
2854 mgp = pci_get_drvdata(pdev);
2855 if (mgp == NULL)
2856 return -EINVAL;
2857 netdev = mgp->dev;
2858 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
2859 msleep(5); /* give card time to respond */
2860 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
2861 if (vendor == 0xffff) {
2862 printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
2863 mgp->dev->name);
2864 return -EIO;
2865 }
Brice Goglin83f6e152006-12-18 11:52:02 +01002866
Brice Goglin1a63e842006-12-18 11:52:34 +01002867 status = pci_restore_state(pdev);
2868 if (status)
2869 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04002870
2871 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01002872 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04002873 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01002874 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04002875 }
2876
Brice Goglin0da34b62006-05-23 06:10:15 -04002877 pci_set_master(pdev);
2878
Brice Goglin0da34b62006-05-23 06:10:15 -04002879 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04002880 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002881
2882 /* Save configuration space to be restored if the
2883 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01002884 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002885
2886 if (netif_running(netdev)) {
2887 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01002888 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002889 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01002890 if (status != 0)
2891 goto abort_with_enabled;
2892
Brice Goglin0da34b62006-05-23 06:10:15 -04002893 }
2894 netif_device_attach(netdev);
2895
2896 return 0;
2897
Brice Goglin4c2248c2006-07-09 21:10:18 -04002898abort_with_enabled:
2899 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002900 return -EIO;
2901
2902}
Brice Goglin0da34b62006-05-23 06:10:15 -04002903#endif /* CONFIG_PM */
2904
2905static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
2906{
2907 struct pci_dev *pdev = mgp->pdev;
2908 int vs = mgp->vendor_specific_offset;
2909 u32 reboot;
2910
2911 /*enter read32 mode */
2912 pci_write_config_byte(pdev, vs + 0x10, 0x3);
2913
2914 /*read REBOOT_STATUS (0xfffffff0) */
2915 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
2916 pci_read_config_dword(pdev, vs + 0x14, &reboot);
2917 return reboot;
2918}
2919
2920/*
2921 * This watchdog is used to check whether the board has suffered
2922 * from a parity error and needs to be recovered.
2923 */
David Howellsc4028952006-11-22 14:57:56 +00002924static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04002925{
David Howellsc4028952006-11-22 14:57:56 +00002926 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01002927 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglin0da34b62006-05-23 06:10:15 -04002928 u32 reboot;
2929 int status;
2930 u16 cmd, vendor;
2931
2932 mgp->watchdog_resets++;
2933 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
2934 if ((cmd & PCI_COMMAND_MASTER) == 0) {
2935 /* Bus master DMA disabled? Check to see
2936 * if the card rebooted due to a parity error
2937 * For now, just report it */
2938 reboot = myri10ge_read_reboot(mgp);
2939 printk(KERN_ERR
Brice Goglinf1811372007-06-11 20:26:31 +02002940 "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n",
2941 mgp->dev->name, reboot,
2942 myri10ge_reset_recover ? " " : " not");
2943 if (myri10ge_reset_recover == 0)
2944 return;
2945
2946 myri10ge_reset_recover--;
2947
Brice Goglin0da34b62006-05-23 06:10:15 -04002948 /*
2949 * A rebooted nic will come back with config space as
2950 * it was after power was applied to PCIe bus.
2951 * Attempt to restore config space which was saved
2952 * when the driver was loaded, or the last time the
2953 * nic was resumed from power saving mode.
2954 */
Brice Goglin83f6e152006-12-18 11:52:02 +01002955 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01002956
2957 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01002958 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01002959
Brice Goglin0da34b62006-05-23 06:10:15 -04002960 } else {
2961 /* if we get back -1's from our slot, perhaps somebody
2962 * powered off our card. Don't try to reset it in
2963 * this case */
2964 if (cmd == 0xffff) {
2965 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
2966 if (vendor == 0xffff) {
2967 printk(KERN_ERR
2968 "myri10ge: %s: device disappeared!\n",
2969 mgp->dev->name);
2970 return;
2971 }
2972 }
2973 /* Perhaps it is a software error. Try to reset */
2974
2975 printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
2976 mgp->dev->name);
2977 printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
2978 mgp->dev->name, mgp->tx.req, mgp->tx.done,
2979 mgp->tx.pkt_start, mgp->tx.pkt_done,
2980 (int)ntohl(mgp->fw_stats->send_done_count));
2981 msleep(2000);
2982 printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
2983 mgp->dev->name, mgp->tx.req, mgp->tx.done,
2984 mgp->tx.pkt_start, mgp->tx.pkt_done,
2985 (int)ntohl(mgp->fw_stats->send_done_count));
2986 }
2987 rtnl_lock();
2988 myri10ge_close(mgp->dev);
2989 status = myri10ge_load_firmware(mgp);
2990 if (status != 0)
2991 printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
2992 mgp->dev->name);
2993 else
2994 myri10ge_open(mgp->dev);
2995 rtnl_unlock();
2996}
2997
2998/*
2999 * We use our own timer routine rather than relying upon
3000 * netdev->tx_timeout because we have a very large hardware transmit
3001 * queue. Due to the large queue, the netdev->tx_timeout function
3002 * cannot detect a NIC with a parity error in a timely fashion if the
3003 * NIC is lightly loaded.
3004 */
3005static void myri10ge_watchdog_timer(unsigned long arg)
3006{
3007 struct myri10ge_priv *mgp;
Brice Goglin626fda92007-08-09 09:02:14 +02003008 u32 rx_pause_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -04003009
3010 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01003011
3012 if (mgp->rx_small.watchdog_needed) {
3013 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
3014 mgp->small_bytes + MXGEFW_PAD, 1);
3015 if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt >=
3016 myri10ge_fill_thresh)
3017 mgp->rx_small.watchdog_needed = 0;
3018 }
3019 if (mgp->rx_big.watchdog_needed) {
3020 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 1);
3021 if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt >=
3022 myri10ge_fill_thresh)
3023 mgp->rx_big.watchdog_needed = 0;
3024 }
Brice Goglin626fda92007-08-09 09:02:14 +02003025 rx_pause_cnt = ntohl(mgp->fw_stats->dropped_pause);
Brice Goglinc7dab992006-12-11 11:25:42 +01003026
Brice Goglin0da34b62006-05-23 06:10:15 -04003027 if (mgp->tx.req != mgp->tx.done &&
Brice Goglinc54772e2006-07-30 00:14:15 -04003028 mgp->tx.done == mgp->watchdog_tx_done &&
Brice Goglin626fda92007-08-09 09:02:14 +02003029 mgp->watchdog_tx_req != mgp->watchdog_tx_done) {
Brice Goglin0da34b62006-05-23 06:10:15 -04003030 /* nic seems like it might be stuck.. */
Brice Goglin626fda92007-08-09 09:02:14 +02003031 if (rx_pause_cnt != mgp->watchdog_pause) {
3032 if (net_ratelimit())
3033 printk(KERN_WARNING "myri10ge %s:"
3034 "TX paused, check link partner\n",
3035 mgp->dev->name);
3036 } else {
3037 schedule_work(&mgp->watchdog_work);
3038 return;
3039 }
3040 }
3041 /* rearm timer */
3042 mod_timer(&mgp->watchdog_timer,
3043 jiffies + myri10ge_watchdog_timeout * HZ);
Brice Goglin0da34b62006-05-23 06:10:15 -04003044 mgp->watchdog_tx_done = mgp->tx.done;
Brice Goglinc54772e2006-07-30 00:14:15 -04003045 mgp->watchdog_tx_req = mgp->tx.req;
Brice Goglin626fda92007-08-09 09:02:14 +02003046 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -04003047}
3048
3049static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3050{
3051 struct net_device *netdev;
3052 struct myri10ge_priv *mgp;
3053 struct device *dev = &pdev->dev;
3054 size_t bytes;
3055 int i;
3056 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003057 int dac_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003058
3059 netdev = alloc_etherdev(sizeof(*mgp));
3060 if (netdev == NULL) {
3061 dev_err(dev, "Could not allocate ethernet device\n");
3062 return -ENOMEM;
3063 }
3064
Maik Hampelb245fb62007-06-28 17:07:26 +02003065 SET_NETDEV_DEV(netdev, &pdev->dev);
3066
Brice Goglin0da34b62006-05-23 06:10:15 -04003067 mgp = netdev_priv(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003068 mgp->dev = netdev;
Brice Gogline636b2e2007-10-13 12:32:21 +02003069 netif_napi_add(netdev, &mgp->napi, myri10ge_poll, myri10ge_napi_weight);
Brice Goglin0da34b62006-05-23 06:10:15 -04003070 mgp->pdev = pdev;
3071 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
3072 mgp->pause = myri10ge_flow_control;
3073 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04003074 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin0da34b62006-05-23 06:10:15 -04003075 init_waitqueue_head(&mgp->down_wq);
3076
3077 if (pci_enable_device(pdev)) {
3078 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3079 status = -ENODEV;
3080 goto abort_with_netdev;
3081 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003082
3083 /* Find the vendor-specific cap so we can check
3084 * the reboot register later on */
3085 mgp->vendor_specific_offset
3086 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3087
3088 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02003089 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04003090 if (status != 0) {
3091 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3092 status);
3093 goto abort_with_netdev;
3094 }
3095
3096 pci_set_master(pdev);
3097 dac_enabled = 1;
3098 status = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
3099 if (status != 0) {
3100 dac_enabled = 0;
3101 dev_err(&pdev->dev,
Joe Perches898eb712007-10-18 03:06:30 -07003102 "64-bit pci address mask was refused, "
3103 "trying 32-bit\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003104 status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3105 }
3106 if (status != 0) {
3107 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3108 goto abort_with_netdev;
3109 }
Brice Goglinb10c0662006-06-08 10:25:00 -04003110 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3111 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003112 if (mgp->cmd == NULL)
3113 goto abort_with_netdev;
3114
Brice Goglinb10c0662006-06-08 10:25:00 -04003115 mgp->fw_stats = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3116 &mgp->fw_stats_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003117 if (mgp->fw_stats == NULL)
3118 goto abort_with_cmd;
3119
3120 mgp->board_span = pci_resource_len(pdev, 0);
3121 mgp->iomem_base = pci_resource_start(pdev, 0);
3122 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003123 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003124#ifdef CONFIG_MTRR
3125 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3126 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003127 if (mgp->mtrr >= 0)
3128 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003129#endif
3130 /* Hack. need to get rid of these magic numbers */
3131 mgp->sram_size =
3132 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100;
3133 if (mgp->sram_size > mgp->board_span) {
3134 dev_err(&pdev->dev, "board span %ld bytes too small\n",
3135 mgp->board_span);
3136 goto abort_with_wc;
3137 }
3138 mgp->sram = ioremap(mgp->iomem_base, mgp->board_span);
3139 if (mgp->sram == NULL) {
3140 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3141 mgp->board_span, mgp->iomem_base);
3142 status = -ENXIO;
3143 goto abort_with_wc;
3144 }
3145 memcpy_fromio(mgp->eeprom_strings,
3146 mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE,
3147 MYRI10GE_EEPROM_STRINGS_SIZE);
3148 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3149 status = myri10ge_read_mac_addr(mgp);
3150 if (status)
3151 goto abort_with_ioremap;
3152
3153 for (i = 0; i < ETH_ALEN; i++)
3154 netdev->dev_addr[i] = mgp->mac_addr[i];
3155
3156 /* allocate rx done ring */
3157 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003158 mgp->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3159 &mgp->rx_done.bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003160 if (mgp->rx_done.entry == NULL)
3161 goto abort_with_ioremap;
3162 memset(mgp->rx_done.entry, 0, bytes);
3163
Brice Goglin5443e9e2007-05-07 23:52:22 +02003164 myri10ge_select_firmware(mgp);
3165
Brice Goglin0da34b62006-05-23 06:10:15 -04003166 status = myri10ge_load_firmware(mgp);
3167 if (status != 0) {
3168 dev_err(&pdev->dev, "failed to load firmware\n");
3169 goto abort_with_rx_done;
3170 }
3171
3172 status = myri10ge_reset(mgp);
3173 if (status != 0) {
3174 dev_err(&pdev->dev, "failed reset\n");
3175 goto abort_with_firmware;
3176 }
3177
Brice Goglin0da34b62006-05-23 06:10:15 -04003178 pci_set_drvdata(pdev, mgp);
3179 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3180 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3181 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3182 myri10ge_initial_mtu = 68;
3183 netdev->mtu = myri10ge_initial_mtu;
3184 netdev->open = myri10ge_open;
3185 netdev->stop = myri10ge_close;
3186 netdev->hard_start_xmit = myri10ge_xmit;
3187 netdev->get_stats = myri10ge_get_stats;
3188 netdev->base_addr = mgp->iomem_base;
Brice Goglin0da34b62006-05-23 06:10:15 -04003189 netdev->change_mtu = myri10ge_change_mtu;
3190 netdev->set_multicast_list = myri10ge_set_multicast_list;
3191 netdev->set_mac_address = myri10ge_set_mac_address;
Brice Goglin4f93fde2007-10-13 12:34:01 +02003192 netdev->features = mgp->features;
Brice Goglin0da34b62006-05-23 06:10:15 -04003193 if (dac_enabled)
3194 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -04003195
Brice Goglin21d05db2007-01-09 21:05:04 +01003196 /* make sure we can get an irq, and that MSI can be
3197 * setup (if available). Also ensure netdev->irq
3198 * is set to correct value if MSI is enabled */
3199 status = myri10ge_request_irq(mgp);
3200 if (status != 0)
3201 goto abort_with_firmware;
3202 netdev->irq = pdev->irq;
3203 myri10ge_free_irq(mgp);
3204
Brice Goglin0da34b62006-05-23 06:10:15 -04003205 /* Save configuration space to be restored if the
3206 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003207 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003208
3209 /* Setup the watchdog timer */
3210 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3211 (unsigned long)mgp);
3212
3213 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00003214 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04003215 status = register_netdev(netdev);
3216 if (status != 0) {
3217 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01003218 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04003219 }
Brice Goglin21d05db2007-01-09 21:05:04 +01003220 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3221 (mgp->msi_enabled ? "MSI" : "xPIC"),
3222 netdev->irq, mgp->tx.boundary, mgp->fw_name,
Brice Goglin276e26c2007-03-07 20:02:32 +01003223 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003224
3225 return 0;
3226
Brice Goglin7adda302006-12-18 11:50:00 +01003227abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003228 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003229
3230abort_with_firmware:
3231 myri10ge_dummy_rdma(mgp, 0);
3232
3233abort_with_rx_done:
3234 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003235 dma_free_coherent(&pdev->dev, bytes,
3236 mgp->rx_done.entry, mgp->rx_done.bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003237
3238abort_with_ioremap:
3239 iounmap(mgp->sram);
3240
3241abort_with_wc:
3242#ifdef CONFIG_MTRR
3243 if (mgp->mtrr >= 0)
3244 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3245#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003246 dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3247 mgp->fw_stats, mgp->fw_stats_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003248
3249abort_with_cmd:
Brice Goglinb10c0662006-06-08 10:25:00 -04003250 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3251 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003252
3253abort_with_netdev:
3254
3255 free_netdev(netdev);
3256 return status;
3257}
3258
3259/*
3260 * myri10ge_remove
3261 *
3262 * Does what is necessary to shutdown one Myrinet device. Called
3263 * once for each Myrinet card by the kernel when a module is
3264 * unloaded.
3265 */
3266static void myri10ge_remove(struct pci_dev *pdev)
3267{
3268 struct myri10ge_priv *mgp;
3269 struct net_device *netdev;
3270 size_t bytes;
3271
3272 mgp = pci_get_drvdata(pdev);
3273 if (mgp == NULL)
3274 return;
3275
3276 flush_scheduled_work();
3277 netdev = mgp->dev;
3278 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003279
3280 myri10ge_dummy_rdma(mgp, 0);
3281
Brice Goglin7adda302006-12-18 11:50:00 +01003282 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01003283 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003284
Brice Goglin0da34b62006-05-23 06:10:15 -04003285 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003286 dma_free_coherent(&pdev->dev, bytes,
3287 mgp->rx_done.entry, mgp->rx_done.bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003288
3289 iounmap(mgp->sram);
3290
3291#ifdef CONFIG_MTRR
3292 if (mgp->mtrr >= 0)
3293 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3294#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003295 dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3296 mgp->fw_stats, mgp->fw_stats_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003297
Brice Goglinb10c0662006-06-08 10:25:00 -04003298 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3299 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003300
3301 free_netdev(netdev);
3302 pci_set_drvdata(pdev, NULL);
3303}
3304
Brice Goglinb10c0662006-06-08 10:25:00 -04003305#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02003306#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04003307
3308static struct pci_device_id myri10ge_pci_tbl[] = {
Brice Goglinb10c0662006-06-08 10:25:00 -04003309 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02003310 {PCI_DEVICE
3311 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04003312 {0},
3313};
3314
3315static struct pci_driver myri10ge_driver = {
3316 .name = "myri10ge",
3317 .probe = myri10ge_probe,
3318 .remove = myri10ge_remove,
3319 .id_table = myri10ge_pci_tbl,
3320#ifdef CONFIG_PM
3321 .suspend = myri10ge_suspend,
3322 .resume = myri10ge_resume,
3323#endif
3324};
3325
3326static __init int myri10ge_init_module(void)
3327{
3328 printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
3329 MYRI10GE_VERSION_STR);
3330 return pci_register_driver(&myri10ge_driver);
3331}
3332
3333module_init(myri10ge_init_module);
3334
3335static __exit void myri10ge_cleanup_module(void)
3336{
3337 pci_unregister_driver(&myri10ge_driver);
3338}
3339
3340module_exit(myri10ge_cleanup_module);