blob: 4da251882cc197681987e256a91ff5b752ba7844 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/drivers/ide/ppc/pmac.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Support for IDE interfaces on PowerMacs.
5 * These IDE interfaces are memory-mapped and have a DBDMA channel
6 * for doing DMA.
7 *
8 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +02009 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 * Some code taken from drivers/ide/ide-dma.c:
17 *
18 * Copyright (c) 1995-1998 Mark Lord
19 *
20 * TODO: - Use pre-calculated (kauai) timing tables all the time and
21 * get rid of the "rounded" tables used previously, so we have the
22 * same table format for all controllers and can then just have one
23 * big table
24 *
25 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/types.h>
27#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
29#include <linux/delay.h>
30#include <linux/ide.h>
31#include <linux/notifier.h>
32#include <linux/reboot.h>
33#include <linux/pci.h>
34#include <linux/adb.h>
35#include <linux/pmu.h>
36#include <linux/scatterlist.h>
37
38#include <asm/prom.h>
39#include <asm/io.h>
40#include <asm/dbdma.h>
41#include <asm/ide.h>
42#include <asm/pci-bridge.h>
43#include <asm/machdep.h>
44#include <asm/pmac_feature.h>
45#include <asm/sections.h>
46#include <asm/irq.h>
47
48#ifndef CONFIG_PPC64
49#include <asm/mediabay.h>
50#endif
51
Andrew Morton9e5755b2007-03-03 17:48:54 +010052#include "../ide-timing.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54#undef IDE_PMAC_DEBUG
55
56#define DMA_WAIT_TIMEOUT 50
57
58typedef struct pmac_ide_hwif {
59 unsigned long regbase;
60 int irq;
61 int kind;
62 int aapl_bus_id;
63 unsigned cable_80 : 1;
64 unsigned mediabay : 1;
65 unsigned broken_dma : 1;
66 unsigned broken_dma_warn : 1;
67 struct device_node* node;
68 struct macio_dev *mdev;
69 u32 timings[4];
70 volatile u32 __iomem * *kauai_fcr;
71#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
72 /* Those fields are duplicating what is in hwif. We currently
73 * can't use the hwif ones because of some assumptions that are
74 * beeing done by the generic code about the kind of dma controller
75 * and format of the dma table. This will have to be fixed though.
76 */
77 volatile struct dbdma_regs __iomem * dma_regs;
78 struct dbdma_cmd* dma_table_cpu;
79#endif
80
81} pmac_ide_hwif_t;
82
Jon Loeligeraacaf9b2005-09-17 10:36:54 -050083static pmac_ide_hwif_t pmac_ide[MAX_HWIFS];
Linus Torvalds1da177e2005-04-16 15:20:36 -070084static int pmac_ide_count;
85
86enum {
87 controller_ohare, /* OHare based */
88 controller_heathrow, /* Heathrow/Paddington */
89 controller_kl_ata3, /* KeyLargo ATA-3 */
90 controller_kl_ata4, /* KeyLargo ATA-4 */
91 controller_un_ata6, /* UniNorth2 ATA-6 */
92 controller_k2_ata6, /* K2 ATA-6 */
93 controller_sh_ata6, /* Shasta ATA-6 */
94};
95
96static const char* model_name[] = {
97 "OHare ATA", /* OHare based */
98 "Heathrow ATA", /* Heathrow/Paddington */
99 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
100 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
101 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
102 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
103 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
104};
105
106/*
107 * Extra registers, both 32-bit little-endian
108 */
109#define IDE_TIMING_CONFIG 0x200
110#define IDE_INTERRUPT 0x300
111
112/* Kauai (U2) ATA has different register setup */
113#define IDE_KAUAI_PIO_CONFIG 0x200
114#define IDE_KAUAI_ULTRA_CONFIG 0x210
115#define IDE_KAUAI_POLL_CONFIG 0x220
116
117/*
118 * Timing configuration register definitions
119 */
120
121/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
122#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
123#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
124#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
125#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
126
127/* 133Mhz cell, found in shasta.
128 * See comments about 100 Mhz Uninorth 2...
129 * Note that PIO_MASK and MDMA_MASK seem to overlap
130 */
131#define TR_133_PIOREG_PIO_MASK 0xff000fff
132#define TR_133_PIOREG_MDMA_MASK 0x00fff800
133#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
134#define TR_133_UDMAREG_UDMA_EN 0x00000001
135
136/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
137 * this one yet, it appears as a pci device (106b/0033) on uninorth
138 * internal PCI bus and it's clock is controlled like gem or fw. It
139 * appears to be an evolution of keylargo ATA4 with a timing register
140 * extended to 2 32bits registers and a similar DBDMA channel. Other
141 * registers seem to exist but I can't tell much about them.
142 *
143 * So far, I'm using pre-calculated tables for this extracted from
144 * the values used by the MacOS X driver.
145 *
146 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
147 * register controls the UDMA timings. At least, it seems bit 0
148 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
149 * cycle time in units of 10ns. Bits 8..15 are used by I don't
150 * know their meaning yet
151 */
152#define TR_100_PIOREG_PIO_MASK 0xff000fff
153#define TR_100_PIOREG_MDMA_MASK 0x00fff000
154#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
155#define TR_100_UDMAREG_UDMA_EN 0x00000001
156
157
158/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
159 * 40 connector cable and to 4 on 80 connector one.
160 * Clock unit is 15ns (66Mhz)
161 *
162 * 3 Values can be programmed:
163 * - Write data setup, which appears to match the cycle time. They
164 * also call it DIOW setup.
165 * - Ready to pause time (from spec)
166 * - Address setup. That one is weird. I don't see where exactly
167 * it fits in UDMA cycles, I got it's name from an obscure piece
168 * of commented out code in Darwin. They leave it to 0, we do as
169 * well, despite a comment that would lead to think it has a
170 * min value of 45ns.
171 * Apple also add 60ns to the write data setup (or cycle time ?) on
172 * reads.
173 */
174#define TR_66_UDMA_MASK 0xfff00000
175#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
176#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
177#define TR_66_UDMA_ADDRSETUP_SHIFT 29
178#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
179#define TR_66_UDMA_RDY2PAUS_SHIFT 25
180#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
181#define TR_66_UDMA_WRDATASETUP_SHIFT 21
182#define TR_66_MDMA_MASK 0x000ffc00
183#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
184#define TR_66_MDMA_RECOVERY_SHIFT 15
185#define TR_66_MDMA_ACCESS_MASK 0x00007c00
186#define TR_66_MDMA_ACCESS_SHIFT 10
187#define TR_66_PIO_MASK 0x000003ff
188#define TR_66_PIO_RECOVERY_MASK 0x000003e0
189#define TR_66_PIO_RECOVERY_SHIFT 5
190#define TR_66_PIO_ACCESS_MASK 0x0000001f
191#define TR_66_PIO_ACCESS_SHIFT 0
192
193/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
194 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
195 *
196 * The access time and recovery time can be programmed. Some older
197 * Darwin code base limit OHare to 150ns cycle time. I decided to do
198 * the same here fore safety against broken old hardware ;)
199 * The HalfTick bit, when set, adds half a clock (15ns) to the access
200 * time and removes one from recovery. It's not supported on KeyLargo
201 * implementation afaik. The E bit appears to be set for PIO mode 0 and
202 * is used to reach long timings used in this mode.
203 */
204#define TR_33_MDMA_MASK 0x003ff800
205#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
206#define TR_33_MDMA_RECOVERY_SHIFT 16
207#define TR_33_MDMA_ACCESS_MASK 0x0000f800
208#define TR_33_MDMA_ACCESS_SHIFT 11
209#define TR_33_MDMA_HALFTICK 0x00200000
210#define TR_33_PIO_MASK 0x000007ff
211#define TR_33_PIO_E 0x00000400
212#define TR_33_PIO_RECOVERY_MASK 0x000003e0
213#define TR_33_PIO_RECOVERY_SHIFT 5
214#define TR_33_PIO_ACCESS_MASK 0x0000001f
215#define TR_33_PIO_ACCESS_SHIFT 0
216
217/*
218 * Interrupt register definitions
219 */
220#define IDE_INTR_DMA 0x80000000
221#define IDE_INTR_DEVICE 0x40000000
222
223/*
224 * FCR Register on Kauai. Not sure what bit 0x4 is ...
225 */
226#define KAUAI_FCR_UATA_MAGIC 0x00000004
227#define KAUAI_FCR_UATA_RESET_N 0x00000002
228#define KAUAI_FCR_UATA_ENABLE 0x00000001
229
230#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
231
232/* Rounded Multiword DMA timings
233 *
234 * I gave up finding a generic formula for all controller
235 * types and instead, built tables based on timing values
236 * used by Apple in Darwin's implementation.
237 */
238struct mdma_timings_t {
239 int accessTime;
240 int recoveryTime;
241 int cycleTime;
242};
243
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500244struct mdma_timings_t mdma_timings_33[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 { 240, 240, 480 },
247 { 180, 180, 360 },
248 { 135, 135, 270 },
249 { 120, 120, 240 },
250 { 105, 105, 210 },
251 { 90, 90, 180 },
252 { 75, 75, 150 },
253 { 75, 45, 120 },
254 { 0, 0, 0 }
255};
256
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500257struct mdma_timings_t mdma_timings_33k[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 { 240, 240, 480 },
260 { 180, 180, 360 },
261 { 150, 150, 300 },
262 { 120, 120, 240 },
263 { 90, 120, 210 },
264 { 90, 90, 180 },
265 { 90, 60, 150 },
266 { 90, 30, 120 },
267 { 0, 0, 0 }
268};
269
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500270struct mdma_timings_t mdma_timings_66[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 { 240, 240, 480 },
273 { 180, 180, 360 },
274 { 135, 135, 270 },
275 { 120, 120, 240 },
276 { 105, 105, 210 },
277 { 90, 90, 180 },
278 { 90, 75, 165 },
279 { 75, 45, 120 },
280 { 0, 0, 0 }
281};
282
283/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
284struct {
285 int addrSetup; /* ??? */
286 int rdy2pause;
287 int wrDataSetup;
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500288} kl66_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 { 0, 180, 120 }, /* Mode 0 */
291 { 0, 150, 90 }, /* 1 */
292 { 0, 120, 60 }, /* 2 */
293 { 0, 90, 45 }, /* 3 */
294 { 0, 90, 30 } /* 4 */
295};
296
297/* UniNorth 2 ATA/100 timings */
298struct kauai_timing {
299 int cycle_time;
300 u32 timing_reg;
301};
302
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500303static struct kauai_timing kauai_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
305 { 930 , 0x08000fff },
306 { 600 , 0x08000a92 },
307 { 383 , 0x0800060f },
308 { 360 , 0x08000492 },
309 { 330 , 0x0800048f },
310 { 300 , 0x080003cf },
311 { 270 , 0x080003cc },
312 { 240 , 0x0800038b },
313 { 239 , 0x0800030c },
314 { 180 , 0x05000249 },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200315 { 120 , 0x04000148 },
316 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500319static struct kauai_timing kauai_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 { 1260 , 0x00fff000 },
322 { 480 , 0x00618000 },
323 { 360 , 0x00492000 },
324 { 270 , 0x0038e000 },
325 { 240 , 0x0030c000 },
326 { 210 , 0x002cb000 },
327 { 180 , 0x00249000 },
328 { 150 , 0x00209000 },
329 { 120 , 0x00148000 },
330 { 0 , 0 },
331};
332
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500333static struct kauai_timing kauai_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
335 { 120 , 0x000070c0 },
336 { 90 , 0x00005d80 },
337 { 60 , 0x00004a60 },
338 { 45 , 0x00003a50 },
339 { 30 , 0x00002a30 },
340 { 20 , 0x00002921 },
341 { 0 , 0 },
342};
343
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500344static struct kauai_timing shasta_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 { 930 , 0x08000fff },
347 { 600 , 0x0A000c97 },
348 { 383 , 0x07000712 },
349 { 360 , 0x040003cd },
350 { 330 , 0x040003cd },
351 { 300 , 0x040003cd },
352 { 270 , 0x040003cd },
353 { 240 , 0x040003cd },
354 { 239 , 0x040003cd },
355 { 180 , 0x0400028b },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200356 { 120 , 0x0400010a },
357 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500360static struct kauai_timing shasta_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361{
362 { 1260 , 0x00fff000 },
363 { 480 , 0x00820800 },
364 { 360 , 0x00820800 },
365 { 270 , 0x00820800 },
366 { 240 , 0x00820800 },
367 { 210 , 0x00820800 },
368 { 180 , 0x00820800 },
369 { 150 , 0x0028b000 },
370 { 120 , 0x001ca000 },
371 { 0 , 0 },
372};
373
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500374static struct kauai_timing shasta_udma133_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 { 120 , 0x00035901, },
377 { 90 , 0x000348b1, },
378 { 60 , 0x00033881, },
379 { 45 , 0x00033861, },
380 { 30 , 0x00033841, },
381 { 20 , 0x00033031, },
382 { 15 , 0x00033021, },
383 { 0 , 0 },
384};
385
386
387static inline u32
388kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
389{
390 int i;
391
392 for (i=0; table[i].cycle_time; i++)
393 if (cycle_time > table[i+1].cycle_time)
394 return table[i].timing_reg;
395 return 0;
396}
397
398/* allow up to 256 DBDMA commands per xfer */
399#define MAX_DCMDS 256
400
401/*
402 * Wait 1s for disk to answer on IDE bus after a hard reset
403 * of the device (via GPIO/FCR).
404 *
405 * Some devices seem to "pollute" the bus even after dropping
406 * the BSY bit (typically some combo drives slave on the UDMA
407 * bus) after a hard reset. Since we hard reset all drives on
408 * KeyLargo ATA66, we have to keep that delay around. I may end
409 * up not hard resetting anymore on these and keep the delay only
410 * for older interfaces instead (we have to reset when coming
411 * from MacOS...) --BenH.
412 */
413#define IDE_WAKEUP_DELAY (1*HZ)
414
415static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif);
416static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417static void pmac_ide_selectproc(ide_drive_t *drive);
418static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
419
420#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
421
422/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 * N.B. this can't be an initfunc, because the media-bay task can
424 * call ide_[un]register at any time.
425 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500426void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427pmac_ide_init_hwif_ports(hw_regs_t *hw,
428 unsigned long data_port, unsigned long ctrl_port,
429 int *irq)
430{
431 int i, ix;
432
433 if (data_port == 0)
434 return;
435
436 for (ix = 0; ix < MAX_HWIFS; ++ix)
437 if (data_port == pmac_ide[ix].regbase)
438 break;
439
440 if (ix >= MAX_HWIFS) {
441 /* Probably a PCI interface... */
442 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
443 hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
444 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
445 return;
446 }
447
448 for (i = 0; i < 8; ++i)
449 hw->io_ports[i] = data_port + i * 0x10;
450 hw->io_ports[8] = data_port + 0x160;
451
452 if (irq != NULL)
453 *irq = pmac_ide[ix].irq;
Benjamin Herrenschmidt22192cc2006-05-20 14:59:53 -0700454
455 hw->dev = &pmac_ide[ix].mdev->ofdev.dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456}
457
458#define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x)))
459
460/*
461 * Apply the timings of the proper unit (master/slave) to the shared
462 * timing register when selecting that unit. This version is for
463 * ASICs with a single timing register
464 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500465static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466pmac_ide_selectproc(ide_drive_t *drive)
467{
468 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
469
470 if (pmif == NULL)
471 return;
472
473 if (drive->select.b.unit & 0x01)
474 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
475 else
476 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
477 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
478}
479
480/*
481 * Apply the timings of the proper unit (master/slave) to the shared
482 * timing register when selecting that unit. This version is for
483 * ASICs with a dual timing register (Kauai)
484 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500485static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486pmac_ide_kauai_selectproc(ide_drive_t *drive)
487{
488 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
489
490 if (pmif == NULL)
491 return;
492
493 if (drive->select.b.unit & 0x01) {
494 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
495 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
496 } else {
497 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
498 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
499 }
500 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
501}
502
503/*
504 * Force an update of controller timing values for a given drive
505 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500506static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507pmac_ide_do_update_timings(ide_drive_t *drive)
508{
509 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
510
511 if (pmif == NULL)
512 return;
513
514 if (pmif->kind == controller_sh_ata6 ||
515 pmif->kind == controller_un_ata6 ||
516 pmif->kind == controller_k2_ata6)
517 pmac_ide_kauai_selectproc(drive);
518 else
519 pmac_ide_selectproc(drive);
520}
521
522static void
523pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port)
524{
525 u32 tmp;
526
527 writeb(value, (void __iomem *) port);
528 tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
529}
530
531/*
532 * Send the SET_FEATURE IDE command to the drive and update drive->id with
533 * the new state. We currently don't use the generic routine as it used to
534 * cause various trouble, especially with older mediabays.
535 * This code is sometimes triggering a spurrious interrupt though, I need
536 * to sort that out sooner or later and see if I can finally get the
537 * common version to work properly in all cases
538 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500539static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540pmac_ide_do_setfeature(ide_drive_t *drive, u8 command)
541{
542 ide_hwif_t *hwif = HWIF(drive);
543 int result = 1;
544
545 disable_irq_nosync(hwif->irq);
546 udelay(1);
547 SELECT_DRIVE(drive);
548 SELECT_MASK(drive, 0);
549 udelay(1);
550 /* Get rid of pending error state */
551 (void) hwif->INB(IDE_STATUS_REG);
552 /* Timeout bumped for some powerbooks */
553 if (wait_for_ready(drive, 2000)) {
554 /* Timeout bumped for some powerbooks */
555 printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
556 "before SET_FEATURE!\n", drive->name);
557 goto out;
558 }
559 udelay(10);
560 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
561 hwif->OUTB(command, IDE_NSECTOR_REG);
562 hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG);
563 hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG);
564 udelay(1);
565 /* Timeout bumped for some powerbooks */
566 result = wait_for_ready(drive, 2000);
567 hwif->OUTB(drive->ctl, IDE_CONTROL_REG);
568 if (result)
569 printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
570 "after SET_FEATURE !\n", drive->name);
571out:
572 SELECT_MASK(drive, 0);
573 if (result == 0) {
574 drive->id->dma_ultra &= ~0xFF00;
575 drive->id->dma_mword &= ~0x0F00;
576 drive->id->dma_1word &= ~0x0F00;
577 switch(command) {
578 case XFER_UDMA_7:
579 drive->id->dma_ultra |= 0x8080; break;
580 case XFER_UDMA_6:
581 drive->id->dma_ultra |= 0x4040; break;
582 case XFER_UDMA_5:
583 drive->id->dma_ultra |= 0x2020; break;
584 case XFER_UDMA_4:
585 drive->id->dma_ultra |= 0x1010; break;
586 case XFER_UDMA_3:
587 drive->id->dma_ultra |= 0x0808; break;
588 case XFER_UDMA_2:
589 drive->id->dma_ultra |= 0x0404; break;
590 case XFER_UDMA_1:
591 drive->id->dma_ultra |= 0x0202; break;
592 case XFER_UDMA_0:
593 drive->id->dma_ultra |= 0x0101; break;
594 case XFER_MW_DMA_2:
595 drive->id->dma_mword |= 0x0404; break;
596 case XFER_MW_DMA_1:
597 drive->id->dma_mword |= 0x0202; break;
598 case XFER_MW_DMA_0:
599 drive->id->dma_mword |= 0x0101; break;
600 case XFER_SW_DMA_2:
601 drive->id->dma_1word |= 0x0404; break;
602 case XFER_SW_DMA_1:
603 drive->id->dma_1word |= 0x0202; break;
604 case XFER_SW_DMA_0:
605 drive->id->dma_1word |= 0x0101; break;
606 default: break;
607 }
Bartlomiej Zolnierkiewicz59785c82007-08-20 22:42:55 +0200608 if (!drive->init_speed)
609 drive->init_speed = command;
610 drive->current_speed = command;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 }
612 enable_irq(hwif->irq);
613 return result;
614}
615
616/*
617 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
618 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500619static void
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200620pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 u32 *timings;
623 unsigned accessTicks, recTicks;
624 unsigned accessTime, recTime;
625 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200626 unsigned int cycle_time;
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 if (pmif == NULL)
629 return;
630
631 /* which drive is it ? */
632 timings = &pmif->timings[drive->select.b.unit & 0x01];
633
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200634 cycle_time = ide_pio_cycle_time(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
636 switch (pmif->kind) {
637 case controller_sh_ata6: {
638 /* 133Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200639 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 if (tr == 0)
641 return;
642 *timings = ((*timings) & ~TR_133_PIOREG_PIO_MASK) | tr;
643 break;
644 }
645 case controller_un_ata6:
646 case controller_k2_ata6: {
647 /* 100Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200648 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 if (tr == 0)
650 return;
651 *timings = ((*timings) & ~TR_100_PIOREG_PIO_MASK) | tr;
652 break;
653 }
654 case controller_kl_ata4:
655 /* 66Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200656 recTime = cycle_time - ide_pio_timings[pio].active_time
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 - ide_pio_timings[pio].setup_time;
658 recTime = max(recTime, 150U);
659 accessTime = ide_pio_timings[pio].active_time;
660 accessTime = max(accessTime, 150U);
661 accessTicks = SYSCLK_TICKS_66(accessTime);
662 accessTicks = min(accessTicks, 0x1fU);
663 recTicks = SYSCLK_TICKS_66(recTime);
664 recTicks = min(recTicks, 0x1fU);
665 *timings = ((*timings) & ~TR_66_PIO_MASK) |
666 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
667 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
668 break;
669 default: {
670 /* 33Mhz cell */
671 int ebit = 0;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200672 recTime = cycle_time - ide_pio_timings[pio].active_time
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 - ide_pio_timings[pio].setup_time;
674 recTime = max(recTime, 150U);
675 accessTime = ide_pio_timings[pio].active_time;
676 accessTime = max(accessTime, 150U);
677 accessTicks = SYSCLK_TICKS(accessTime);
678 accessTicks = min(accessTicks, 0x1fU);
679 accessTicks = max(accessTicks, 4U);
680 recTicks = SYSCLK_TICKS(recTime);
681 recTicks = min(recTicks, 0x1fU);
682 recTicks = max(recTicks, 5U) - 4;
683 if (recTicks > 9) {
684 recTicks--; /* guess, but it's only for PIO0, so... */
685 ebit = 1;
686 }
687 *timings = ((*timings) & ~TR_33_PIO_MASK) |
688 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
689 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
690 if (ebit)
691 *timings |= TR_33_PIO_E;
692 break;
693 }
694 }
695
696#ifdef IDE_PMAC_DEBUG
697 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
698 drive->name, pio, *timings);
699#endif
700
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200701 if (pmac_ide_do_setfeature(drive, XFER_PIO_0 + pio))
702 return;
703
704 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705}
706
707#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
708
709/*
710 * Calculate KeyLargo ATA/66 UDMA timings
711 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500712static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713set_timings_udma_ata4(u32 *timings, u8 speed)
714{
715 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
716
717 if (speed > XFER_UDMA_4)
718 return 1;
719
720 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
721 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
722 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
723
724 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
725 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
726 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
727 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
728 TR_66_UDMA_EN;
729#ifdef IDE_PMAC_DEBUG
730 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
731 speed & 0xf, *timings);
732#endif
733
734 return 0;
735}
736
737/*
738 * Calculate Kauai ATA/100 UDMA timings
739 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500740static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
742{
743 struct ide_timing *t = ide_timing_find_mode(speed);
744 u32 tr;
745
746 if (speed > XFER_UDMA_5 || t == NULL)
747 return 1;
748 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
749 if (tr == 0)
750 return 1;
751 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
752 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
753
754 return 0;
755}
756
757/*
758 * Calculate Shasta ATA/133 UDMA timings
759 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500760static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
762{
763 struct ide_timing *t = ide_timing_find_mode(speed);
764 u32 tr;
765
766 if (speed > XFER_UDMA_6 || t == NULL)
767 return 1;
768 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
769 if (tr == 0)
770 return 1;
771 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
772 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
773
774 return 0;
775}
776
777/*
778 * Calculate MDMA timings for all cells
779 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500780static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
782 u8 speed, int drive_cycle_time)
783{
784 int cycleTime, accessTime = 0, recTime = 0;
785 unsigned accessTicks, recTicks;
786 struct mdma_timings_t* tm = NULL;
787 int i;
788
789 /* Get default cycle time for mode */
790 switch(speed & 0xf) {
791 case 0: cycleTime = 480; break;
792 case 1: cycleTime = 150; break;
793 case 2: cycleTime = 120; break;
794 default:
795 return 1;
796 }
797 /* Adjust for drive */
798 if (drive_cycle_time && drive_cycle_time > cycleTime)
799 cycleTime = drive_cycle_time;
800 /* OHare limits according to some old Apple sources */
801 if ((intf_type == controller_ohare) && (cycleTime < 150))
802 cycleTime = 150;
803 /* Get the proper timing array for this controller */
804 switch(intf_type) {
805 case controller_sh_ata6:
806 case controller_un_ata6:
807 case controller_k2_ata6:
808 break;
809 case controller_kl_ata4:
810 tm = mdma_timings_66;
811 break;
812 case controller_kl_ata3:
813 tm = mdma_timings_33k;
814 break;
815 default:
816 tm = mdma_timings_33;
817 break;
818 }
819 if (tm != NULL) {
820 /* Lookup matching access & recovery times */
821 i = -1;
822 for (;;) {
823 if (tm[i+1].cycleTime < cycleTime)
824 break;
825 i++;
826 }
827 if (i < 0)
828 return 1;
829 cycleTime = tm[i].cycleTime;
830 accessTime = tm[i].accessTime;
831 recTime = tm[i].recoveryTime;
832
833#ifdef IDE_PMAC_DEBUG
834 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
835 drive->name, cycleTime, accessTime, recTime);
836#endif
837 }
838 switch(intf_type) {
839 case controller_sh_ata6: {
840 /* 133Mhz cell */
841 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
842 if (tr == 0)
843 return 1;
844 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
845 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
846 }
847 case controller_un_ata6:
848 case controller_k2_ata6: {
849 /* 100Mhz cell */
850 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
851 if (tr == 0)
852 return 1;
853 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
854 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
855 }
856 break;
857 case controller_kl_ata4:
858 /* 66Mhz cell */
859 accessTicks = SYSCLK_TICKS_66(accessTime);
860 accessTicks = min(accessTicks, 0x1fU);
861 accessTicks = max(accessTicks, 0x1U);
862 recTicks = SYSCLK_TICKS_66(recTime);
863 recTicks = min(recTicks, 0x1fU);
864 recTicks = max(recTicks, 0x3U);
865 /* Clear out mdma bits and disable udma */
866 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
867 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
868 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
869 break;
870 case controller_kl_ata3:
871 /* 33Mhz cell on KeyLargo */
872 accessTicks = SYSCLK_TICKS(accessTime);
873 accessTicks = max(accessTicks, 1U);
874 accessTicks = min(accessTicks, 0x1fU);
875 accessTime = accessTicks * IDE_SYSCLK_NS;
876 recTicks = SYSCLK_TICKS(recTime);
877 recTicks = max(recTicks, 1U);
878 recTicks = min(recTicks, 0x1fU);
879 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
880 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
881 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
882 break;
883 default: {
884 /* 33Mhz cell on others */
885 int halfTick = 0;
886 int origAccessTime = accessTime;
887 int origRecTime = recTime;
888
889 accessTicks = SYSCLK_TICKS(accessTime);
890 accessTicks = max(accessTicks, 1U);
891 accessTicks = min(accessTicks, 0x1fU);
892 accessTime = accessTicks * IDE_SYSCLK_NS;
893 recTicks = SYSCLK_TICKS(recTime);
894 recTicks = max(recTicks, 2U) - 1;
895 recTicks = min(recTicks, 0x1fU);
896 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
897 if ((accessTicks > 1) &&
898 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
899 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
900 halfTick = 1;
901 accessTicks--;
902 }
903 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
904 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
905 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
906 if (halfTick)
907 *timings |= TR_33_MDMA_HALFTICK;
908 }
909 }
910#ifdef IDE_PMAC_DEBUG
911 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
912 drive->name, speed & 0xf, *timings);
913#endif
914 return 0;
915}
916#endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
917
918/*
919 * Speedproc. This function is called by the core to set any of the standard
920 * timing (PIO, MDMA or UDMA) to both the drive and the controller.
921 * You may notice we don't use this function on normal "dma check" operation,
922 * our dedicated function is more precise as it uses the drive provided
923 * cycle time value. We should probably fix this one to deal with that too...
924 */
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200925static int pmac_ide_tune_chipset(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926{
927 int unit = (drive->select.b.unit & 0x01);
928 int ret = 0;
929 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
930 u32 *timings, *timings2;
931
932 if (pmif == NULL)
933 return 1;
934
935 timings = &pmif->timings[unit];
936 timings2 = &pmif->timings[unit+2];
937
938 switch(speed) {
939#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
940 case XFER_UDMA_6:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 case XFER_UDMA_5:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 case XFER_UDMA_4:
943 case XFER_UDMA_3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 case XFER_UDMA_2:
945 case XFER_UDMA_1:
946 case XFER_UDMA_0:
947 if (pmif->kind == controller_kl_ata4)
948 ret = set_timings_udma_ata4(timings, speed);
949 else if (pmif->kind == controller_un_ata6
950 || pmif->kind == controller_k2_ata6)
951 ret = set_timings_udma_ata6(timings, timings2, speed);
952 else if (pmif->kind == controller_sh_ata6)
953 ret = set_timings_udma_shasta(timings, timings2, speed);
954 else
955 ret = 1;
956 break;
957 case XFER_MW_DMA_2:
958 case XFER_MW_DMA_1:
959 case XFER_MW_DMA_0:
960 ret = set_timings_mdma(drive, pmif->kind, timings, timings2, speed, 0);
961 break;
962 case XFER_SW_DMA_2:
963 case XFER_SW_DMA_1:
964 case XFER_SW_DMA_0:
965 return 1;
966#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
967 case XFER_PIO_4:
968 case XFER_PIO_3:
969 case XFER_PIO_2:
970 case XFER_PIO_1:
971 case XFER_PIO_0:
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200972 pmac_ide_set_pio_mode(drive, speed & 0x07);
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200973 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 default:
975 ret = 1;
976 }
977 if (ret)
978 return ret;
979
980 ret = pmac_ide_do_setfeature(drive, speed);
981 if (ret)
982 return ret;
983
984 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
986 return 0;
987}
988
989/*
990 * Blast some well known "safe" values to the timing registers at init or
991 * wakeup from sleep time, before we do real calculation
992 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500993static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994sanitize_timings(pmac_ide_hwif_t *pmif)
995{
996 unsigned int value, value2 = 0;
997
998 switch(pmif->kind) {
999 case controller_sh_ata6:
1000 value = 0x0a820c97;
1001 value2 = 0x00033031;
1002 break;
1003 case controller_un_ata6:
1004 case controller_k2_ata6:
1005 value = 0x08618a92;
1006 value2 = 0x00002921;
1007 break;
1008 case controller_kl_ata4:
1009 value = 0x0008438c;
1010 break;
1011 case controller_kl_ata3:
1012 value = 0x00084526;
1013 break;
1014 case controller_heathrow:
1015 case controller_ohare:
1016 default:
1017 value = 0x00074526;
1018 break;
1019 }
1020 pmif->timings[0] = pmif->timings[1] = value;
1021 pmif->timings[2] = pmif->timings[3] = value2;
1022}
1023
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001024unsigned long
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025pmac_ide_get_base(int index)
1026{
1027 return pmac_ide[index].regbase;
1028}
1029
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001030int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031pmac_ide_check_base(unsigned long base)
1032{
1033 int ix;
1034
1035 for (ix = 0; ix < MAX_HWIFS; ++ix)
1036 if (base == pmac_ide[ix].regbase)
1037 return ix;
1038 return -1;
1039}
1040
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001041int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042pmac_ide_get_irq(unsigned long base)
1043{
1044 int ix;
1045
1046 for (ix = 0; ix < MAX_HWIFS; ++ix)
1047 if (base == pmac_ide[ix].regbase)
1048 return pmac_ide[ix].irq;
1049 return 0;
1050}
1051
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001052static int ide_majors[] = { 3, 22, 33, 34, 56, 57 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054dev_t __init
1055pmac_find_ide_boot(char *bootdevice, int n)
1056{
1057 int i;
1058
1059 /*
1060 * Look through the list of IDE interfaces for this one.
1061 */
1062 for (i = 0; i < pmac_ide_count; ++i) {
1063 char *name;
1064 if (!pmac_ide[i].node || !pmac_ide[i].node->full_name)
1065 continue;
1066 name = pmac_ide[i].node->full_name;
1067 if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) {
1068 /* XXX should cope with the 2nd drive as well... */
1069 return MKDEV(ide_majors[i], 0);
1070 }
1071 }
1072
1073 return 0;
1074}
1075
1076/* Suspend call back, should be called after the child devices
1077 * have actually been suspended
1078 */
1079static int
1080pmac_ide_do_suspend(ide_hwif_t *hwif)
1081{
1082 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1083
1084 /* We clear the timings */
1085 pmif->timings[0] = 0;
1086 pmif->timings[1] = 0;
1087
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001088 disable_irq(pmif->irq);
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* The media bay will handle itself just fine */
1091 if (pmif->mediabay)
1092 return 0;
1093
1094 /* Kauai has bus control FCRs directly here */
1095 if (pmif->kauai_fcr) {
1096 u32 fcr = readl(pmif->kauai_fcr);
1097 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
1098 writel(fcr, pmif->kauai_fcr);
1099 }
1100
1101 /* Disable the bus on older machines and the cell on kauai */
1102 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
1103 0);
1104
1105 return 0;
1106}
1107
1108/* Resume call back, should be called before the child devices
1109 * are resumed
1110 */
1111static int
1112pmac_ide_do_resume(ide_hwif_t *hwif)
1113{
1114 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1115
1116 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
1117 if (!pmif->mediabay) {
1118 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
1119 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
1120 msleep(10);
1121 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 /* Kauai has it different */
1124 if (pmif->kauai_fcr) {
1125 u32 fcr = readl(pmif->kauai_fcr);
1126 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
1127 writel(fcr, pmif->kauai_fcr);
1128 }
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001129
1130 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 }
1132
1133 /* Sanitize drive timings */
1134 sanitize_timings(pmif);
1135
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001136 enable_irq(pmif->irq);
1137
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 return 0;
1139}
1140
1141/*
1142 * Setup, register & probe an IDE channel driven by this driver, this is
1143 * called by one of the 2 probe functions (macio or PCI). Note that a channel
1144 * that ends up beeing free of any device is not kept around by this driver
1145 * (it is kept in 2.4). This introduce an interface numbering change on some
1146 * rare machines unfortunately, but it's better this way.
1147 */
1148static int
1149pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1150{
1151 struct device_node *np = pmif->node;
Jeremy Kerr018a3d12006-07-12 15:40:29 +10001152 const int *bidp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 pmif->cable_80 = 0;
1155 pmif->broken_dma = pmif->broken_dma_warn = 0;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001156 if (of_device_is_compatible(np, "shasta-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 pmif->kind = controller_sh_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001158 else if (of_device_is_compatible(np, "kauai-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 pmif->kind = controller_un_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001160 else if (of_device_is_compatible(np, "K2-UATA"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 pmif->kind = controller_k2_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001162 else if (of_device_is_compatible(np, "keylargo-ata")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 if (strcmp(np->name, "ata-4") == 0)
1164 pmif->kind = controller_kl_ata4;
1165 else
1166 pmif->kind = controller_kl_ata3;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001167 } else if (of_device_is_compatible(np, "heathrow-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 pmif->kind = controller_heathrow;
1169 else {
1170 pmif->kind = controller_ohare;
1171 pmif->broken_dma = 1;
1172 }
1173
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001174 bidp = of_get_property(np, "AAPL,bus-id", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 pmif->aapl_bus_id = bidp ? *bidp : 0;
1176
1177 /* Get cable type from device-tree */
1178 if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6
1179 || pmif->kind == controller_k2_ata6
1180 || pmif->kind == controller_sh_ata6) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001181 const char* cable = of_get_property(np, "cable-type", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 if (cable && !strncmp(cable, "80-", 3))
1183 pmif->cable_80 = 1;
1184 }
1185 /* G5's seem to have incorrect cable type in device-tree. Let's assume
1186 * they have a 80 conductor cable, this seem to be always the case unless
1187 * the user mucked around
1188 */
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001189 if (of_device_is_compatible(np, "K2-UATA") ||
1190 of_device_is_compatible(np, "shasta-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 pmif->cable_80 = 1;
1192
1193 /* On Kauai-type controllers, we make sure the FCR is correct */
1194 if (pmif->kauai_fcr)
1195 writel(KAUAI_FCR_UATA_MAGIC |
1196 KAUAI_FCR_UATA_RESET_N |
1197 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1198
1199 pmif->mediabay = 0;
1200
1201 /* Make sure we have sane timings */
1202 sanitize_timings(pmif);
1203
1204#ifndef CONFIG_PPC64
1205 /* XXX FIXME: Media bay stuff need re-organizing */
1206 if (np->parent && np->parent->name
1207 && strcasecmp(np->parent->name, "media-bay") == 0) {
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001208#ifdef CONFIG_PMAC_MEDIABAY
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index);
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001210#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 pmif->mediabay = 1;
1212 if (!bidp)
1213 pmif->aapl_bus_id = 1;
1214 } else if (pmif->kind == controller_ohare) {
1215 /* The code below is having trouble on some ohare machines
1216 * (timing related ?). Until I can put my hand on one of these
1217 * units, I keep the old way
1218 */
1219 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1220 } else
1221#endif
1222 {
1223 /* This is necessary to enable IDE when net-booting */
1224 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1225 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1226 msleep(10);
1227 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1228 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1229 }
1230
1231 /* Setup MMIO ops */
1232 default_hwif_mmiops(hwif);
1233 hwif->OUTBSYNC = pmac_outbsync;
1234
1235 /* Tell common code _not_ to mess with resources */
Bartlomiej Zolnierkiewicz2ad1e552007-02-17 02:40:25 +01001236 hwif->mmio = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 hwif->hwif_data = pmif;
1238 pmac_ide_init_hwif_ports(&hwif->hw, pmif->regbase, 0, &hwif->irq);
1239 memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports));
1240 hwif->chipset = ide_pmac;
1241 hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay;
1242 hwif->hold = pmif->mediabay;
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +02001243 hwif->cbl = pmif->cable_80 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 hwif->drives[0].unmask = 1;
1245 hwif->drives[1].unmask = 1;
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001246 hwif->pio_mask = ATA_PIO4;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +02001247 hwif->set_pio_mode = pmac_ide_set_pio_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 if (pmif->kind == controller_un_ata6
1249 || pmif->kind == controller_k2_ata6
1250 || pmif->kind == controller_sh_ata6)
1251 hwif->selectproc = pmac_ide_kauai_selectproc;
1252 else
1253 hwif->selectproc = pmac_ide_selectproc;
1254 hwif->speedproc = pmac_ide_tune_chipset;
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n",
1257 hwif->index, model_name[pmif->kind], pmif->aapl_bus_id,
1258 pmif->mediabay ? " (mediabay)" : "", hwif->irq);
1259
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001260#ifdef CONFIG_PMAC_MEDIABAY
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0)
1262 hwif->noprobe = 0;
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001263#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
1265 hwif->sg_max_nents = MAX_DCMDS;
1266
1267#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1268 /* has a DBDMA controller channel */
1269 if (pmif->dma_regs)
1270 pmac_ide_setup_dma(pmif, hwif);
1271#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1272
1273 /* We probe the hwif now */
1274 probe_hwif_init(hwif);
1275
Bartlomiej Zolnierkiewicz5cbf79c2007-05-10 00:01:11 +02001276 ide_proc_register_port(hwif);
1277
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 return 0;
1279}
1280
1281/*
1282 * Attach to a macio probed interface
1283 */
1284static int __devinit
Jeff Mahoney5e655772005-07-06 15:44:41 -04001285pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
1287 void __iomem *base;
1288 unsigned long regbase;
1289 int irq;
1290 ide_hwif_t *hwif;
1291 pmac_ide_hwif_t *pmif;
1292 int i, rc;
1293
1294 i = 0;
1295 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1296 || pmac_ide[i].node != NULL))
1297 ++i;
1298 if (i >= MAX_HWIFS) {
1299 printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n");
1300 printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name);
1301 return -ENODEV;
1302 }
1303
1304 pmif = &pmac_ide[i];
1305 hwif = &ide_hwifs[i];
1306
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11001307 if (macio_resource_count(mdev) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 printk(KERN_WARNING "ide%d: no address for %s\n",
1309 i, mdev->ofdev.node->full_name);
1310 return -ENXIO;
1311 }
1312
1313 /* Request memory resource for IO ports */
1314 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
1315 printk(KERN_ERR "ide%d: can't request mmio resource !\n", i);
1316 return -EBUSY;
1317 }
1318
1319 /* XXX This is bogus. Should be fixed in the registry by checking
1320 * the kind of host interrupt controller, a bit like gatwick
1321 * fixes in irq.c. That works well enough for the single case
1322 * where that happens though...
1323 */
1324 if (macio_irq_count(mdev) == 0) {
1325 printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n",
1326 i, mdev->ofdev.node->full_name);
Benjamin Herrenschmidt69917c22006-09-22 12:56:30 +10001327 irq = irq_create_mapping(NULL, 13);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 } else
1329 irq = macio_irq(mdev, 0);
1330
1331 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1332 regbase = (unsigned long) base;
1333
1334 hwif->pci_dev = mdev->bus->pdev;
1335 hwif->gendev.parent = &mdev->ofdev.dev;
1336
1337 pmif->mdev = mdev;
1338 pmif->node = mdev->ofdev.node;
1339 pmif->regbase = regbase;
1340 pmif->irq = irq;
1341 pmif->kauai_fcr = NULL;
1342#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1343 if (macio_resource_count(mdev) >= 2) {
1344 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
1345 printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i);
1346 else
1347 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1348 } else
1349 pmif->dma_regs = NULL;
1350#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1351 dev_set_drvdata(&mdev->ofdev.dev, hwif);
1352
1353 rc = pmac_ide_setup_device(pmif, hwif);
1354 if (rc != 0) {
1355 /* The inteface is released to the common IDE layer */
1356 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1357 iounmap(base);
1358 if (pmif->dma_regs)
1359 iounmap(pmif->dma_regs);
1360 memset(pmif, 0, sizeof(*pmif));
1361 macio_release_resource(mdev, 0);
1362 if (pmif->dma_regs)
1363 macio_release_resource(mdev, 1);
1364 }
1365
1366 return rc;
1367}
1368
1369static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001370pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371{
1372 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1373 int rc = 0;
1374
David Brownell8b4b8a22006-08-14 23:11:03 -07001375 if (mesg.event != mdev->ofdev.dev.power.power_state.event
1376 && mesg.event == PM_EVENT_SUSPEND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 rc = pmac_ide_do_suspend(hwif);
1378 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001379 mdev->ofdev.dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 }
1381
1382 return rc;
1383}
1384
1385static int
1386pmac_ide_macio_resume(struct macio_dev *mdev)
1387{
1388 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1389 int rc = 0;
1390
Pavel Machekca078ba2005-09-03 15:56:57 -07001391 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 rc = pmac_ide_do_resume(hwif);
1393 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001394 mdev->ofdev.dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 }
1396
1397 return rc;
1398}
1399
1400/*
1401 * Attach to a PCI probed interface
1402 */
1403static int __devinit
1404pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1405{
1406 ide_hwif_t *hwif;
1407 struct device_node *np;
1408 pmac_ide_hwif_t *pmif;
1409 void __iomem *base;
1410 unsigned long rbase, rlen;
1411 int i, rc;
1412
1413 np = pci_device_to_OF_node(pdev);
1414 if (np == NULL) {
1415 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1416 return -ENODEV;
1417 }
1418 i = 0;
1419 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1420 || pmac_ide[i].node != NULL))
1421 ++i;
1422 if (i >= MAX_HWIFS) {
1423 printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n");
1424 printk(KERN_ERR " %s\n", np->full_name);
1425 return -ENODEV;
1426 }
1427
1428 pmif = &pmac_ide[i];
1429 hwif = &ide_hwifs[i];
1430
1431 if (pci_enable_device(pdev)) {
1432 printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n",
1433 i, np->full_name);
1434 return -ENXIO;
1435 }
1436 pci_set_master(pdev);
1437
1438 if (pci_request_regions(pdev, "Kauai ATA")) {
1439 printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n",
1440 i, np->full_name);
1441 return -ENXIO;
1442 }
1443
1444 hwif->pci_dev = pdev;
1445 hwif->gendev.parent = &pdev->dev;
1446 pmif->mdev = NULL;
1447 pmif->node = np;
1448
1449 rbase = pci_resource_start(pdev, 0);
1450 rlen = pci_resource_len(pdev, 0);
1451
1452 base = ioremap(rbase, rlen);
1453 pmif->regbase = (unsigned long) base + 0x2000;
1454#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1455 pmif->dma_regs = base + 0x1000;
1456#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1457 pmif->kauai_fcr = base;
1458 pmif->irq = pdev->irq;
1459
1460 pci_set_drvdata(pdev, hwif);
1461
1462 rc = pmac_ide_setup_device(pmif, hwif);
1463 if (rc != 0) {
1464 /* The inteface is released to the common IDE layer */
1465 pci_set_drvdata(pdev, NULL);
1466 iounmap(base);
1467 memset(pmif, 0, sizeof(*pmif));
1468 pci_release_regions(pdev);
1469 }
1470
1471 return rc;
1472}
1473
1474static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001475pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476{
1477 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1478 int rc = 0;
1479
David Brownell8b4b8a22006-08-14 23:11:03 -07001480 if (mesg.event != pdev->dev.power.power_state.event
1481 && mesg.event == PM_EVENT_SUSPEND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 rc = pmac_ide_do_suspend(hwif);
1483 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001484 pdev->dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 }
1486
1487 return rc;
1488}
1489
1490static int
1491pmac_ide_pci_resume(struct pci_dev *pdev)
1492{
1493 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1494 int rc = 0;
1495
Pavel Machekca078ba2005-09-03 15:56:57 -07001496 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 rc = pmac_ide_do_resume(hwif);
1498 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001499 pdev->dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 }
1501
1502 return rc;
1503}
1504
Jeff Mahoney5e655772005-07-06 15:44:41 -04001505static struct of_device_id pmac_ide_macio_match[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506{
1507 {
1508 .name = "IDE",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 },
1510 {
1511 .name = "ATA",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 },
1513 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 .type = "ide",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 },
1516 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 .type = "ata",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 },
1519 {},
1520};
1521
1522static struct macio_driver pmac_ide_macio_driver =
1523{
1524 .name = "ide-pmac",
1525 .match_table = pmac_ide_macio_match,
1526 .probe = pmac_ide_macio_attach,
1527 .suspend = pmac_ide_macio_suspend,
1528 .resume = pmac_ide_macio_resume,
1529};
1530
1531static struct pci_device_id pmac_ide_pci_match[] = {
Olof Johansson7fce2602005-11-13 16:06:48 -08001532 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA,
1533 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1534 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100,
1535 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1536 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100,
1537 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_ATA,
1539 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Olof Johansson7fce2602005-11-13 16:06:48 -08001540 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA,
1541 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Benjamin Herrenschmidt71e4eda2007-10-06 18:52:27 +10001542 {},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543};
1544
1545static struct pci_driver pmac_ide_pci_driver = {
1546 .name = "ide-pmac",
1547 .id_table = pmac_ide_pci_match,
1548 .probe = pmac_ide_pci_attach,
1549 .suspend = pmac_ide_pci_suspend,
1550 .resume = pmac_ide_pci_resume,
1551};
1552MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1553
Andrew Morton9e5755b2007-03-03 17:48:54 +01001554int __init pmac_ide_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555{
Andrew Morton9e5755b2007-03-03 17:48:54 +01001556 int error;
1557
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001558 if (!machine_is(powermac))
Andrew Morton9e5755b2007-03-03 17:48:54 +01001559 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
1561#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
Andrew Morton9e5755b2007-03-03 17:48:54 +01001562 error = pci_register_driver(&pmac_ide_pci_driver);
1563 if (error)
1564 goto out;
1565 error = macio_register_driver(&pmac_ide_macio_driver);
1566 if (error) {
1567 pci_unregister_driver(&pmac_ide_pci_driver);
1568 goto out;
1569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570#else
Andrew Morton9e5755b2007-03-03 17:48:54 +01001571 error = macio_register_driver(&pmac_ide_macio_driver);
1572 if (error)
1573 goto out;
1574 error = pci_register_driver(&pmac_ide_pci_driver);
1575 if (error) {
1576 macio_unregister_driver(&pmac_ide_macio_driver);
1577 goto out;
1578 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001579#endif
Andrew Morton9e5755b2007-03-03 17:48:54 +01001580out:
1581 return error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582}
1583
1584#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1585
1586/*
1587 * pmac_ide_build_dmatable builds the DBDMA command list
1588 * for a transfer and sets the DBDMA channel to point to it.
1589 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001590static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1592{
1593 struct dbdma_cmd *table;
1594 int i, count = 0;
1595 ide_hwif_t *hwif = HWIF(drive);
1596 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1597 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1598 struct scatterlist *sg;
1599 int wr = (rq_data_dir(rq) == WRITE);
1600
1601 /* DMA table is already aligned */
1602 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1603
1604 /* Make sure DMA controller is stopped (necessary ?) */
1605 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1606 while (readl(&dma->status) & RUN)
1607 udelay(1);
1608
1609 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1610
1611 if (!i)
1612 return 0;
1613
1614 /* Build DBDMA commands list */
1615 sg = hwif->sg_table;
1616 while (i && sg_dma_len(sg)) {
1617 u32 cur_addr;
1618 u32 cur_len;
1619
1620 cur_addr = sg_dma_address(sg);
1621 cur_len = sg_dma_len(sg);
1622
1623 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1624 if (pmif->broken_dma_warn == 0) {
1625 printk(KERN_WARNING "%s: DMA on non aligned address,"
1626 "switching to PIO on Ohare chipset\n", drive->name);
1627 pmif->broken_dma_warn = 1;
1628 }
1629 goto use_pio_instead;
1630 }
1631 while (cur_len) {
1632 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1633
1634 if (count++ >= MAX_DCMDS) {
1635 printk(KERN_WARNING "%s: DMA table too small\n",
1636 drive->name);
1637 goto use_pio_instead;
1638 }
1639 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1640 st_le16(&table->req_count, tc);
1641 st_le32(&table->phy_addr, cur_addr);
1642 table->cmd_dep = 0;
1643 table->xfer_status = 0;
1644 table->res_count = 0;
1645 cur_addr += tc;
1646 cur_len -= tc;
1647 ++table;
1648 }
1649 sg++;
1650 i--;
1651 }
1652
1653 /* convert the last command to an input/output last command */
1654 if (count) {
1655 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1656 /* add the stop command to the end of the list */
1657 memset(table, 0, sizeof(struct dbdma_cmd));
1658 st_le16(&table->command, DBDMA_STOP);
1659 mb();
1660 writel(hwif->dmatable_dma, &dma->cmdptr);
1661 return 1;
1662 }
1663
1664 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
1665 use_pio_instead:
1666 pci_unmap_sg(hwif->pci_dev,
1667 hwif->sg_table,
1668 hwif->sg_nents,
1669 hwif->sg_dma_direction);
1670 return 0; /* revert to PIO for this request */
1671}
1672
1673/* Teardown mappings after DMA has completed. */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001674static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675pmac_ide_destroy_dmatable (ide_drive_t *drive)
1676{
1677 ide_hwif_t *hwif = drive->hwif;
1678 struct pci_dev *dev = HWIF(drive)->pci_dev;
1679 struct scatterlist *sg = hwif->sg_table;
1680 int nents = hwif->sg_nents;
1681
1682 if (nents) {
1683 pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction);
1684 hwif->sg_nents = 0;
1685 }
1686}
1687
1688/*
1689 * Pick up best MDMA timing for the drive and apply it
1690 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001691static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692pmac_ide_mdma_enable(ide_drive_t *drive, u16 mode)
1693{
1694 ide_hwif_t *hwif = HWIF(drive);
1695 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1696 int drive_cycle_time;
1697 struct hd_driveid *id = drive->id;
1698 u32 *timings, *timings2;
1699 u32 timing_local[2];
1700 int ret;
1701
1702 /* which drive is it ? */
1703 timings = &pmif->timings[drive->select.b.unit & 0x01];
1704 timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
1705
1706 /* Check if drive provide explicit cycle time */
1707 if ((id->field_valid & 2) && (id->eide_dma_time))
1708 drive_cycle_time = id->eide_dma_time;
1709 else
1710 drive_cycle_time = 0;
1711
1712 /* Copy timings to local image */
1713 timing_local[0] = *timings;
1714 timing_local[1] = *timings2;
1715
1716 /* Calculate controller timings */
1717 ret = set_timings_mdma( drive, pmif->kind,
1718 &timing_local[0],
1719 &timing_local[1],
1720 mode,
1721 drive_cycle_time);
1722 if (ret)
1723 return 0;
1724
1725 /* Set feature on drive */
1726 printk(KERN_INFO "%s: Enabling MultiWord DMA %d\n", drive->name, mode & 0xf);
1727 ret = pmac_ide_do_setfeature(drive, mode);
1728 if (ret) {
1729 printk(KERN_WARNING "%s: Failed !\n", drive->name);
1730 return 0;
1731 }
1732
1733 /* Apply timings to controller */
1734 *timings = timing_local[0];
1735 *timings2 = timing_local[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
1737 return 1;
1738}
1739
1740/*
1741 * Pick up best UDMA timing for the drive and apply it
1742 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001743static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744pmac_ide_udma_enable(ide_drive_t *drive, u16 mode)
1745{
1746 ide_hwif_t *hwif = HWIF(drive);
1747 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1748 u32 *timings, *timings2;
1749 u32 timing_local[2];
1750 int ret;
1751
1752 /* which drive is it ? */
1753 timings = &pmif->timings[drive->select.b.unit & 0x01];
1754 timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
1755
1756 /* Copy timings to local image */
1757 timing_local[0] = *timings;
1758 timing_local[1] = *timings2;
1759
1760 /* Calculate timings for interface */
1761 if (pmif->kind == controller_un_ata6
1762 || pmif->kind == controller_k2_ata6)
1763 ret = set_timings_udma_ata6( &timing_local[0],
1764 &timing_local[1],
1765 mode);
1766 else if (pmif->kind == controller_sh_ata6)
1767 ret = set_timings_udma_shasta( &timing_local[0],
1768 &timing_local[1],
1769 mode);
1770 else
1771 ret = set_timings_udma_ata4(&timing_local[0], mode);
1772 if (ret)
1773 return 0;
1774
1775 /* Set feature on drive */
1776 printk(KERN_INFO "%s: Enabling Ultra DMA %d\n", drive->name, mode & 0x0f);
1777 ret = pmac_ide_do_setfeature(drive, mode);
1778 if (ret) {
1779 printk(KERN_WARNING "%s: Failed !\n", drive->name);
1780 return 0;
1781 }
1782
1783 /* Apply timings to controller */
1784 *timings = timing_local[0];
1785 *timings2 = timing_local[1];
1786
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 return 1;
1788}
1789
1790/*
1791 * Check what is the best DMA timing setting for the drive and
1792 * call appropriate functions to apply it.
1793 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001794static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795pmac_ide_dma_check(ide_drive_t *drive)
1796{
1797 struct hd_driveid *id = drive->id;
1798 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 int enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 drive->using_dma = 0;
1801
1802 if (drive->media == ide_floppy)
1803 enable = 0;
1804 if (((id->capability & 1) == 0) && !__ide_dma_good_drive(drive))
1805 enable = 0;
1806 if (__ide_dma_bad_drive(drive))
1807 enable = 0;
1808
1809 if (enable) {
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +02001810 u8 mode = ide_max_dma_mode(drive);
1811
1812 if (mode >= XFER_UDMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 drive->using_dma = pmac_ide_udma_enable(drive, mode);
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +02001814 else if (mode >= XFER_MW_DMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 drive->using_dma = pmac_ide_mdma_enable(drive, mode);
1816 hwif->OUTB(0, IDE_CONTROL_REG);
1817 /* Apply settings to controller */
1818 pmac_ide_do_update_timings(drive);
1819 }
1820 return 0;
1821}
1822
1823/*
1824 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1825 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1826 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001827static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828pmac_ide_dma_setup(ide_drive_t *drive)
1829{
1830 ide_hwif_t *hwif = HWIF(drive);
1831 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1832 struct request *rq = HWGROUP(drive)->rq;
1833 u8 unit = (drive->select.b.unit & 0x01);
1834 u8 ata4;
1835
1836 if (pmif == NULL)
1837 return 1;
1838 ata4 = (pmif->kind == controller_kl_ata4);
1839
1840 if (!pmac_ide_build_dmatable(drive, rq)) {
1841 ide_map_sg(drive, rq);
1842 return 1;
1843 }
1844
1845 /* Apple adds 60ns to wrDataSetup on reads */
1846 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1847 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1848 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1849 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1850 }
1851
1852 drive->waiting_for_dma = 1;
1853
1854 return 0;
1855}
1856
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001857static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1859{
1860 /* issue cmd to drive */
1861 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1862}
1863
1864/*
1865 * Kick the DMA controller into life after the DMA command has been issued
1866 * to the drive.
1867 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001868static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869pmac_ide_dma_start(ide_drive_t *drive)
1870{
1871 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1872 volatile struct dbdma_regs __iomem *dma;
1873
1874 dma = pmif->dma_regs;
1875
1876 writel((RUN << 16) | RUN, &dma->control);
1877 /* Make sure it gets to the controller right now */
1878 (void)readl(&dma->control);
1879}
1880
1881/*
1882 * After a DMA transfer, make sure the controller is stopped
1883 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001884static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885pmac_ide_dma_end (ide_drive_t *drive)
1886{
1887 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1888 volatile struct dbdma_regs __iomem *dma;
1889 u32 dstat;
1890
1891 if (pmif == NULL)
1892 return 0;
1893 dma = pmif->dma_regs;
1894
1895 drive->waiting_for_dma = 0;
1896 dstat = readl(&dma->status);
1897 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1898 pmac_ide_destroy_dmatable(drive);
1899 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1900 * in theory, but with ATAPI decices doing buffer underruns, that would
1901 * cause us to disable DMA, which isn't what we want
1902 */
1903 return (dstat & (RUN|DEAD)) != RUN;
1904}
1905
1906/*
1907 * Check out that the interrupt we got was for us. We can't always know this
1908 * for sure with those Apple interfaces (well, we could on the recent ones but
1909 * that's not implemented yet), on the other hand, we don't have shared interrupts
1910 * so it's not really a problem
1911 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001912static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913pmac_ide_dma_test_irq (ide_drive_t *drive)
1914{
1915 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1916 volatile struct dbdma_regs __iomem *dma;
1917 unsigned long status, timeout;
1918
1919 if (pmif == NULL)
1920 return 0;
1921 dma = pmif->dma_regs;
1922
1923 /* We have to things to deal with here:
1924 *
1925 * - The dbdma won't stop if the command was started
1926 * but completed with an error without transferring all
1927 * datas. This happens when bad blocks are met during
1928 * a multi-block transfer.
1929 *
1930 * - The dbdma fifo hasn't yet finished flushing to
1931 * to system memory when the disk interrupt occurs.
1932 *
1933 */
1934
1935 /* If ACTIVE is cleared, the STOP command have passed and
1936 * transfer is complete.
1937 */
1938 status = readl(&dma->status);
1939 if (!(status & ACTIVE))
1940 return 1;
1941 if (!drive->waiting_for_dma)
1942 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1943 called while not waiting\n", HWIF(drive)->index);
1944
1945 /* If dbdma didn't execute the STOP command yet, the
1946 * active bit is still set. We consider that we aren't
1947 * sharing interrupts (which is hopefully the case with
1948 * those controllers) and so we just try to flush the
1949 * channel for pending data in the fifo
1950 */
1951 udelay(1);
1952 writel((FLUSH << 16) | FLUSH, &dma->control);
1953 timeout = 0;
1954 for (;;) {
1955 udelay(1);
1956 status = readl(&dma->status);
1957 if ((status & FLUSH) == 0)
1958 break;
1959 if (++timeout > 100) {
1960 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1961 timeout flushing channel\n", HWIF(drive)->index);
1962 break;
1963 }
1964 }
1965 return 1;
1966}
1967
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01001968static void pmac_ide_dma_host_off(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
1971
Andrew Morton9e5755b2007-03-03 17:48:54 +01001972static void pmac_ide_dma_host_on(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974}
1975
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001976static void
1977pmac_ide_dma_lost_irq (ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978{
1979 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1980 volatile struct dbdma_regs __iomem *dma;
1981 unsigned long status;
1982
1983 if (pmif == NULL)
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001984 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 dma = pmif->dma_regs;
1986
1987 status = readl(&dma->status);
1988 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989}
1990
1991/*
1992 * Allocate the data structures needed for using DMA with an interface
1993 * and fill the proper list of functions pointers
1994 */
1995static void __init
1996pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1997{
1998 /* We won't need pci_dev if we switch to generic consistent
1999 * DMA routines ...
2000 */
2001 if (hwif->pci_dev == NULL)
2002 return;
2003 /*
2004 * Allocate space for the DBDMA commands.
2005 * The +2 is +1 for the stop command and +1 to allow for
2006 * aligning the start address to a multiple of 16 bytes.
2007 */
2008 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
2009 hwif->pci_dev,
2010 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
2011 &hwif->dmatable_dma);
2012 if (pmif->dma_table_cpu == NULL) {
2013 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
2014 hwif->name);
2015 return;
2016 }
2017
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01002018 hwif->dma_off_quietly = &ide_dma_off_quietly;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019 hwif->ide_dma_on = &__ide_dma_on;
2020 hwif->ide_dma_check = &pmac_ide_dma_check;
2021 hwif->dma_setup = &pmac_ide_dma_setup;
2022 hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd;
2023 hwif->dma_start = &pmac_ide_dma_start;
2024 hwif->ide_dma_end = &pmac_ide_dma_end;
2025 hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq;
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01002026 hwif->dma_host_off = &pmac_ide_dma_host_off;
Bartlomiej Zolnierkiewiczccf35282007-02-17 02:40:26 +01002027 hwif->dma_host_on = &pmac_ide_dma_host_on;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02002028 hwif->dma_timeout = &ide_dma_timeout;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02002029 hwif->dma_lost_irq = &pmac_ide_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030
2031 hwif->atapi_dma = 1;
2032 switch(pmif->kind) {
2033 case controller_sh_ata6:
2034 hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07;
2035 hwif->mwdma_mask = 0x07;
2036 hwif->swdma_mask = 0x00;
2037 break;
2038 case controller_un_ata6:
2039 case controller_k2_ata6:
2040 hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07;
2041 hwif->mwdma_mask = 0x07;
2042 hwif->swdma_mask = 0x00;
2043 break;
2044 case controller_kl_ata4:
2045 hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07;
2046 hwif->mwdma_mask = 0x07;
2047 hwif->swdma_mask = 0x00;
2048 break;
2049 default:
2050 hwif->ultra_mask = 0x00;
2051 hwif->mwdma_mask = 0x07;
2052 hwif->swdma_mask = 0x00;
2053 break;
2054 }
2055}
2056
2057#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */