blob: 466ac8d09b156efdf04871ba8dd1ed5148f0e7d8 [file] [log] [blame]
Jack Steiner952cf6d2008-03-28 14:12:13 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV architectural definitions
7 *
Jack Steiner9f5314f2008-05-28 09:51:18 -05008 * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
Jack Steiner952cf6d2008-03-28 14:12:13 -05009 */
10
H. Peter Anvin05e4d312008-10-23 00:01:39 -070011#ifndef _ASM_X86_UV_UV_HUB_H
12#define _ASM_X86_UV_UV_HUB_H
Jack Steiner952cf6d2008-03-28 14:12:13 -050013
Jack Steinerbc5d9942009-04-02 16:59:00 -070014#ifdef CONFIG_X86_64
Jack Steiner952cf6d2008-03-28 14:12:13 -050015#include <linux/numa.h>
16#include <linux/percpu.h>
Mike Travisc08b6ac2008-10-30 11:33:19 -070017#include <linux/timer.h>
Jack Steiner952cf6d2008-03-28 14:12:13 -050018#include <asm/types.h>
19#include <asm/percpu.h>
20
21
22/*
23 * Addressing Terminology
24 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050025 * M - The low M bits of a physical address represent the offset
26 * into the blade local memory. RAM memory on a blade is physically
27 * contiguous (although various IO spaces may punch holes in
28 * it)..
Jack Steiner952cf6d2008-03-28 14:12:13 -050029 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050030 * N - Number of bits in the node portion of a socket physical
31 * address.
32 *
33 * NASID - network ID of a router, Mbrick or Cbrick. Nasid values of
34 * routers always have low bit of 1, C/MBricks have low bit
35 * equal to 0. Most addressing macros that target UV hub chips
36 * right shift the NASID by 1 to exclude the always-zero bit.
37 * NASIDs contain up to 15 bits.
38 *
39 * GNODE - NASID right shifted by 1 bit. Most mmrs contain gnodes instead
40 * of nasids.
41 *
42 * PNODE - the low N bits of the GNODE. The PNODE is the most useful variant
43 * of the nasid for socket usage.
44 *
45 *
46 * NumaLink Global Physical Address Format:
47 * +--------------------------------+---------------------+
48 * |00..000| GNODE | NodeOffset |
49 * +--------------------------------+---------------------+
50 * |<-------53 - M bits --->|<--------M bits ----->
51 *
52 * M - number of node offset bits (35 .. 40)
Jack Steiner952cf6d2008-03-28 14:12:13 -050053 *
54 *
55 * Memory/UV-HUB Processor Socket Address Format:
Jack Steiner9f5314f2008-05-28 09:51:18 -050056 * +----------------+---------------+---------------------+
57 * |00..000000000000| PNODE | NodeOffset |
58 * +----------------+---------------+---------------------+
59 * <--- N bits --->|<--------M bits ----->
Jack Steiner952cf6d2008-03-28 14:12:13 -050060 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050061 * M - number of node offset bits (35 .. 40)
62 * N - number of PNODE bits (0 .. 10)
Jack Steiner952cf6d2008-03-28 14:12:13 -050063 *
64 * Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64).
65 * The actual values are configuration dependent and are set at
Jack Steiner9f5314f2008-05-28 09:51:18 -050066 * boot time. M & N values are set by the hardware/BIOS at boot.
67 *
Jack Steiner952cf6d2008-03-28 14:12:13 -050068 *
69 * APICID format
70 * NOTE!!!!!! This is the current format of the APICID. However, code
71 * should assume that this will change in the future. Use functions
72 * in this file for all APICID bit manipulations and conversion.
73 *
74 * 1111110000000000
75 * 5432109876543210
Jack Steiner9f5314f2008-05-28 09:51:18 -050076 * pppppppppplc0cch
Jack Steiner952cf6d2008-03-28 14:12:13 -050077 * sssssssssss
78 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050079 * p = pnode bits
Jack Steiner952cf6d2008-03-28 14:12:13 -050080 * l = socket number on board
81 * c = core
82 * h = hyperthread
Jack Steiner9f5314f2008-05-28 09:51:18 -050083 * s = bits that are in the SOCKET_ID CSR
Jack Steiner952cf6d2008-03-28 14:12:13 -050084 *
85 * Note: Processor only supports 12 bits in the APICID register. The ACPI
86 * tables hold all 16 bits. Software needs to be aware of this.
87 *
88 * Unless otherwise specified, all references to APICID refer to
89 * the FULL value contained in ACPI tables, not the subset in the
90 * processor APICID register.
91 */
92
93
94/*
95 * Maximum number of bricks in all partitions and in all coherency domains.
96 * This is the total number of bricks accessible in the numalink fabric. It
97 * includes all C & M bricks. Routers are NOT included.
98 *
99 * This value is also the value of the maximum number of non-router NASIDs
100 * in the numalink fabric.
101 *
Jack Steiner9f5314f2008-05-28 09:51:18 -0500102 * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500103 */
104#define UV_MAX_NUMALINK_BLADES 16384
105
106/*
107 * Maximum number of C/Mbricks within a software SSI (hardware may support
108 * more).
109 */
110#define UV_MAX_SSI_BLADES 256
111
112/*
113 * The largest possible NASID of a C or M brick (+ 2)
114 */
115#define UV_MAX_NASID_VALUE (UV_MAX_NUMALINK_NODES * 2)
116
Mike Travis7f1baa02008-10-24 15:24:29 -0700117struct uv_scir_s {
118 struct timer_list timer;
119 unsigned long offset;
120 unsigned long last;
121 unsigned long idle_on;
122 unsigned long idle_off;
123 unsigned char state;
124 unsigned char enabled;
125};
126
Jack Steiner952cf6d2008-03-28 14:12:13 -0500127/*
128 * The following defines attributes of the HUB chip. These attributes are
129 * frequently referenced and are kept in the per-cpu data areas of each cpu.
130 * They are kept together in a struct to minimize cache misses.
131 */
132struct uv_hub_info_s {
Mike Travis69a72a02008-10-27 07:51:20 -0700133 unsigned long global_mmr_base;
134 unsigned long gpa_mask;
135 unsigned long gnode_upper;
136 unsigned long lowmem_remap_top;
137 unsigned long lowmem_remap_base;
138 unsigned short pnode;
139 unsigned short pnode_mask;
140 unsigned short coherency_domain_number;
141 unsigned short numa_blade_id;
142 unsigned char blade_processor_id;
143 unsigned char m_val;
144 unsigned char n_val;
145 struct uv_scir_s scir;
Jack Steiner952cf6d2008-03-28 14:12:13 -0500146};
Mike Travis7f1baa02008-10-24 15:24:29 -0700147
Jack Steiner952cf6d2008-03-28 14:12:13 -0500148DECLARE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
149#define uv_hub_info (&__get_cpu_var(__uv_hub_info))
150#define uv_cpu_hub_info(cpu) (&per_cpu(__uv_hub_info, cpu))
151
152/*
153 * Local & Global MMR space macros.
154 * Note: macros are intended to be used ONLY by inline functions
155 * in this file - not by other kernel code.
Jack Steiner9f5314f2008-05-28 09:51:18 -0500156 * n - NASID (full 15-bit global nasid)
157 * g - GNODE (full 15-bit global nasid, right shifted 1)
158 * p - PNODE (local part of nsids, right shifted 1)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500159 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500160#define UV_NASID_TO_PNODE(n) (((n) >> 1) & uv_hub_info->pnode_mask)
161#define UV_PNODE_TO_NASID(p) (((p) << 1) | uv_hub_info->gnode_upper)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500162
163#define UV_LOCAL_MMR_BASE 0xf4000000UL
164#define UV_GLOBAL_MMR32_BASE 0xf8000000UL
165#define UV_GLOBAL_MMR64_BASE (uv_hub_info->global_mmr_base)
Jack Steiner83f5d892008-07-01 14:45:38 -0500166#define UV_LOCAL_MMR_SIZE (64UL * 1024 * 1024)
167#define UV_GLOBAL_MMR32_SIZE (64UL * 1024 * 1024)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500168
Jack Steiner9f5314f2008-05-28 09:51:18 -0500169#define UV_GLOBAL_MMR32_PNODE_SHIFT 15
170#define UV_GLOBAL_MMR64_PNODE_SHIFT 26
Jack Steiner952cf6d2008-03-28 14:12:13 -0500171
Jack Steiner9f5314f2008-05-28 09:51:18 -0500172#define UV_GLOBAL_MMR32_PNODE_BITS(p) ((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT))
Jack Steiner952cf6d2008-03-28 14:12:13 -0500173
Jack Steiner9f5314f2008-05-28 09:51:18 -0500174#define UV_GLOBAL_MMR64_PNODE_BITS(p) \
175 ((unsigned long)(p) << UV_GLOBAL_MMR64_PNODE_SHIFT)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500176
Jack Steiner9f5314f2008-05-28 09:51:18 -0500177#define UV_APIC_PNODE_SHIFT 6
Jack Steiner952cf6d2008-03-28 14:12:13 -0500178
Mike Travis7f1baa02008-10-24 15:24:29 -0700179/* Local Bus from cpu's perspective */
180#define LOCAL_BUS_BASE 0x1c00000
181#define LOCAL_BUS_SIZE (4 * 1024 * 1024)
182
183/*
184 * System Controller Interface Reg
185 *
186 * Note there are NO leds on a UV system. This register is only
187 * used by the system controller to monitor system-wide operation.
188 * There are 64 regs per node. With Nahelem cpus (2 cores per node,
189 * 8 cpus per core, 2 threads per cpu) there are 32 cpu threads on
190 * a node.
191 *
192 * The window is located at top of ACPI MMR space
193 */
194#define SCIR_WINDOW_COUNT 64
195#define SCIR_LOCAL_MMR_BASE (LOCAL_BUS_BASE + \
196 LOCAL_BUS_SIZE - \
197 SCIR_WINDOW_COUNT)
198
199#define SCIR_CPU_HEARTBEAT 0x01 /* timer interrupt */
200#define SCIR_CPU_ACTIVITY 0x02 /* not idle */
201#define SCIR_CPU_HB_INTERVAL (HZ) /* once per second */
202
Dimitri Sivanich86619842009-03-04 12:57:19 -0600203/* Loop through all installed blades */
204#define for_each_possible_blade(bid) \
205 for ((bid) = 0; (bid) < uv_num_possible_blades(); (bid)++)
206
Jack Steiner952cf6d2008-03-28 14:12:13 -0500207/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500208 * Macros for converting between kernel virtual addresses, socket local physical
209 * addresses, and UV global physical addresses.
210 * Note: use the standard __pa() & __va() macros for converting
211 * between socket virtual and socket physical addresses.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500212 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500213
214/* socket phys RAM --> UV global physical address */
215static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500216{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500217 if (paddr < uv_hub_info->lowmem_remap_top)
Jack Steiner189f67c2008-12-12 14:50:40 -0600218 paddr |= uv_hub_info->lowmem_remap_base;
Jack Steiner9f5314f2008-05-28 09:51:18 -0500219 return paddr | uv_hub_info->gnode_upper;
220}
221
222
223/* socket virtual --> UV global physical address */
224static inline unsigned long uv_gpa(void *v)
225{
Jack Steiner189f67c2008-12-12 14:50:40 -0600226 return uv_soc_phys_ram_to_gpa(__pa(v));
Jack Steiner9f5314f2008-05-28 09:51:18 -0500227}
228
229/* pnode, offset --> socket virtual */
230static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset)
231{
232 return __va(((unsigned long)pnode << uv_hub_info->m_val) | offset);
233}
234
235
236/*
237 * Extract a PNODE from an APICID (full apicid, not processor subset)
238 */
239static inline int uv_apicid_to_pnode(int apicid)
240{
241 return (apicid >> UV_APIC_PNODE_SHIFT);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500242}
243
244/*
245 * Access global MMRs using the low memory MMR32 space. This region supports
246 * faster MMR access but not all MMRs are accessible in this space.
247 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500248static inline unsigned long *uv_global_mmr32_address(int pnode,
Jack Steiner952cf6d2008-03-28 14:12:13 -0500249 unsigned long offset)
250{
251 return __va(UV_GLOBAL_MMR32_BASE |
Jack Steiner9f5314f2008-05-28 09:51:18 -0500252 UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500253}
254
Jack Steiner9f5314f2008-05-28 09:51:18 -0500255static inline void uv_write_global_mmr32(int pnode, unsigned long offset,
Jack Steiner952cf6d2008-03-28 14:12:13 -0500256 unsigned long val)
257{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500258 *uv_global_mmr32_address(pnode, offset) = val;
Jack Steiner952cf6d2008-03-28 14:12:13 -0500259}
260
Jack Steiner9f5314f2008-05-28 09:51:18 -0500261static inline unsigned long uv_read_global_mmr32(int pnode,
Jack Steiner952cf6d2008-03-28 14:12:13 -0500262 unsigned long offset)
263{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500264 return *uv_global_mmr32_address(pnode, offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500265}
266
267/*
268 * Access Global MMR space using the MMR space located at the top of physical
269 * memory.
270 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500271static inline unsigned long *uv_global_mmr64_address(int pnode,
Jack Steiner952cf6d2008-03-28 14:12:13 -0500272 unsigned long offset)
273{
274 return __va(UV_GLOBAL_MMR64_BASE |
Jack Steiner9f5314f2008-05-28 09:51:18 -0500275 UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500276}
277
Jack Steiner9f5314f2008-05-28 09:51:18 -0500278static inline void uv_write_global_mmr64(int pnode, unsigned long offset,
Jack Steiner952cf6d2008-03-28 14:12:13 -0500279 unsigned long val)
280{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500281 *uv_global_mmr64_address(pnode, offset) = val;
Jack Steiner952cf6d2008-03-28 14:12:13 -0500282}
283
Jack Steiner9f5314f2008-05-28 09:51:18 -0500284static inline unsigned long uv_read_global_mmr64(int pnode,
Jack Steiner952cf6d2008-03-28 14:12:13 -0500285 unsigned long offset)
286{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500287 return *uv_global_mmr64_address(pnode, offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500288}
289
290/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500291 * Access hub local MMRs. Faster than using global space but only local MMRs
Jack Steiner952cf6d2008-03-28 14:12:13 -0500292 * are accessible.
293 */
294static inline unsigned long *uv_local_mmr_address(unsigned long offset)
295{
296 return __va(UV_LOCAL_MMR_BASE | offset);
297}
298
299static inline unsigned long uv_read_local_mmr(unsigned long offset)
300{
301 return *uv_local_mmr_address(offset);
302}
303
304static inline void uv_write_local_mmr(unsigned long offset, unsigned long val)
305{
306 *uv_local_mmr_address(offset) = val;
307}
308
Mike Travis7f1baa02008-10-24 15:24:29 -0700309static inline unsigned char uv_read_local_mmr8(unsigned long offset)
310{
311 return *((unsigned char *)uv_local_mmr_address(offset));
312}
313
314static inline void uv_write_local_mmr8(unsigned long offset, unsigned char val)
315{
316 *((unsigned char *)uv_local_mmr_address(offset)) = val;
317}
318
Jack Steiner8400def2008-03-28 14:12:14 -0500319/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500320 * Structures and definitions for converting between cpu, node, pnode, and blade
Jack Steiner8400def2008-03-28 14:12:14 -0500321 * numbers.
322 */
323struct uv_blade_info {
Jack Steiner9f5314f2008-05-28 09:51:18 -0500324 unsigned short nr_possible_cpus;
Jack Steiner8400def2008-03-28 14:12:14 -0500325 unsigned short nr_online_cpus;
Jack Steiner9f5314f2008-05-28 09:51:18 -0500326 unsigned short pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500327};
Jack Steiner9f5314f2008-05-28 09:51:18 -0500328extern struct uv_blade_info *uv_blade_info;
Jack Steiner8400def2008-03-28 14:12:14 -0500329extern short *uv_node_to_blade;
330extern short *uv_cpu_to_blade;
331extern short uv_possible_blades;
332
333/* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */
334static inline int uv_blade_processor_id(void)
335{
336 return uv_hub_info->blade_processor_id;
337}
338
339/* Blade number of current cpu. Numnbered 0 .. <#blades -1> */
340static inline int uv_numa_blade_id(void)
341{
342 return uv_hub_info->numa_blade_id;
343}
344
345/* Convert a cpu number to the the UV blade number */
346static inline int uv_cpu_to_blade_id(int cpu)
347{
348 return uv_cpu_to_blade[cpu];
349}
350
351/* Convert linux node number to the UV blade number */
352static inline int uv_node_to_blade_id(int nid)
353{
354 return uv_node_to_blade[nid];
355}
356
Jack Steiner9f5314f2008-05-28 09:51:18 -0500357/* Convert a blade id to the PNODE of the blade */
358static inline int uv_blade_to_pnode(int bid)
Jack Steiner8400def2008-03-28 14:12:14 -0500359{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500360 return uv_blade_info[bid].pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500361}
362
363/* Determine the number of possible cpus on a blade */
364static inline int uv_blade_nr_possible_cpus(int bid)
365{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500366 return uv_blade_info[bid].nr_possible_cpus;
Jack Steiner8400def2008-03-28 14:12:14 -0500367}
368
369/* Determine the number of online cpus on a blade */
370static inline int uv_blade_nr_online_cpus(int bid)
371{
372 return uv_blade_info[bid].nr_online_cpus;
373}
374
Jack Steiner9f5314f2008-05-28 09:51:18 -0500375/* Convert a cpu id to the PNODE of the blade containing the cpu */
376static inline int uv_cpu_to_pnode(int cpu)
Jack Steiner8400def2008-03-28 14:12:14 -0500377{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500378 return uv_blade_info[uv_cpu_to_blade_id(cpu)].pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500379}
380
Jack Steiner9f5314f2008-05-28 09:51:18 -0500381/* Convert a linux node number to the PNODE of the blade */
382static inline int uv_node_to_pnode(int nid)
Jack Steiner8400def2008-03-28 14:12:14 -0500383{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500384 return uv_blade_info[uv_node_to_blade_id(nid)].pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500385}
386
387/* Maximum possible number of blades */
388static inline int uv_num_possible_blades(void)
389{
390 return uv_possible_blades;
391}
392
Mike Travis7f1baa02008-10-24 15:24:29 -0700393/* Update SCIR state */
394static inline void uv_set_scir_bits(unsigned char value)
395{
396 if (uv_hub_info->scir.state != value) {
397 uv_hub_info->scir.state = value;
398 uv_write_local_mmr8(uv_hub_info->scir.offset, value);
399 }
400}
401static inline void uv_set_cpu_scir_bits(int cpu, unsigned char value)
402{
403 if (uv_cpu_hub_info(cpu)->scir.state != value) {
404 uv_cpu_hub_info(cpu)->scir.state = value;
405 uv_write_local_mmr8(uv_cpu_hub_info(cpu)->scir.offset, value);
406 }
407}
Jack Steiner952cf6d2008-03-28 14:12:13 -0500408
Jack Steinerbc5d9942009-04-02 16:59:00 -0700409#endif /* CONFIG_X86_64 */
Mike Travis7f1baa02008-10-24 15:24:29 -0700410#endif /* _ASM_X86_UV_UV_HUB_H */