blob: f89ae47f3c3217d859b8312ac136ddb84d299274 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brown9e6e96a2010-01-29 17:47:12 +000041#define WM8994_NUM_DRC 3
42#define WM8994_NUM_EQ 3
43
44static int wm8994_drc_base[] = {
45 WM8994_AIF1_DRC1_1,
46 WM8994_AIF1_DRC2_1,
47 WM8994_AIF2_DRC_1,
48};
49
50static int wm8994_retune_mobile_base[] = {
51 WM8994_AIF1_DAC1_EQ_GAINS_1,
52 WM8994_AIF1_DAC2_EQ_GAINS_1,
53 WM8994_AIF2_EQ_GAINS_1,
54};
55
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000056static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000057{
Mark Brownaf9af862011-03-16 21:05:06 +000058 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
59 struct wm8994 *control = wm8994->control_data;
60
Mark Browne88ff1e2010-07-09 00:12:08 +090061 switch (reg) {
62 case WM8994_GPIO_1:
63 case WM8994_GPIO_2:
64 case WM8994_GPIO_3:
65 case WM8994_GPIO_4:
66 case WM8994_GPIO_5:
67 case WM8994_GPIO_6:
68 case WM8994_GPIO_7:
69 case WM8994_GPIO_8:
70 case WM8994_GPIO_9:
71 case WM8994_GPIO_10:
72 case WM8994_GPIO_11:
73 case WM8994_INTERRUPT_STATUS_1:
74 case WM8994_INTERRUPT_STATUS_2:
75 case WM8994_INTERRUPT_RAW_STATUS_2:
76 return 1;
Mark Brownaf9af862011-03-16 21:05:06 +000077
78 case WM8958_DSP2_PROGRAM:
79 case WM8958_DSP2_CONFIG:
80 case WM8958_DSP2_EXECCONTROL:
81 if (control->type == WM8958)
82 return 1;
83 else
84 return 0;
85
Mark Browne88ff1e2010-07-09 00:12:08 +090086 default:
87 break;
88 }
89
Mark Brown7b306da2010-11-16 20:11:40 +000090 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000091 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +000092 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +000093}
94
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000095static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000096{
Mark Brownca9aef52010-11-26 17:23:41 +000097 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000098 return 1;
99
100 switch (reg) {
101 case WM8994_SOFTWARE_RESET:
102 case WM8994_CHIP_REVISION:
103 case WM8994_DC_SERVO_1:
104 case WM8994_DC_SERVO_READBACK:
105 case WM8994_RATE_STATUS:
106 case WM8994_LDO_1:
107 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +0000108 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +0000109 case WM8958_MIC_DETECT_3:
Mark Brown9e6e96a2010-01-29 17:47:12 +0000110 return 1;
111 default:
112 return 0;
113 }
114}
115
116static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
117 unsigned int value)
118{
Mark Brownca9aef52010-11-26 17:23:41 +0000119 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000120
121 BUG_ON(reg > WM8994_MAX_REGISTER);
122
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000123 if (!wm8994_volatile(codec, reg)) {
Mark Brownca9aef52010-11-26 17:23:41 +0000124 ret = snd_soc_cache_write(codec, reg, value);
125 if (ret != 0)
126 dev_err(codec->dev, "Cache write to %x failed: %d\n",
127 reg, ret);
128 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000129
130 return wm8994_reg_write(codec->control_data, reg, value);
131}
132
133static unsigned int wm8994_read(struct snd_soc_codec *codec,
134 unsigned int reg)
135{
Mark Brownca9aef52010-11-26 17:23:41 +0000136 unsigned int val;
137 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000138
139 BUG_ON(reg > WM8994_MAX_REGISTER);
140
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000141 if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
Mark Brownca9aef52010-11-26 17:23:41 +0000142 reg < codec->driver->reg_cache_size) {
143 ret = snd_soc_cache_read(codec, reg, &val);
144 if (ret >= 0)
145 return val;
146 else
147 dev_err(codec->dev, "Cache read from %x failed: %d\n",
148 reg, ret);
149 }
150
151 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000152}
153
154static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
155{
Mark Brownb2c812e2010-04-14 15:35:19 +0900156 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000157 int rate;
158 int reg1 = 0;
159 int offset;
160
161 if (aif)
162 offset = 4;
163 else
164 offset = 0;
165
166 switch (wm8994->sysclk[aif]) {
167 case WM8994_SYSCLK_MCLK1:
168 rate = wm8994->mclk[0];
169 break;
170
171 case WM8994_SYSCLK_MCLK2:
172 reg1 |= 0x8;
173 rate = wm8994->mclk[1];
174 break;
175
176 case WM8994_SYSCLK_FLL1:
177 reg1 |= 0x10;
178 rate = wm8994->fll[0].out;
179 break;
180
181 case WM8994_SYSCLK_FLL2:
182 reg1 |= 0x18;
183 rate = wm8994->fll[1].out;
184 break;
185
186 default:
187 return -EINVAL;
188 }
189
190 if (rate >= 13500000) {
191 rate /= 2;
192 reg1 |= WM8994_AIF1CLK_DIV;
193
194 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
195 aif + 1, rate);
196 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100197
198 if (rate && rate < 3000000)
199 dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
200 aif + 1, rate);
201
Mark Brown9e6e96a2010-01-29 17:47:12 +0000202 wm8994->aifclk[aif] = rate;
203
204 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
205 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
206 reg1);
207
208 return 0;
209}
210
211static int configure_clock(struct snd_soc_codec *codec)
212{
Mark Brownb2c812e2010-04-14 15:35:19 +0900213 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000214 int old, new;
215
216 /* Bring up the AIF clocks first */
217 configure_aif_clock(codec, 0);
218 configure_aif_clock(codec, 1);
219
220 /* Then switch CLK_SYS over to the higher of them; a change
221 * can only happen as a result of a clocking change which can
222 * only be made outside of DAPM so we can safely redo the
223 * clocking.
224 */
225
226 /* If they're equal it doesn't matter which is used */
227 if (wm8994->aifclk[0] == wm8994->aifclk[1])
228 return 0;
229
230 if (wm8994->aifclk[0] < wm8994->aifclk[1])
231 new = WM8994_SYSCLK_SRC;
232 else
233 new = 0;
234
235 old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
236
237 /* If there's no change then we're done. */
238 if (old == new)
239 return 0;
240
241 snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
242
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200243 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000244
245 return 0;
246}
247
248static int check_clk_sys(struct snd_soc_dapm_widget *source,
249 struct snd_soc_dapm_widget *sink)
250{
251 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
252 const char *clk;
253
254 /* Check what we're currently using for CLK_SYS */
255 if (reg & WM8994_SYSCLK_SRC)
256 clk = "AIF2CLK";
257 else
258 clk = "AIF1CLK";
259
260 return strcmp(source->name, clk) == 0;
261}
262
263static const char *sidetone_hpf_text[] = {
264 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
265};
266
267static const struct soc_enum sidetone_hpf =
268 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
269
Uk Kim146fd572010-12-07 13:58:40 +0000270static const char *adc_hpf_text[] = {
271 "HiFi", "Voice 1", "Voice 2", "Voice 3"
272};
273
274static const struct soc_enum aif1adc1_hpf =
275 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
276
277static const struct soc_enum aif1adc2_hpf =
278 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
279
280static const struct soc_enum aif2adc_hpf =
281 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
282
Mark Brown9e6e96a2010-01-29 17:47:12 +0000283static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
284static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
285static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
286static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
287static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
288
289#define WM8994_DRC_SWITCH(xname, reg, shift) \
290{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
291 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
292 .put = wm8994_put_drc_sw, \
293 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
294
295static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
296 struct snd_ctl_elem_value *ucontrol)
297{
298 struct soc_mixer_control *mc =
299 (struct soc_mixer_control *)kcontrol->private_value;
300 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
301 int mask, ret;
302
303 /* Can't enable both ADC and DAC paths simultaneously */
304 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
305 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
306 WM8994_AIF1ADC1R_DRC_ENA_MASK;
307 else
308 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
309
310 ret = snd_soc_read(codec, mc->reg);
311 if (ret < 0)
312 return ret;
313 if (ret & mask)
314 return -EINVAL;
315
316 return snd_soc_put_volsw(kcontrol, ucontrol);
317}
318
Mark Brown9e6e96a2010-01-29 17:47:12 +0000319static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
320{
Mark Brownb2c812e2010-04-14 15:35:19 +0900321 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000322 struct wm8994_pdata *pdata = wm8994->pdata;
323 int base = wm8994_drc_base[drc];
324 int cfg = wm8994->drc_cfg[drc];
325 int save, i;
326
327 /* Save any enables; the configuration should clear them. */
328 save = snd_soc_read(codec, base);
329 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
330 WM8994_AIF1ADC1R_DRC_ENA;
331
332 for (i = 0; i < WM8994_DRC_REGS; i++)
333 snd_soc_update_bits(codec, base + i, 0xffff,
334 pdata->drc_cfgs[cfg].regs[i]);
335
336 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
337 WM8994_AIF1ADC1L_DRC_ENA |
338 WM8994_AIF1ADC1R_DRC_ENA, save);
339}
340
341/* Icky as hell but saves code duplication */
342static int wm8994_get_drc(const char *name)
343{
344 if (strcmp(name, "AIF1DRC1 Mode") == 0)
345 return 0;
346 if (strcmp(name, "AIF1DRC2 Mode") == 0)
347 return 1;
348 if (strcmp(name, "AIF2DRC Mode") == 0)
349 return 2;
350 return -EINVAL;
351}
352
353static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
354 struct snd_ctl_elem_value *ucontrol)
355{
356 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000357 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000358 struct wm8994_pdata *pdata = wm8994->pdata;
359 int drc = wm8994_get_drc(kcontrol->id.name);
360 int value = ucontrol->value.integer.value[0];
361
362 if (drc < 0)
363 return drc;
364
365 if (value >= pdata->num_drc_cfgs)
366 return -EINVAL;
367
368 wm8994->drc_cfg[drc] = value;
369
370 wm8994_set_drc(codec, drc);
371
372 return 0;
373}
374
375static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
376 struct snd_ctl_elem_value *ucontrol)
377{
378 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900379 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000380 int drc = wm8994_get_drc(kcontrol->id.name);
381
382 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
383
384 return 0;
385}
386
387static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
388{
Mark Brownb2c812e2010-04-14 15:35:19 +0900389 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000390 struct wm8994_pdata *pdata = wm8994->pdata;
391 int base = wm8994_retune_mobile_base[block];
392 int iface, best, best_val, save, i, cfg;
393
394 if (!pdata || !wm8994->num_retune_mobile_texts)
395 return;
396
397 switch (block) {
398 case 0:
399 case 1:
400 iface = 0;
401 break;
402 case 2:
403 iface = 1;
404 break;
405 default:
406 return;
407 }
408
409 /* Find the version of the currently selected configuration
410 * with the nearest sample rate. */
411 cfg = wm8994->retune_mobile_cfg[block];
412 best = 0;
413 best_val = INT_MAX;
414 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
415 if (strcmp(pdata->retune_mobile_cfgs[i].name,
416 wm8994->retune_mobile_texts[cfg]) == 0 &&
417 abs(pdata->retune_mobile_cfgs[i].rate
418 - wm8994->dac_rates[iface]) < best_val) {
419 best = i;
420 best_val = abs(pdata->retune_mobile_cfgs[i].rate
421 - wm8994->dac_rates[iface]);
422 }
423 }
424
425 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
426 block,
427 pdata->retune_mobile_cfgs[best].name,
428 pdata->retune_mobile_cfgs[best].rate,
429 wm8994->dac_rates[iface]);
430
431 /* The EQ will be disabled while reconfiguring it, remember the
432 * current configuration.
433 */
434 save = snd_soc_read(codec, base);
435 save &= WM8994_AIF1DAC1_EQ_ENA;
436
437 for (i = 0; i < WM8994_EQ_REGS; i++)
438 snd_soc_update_bits(codec, base + i, 0xffff,
439 pdata->retune_mobile_cfgs[best].regs[i]);
440
441 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
442}
443
444/* Icky as hell but saves code duplication */
445static int wm8994_get_retune_mobile_block(const char *name)
446{
447 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
448 return 0;
449 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
450 return 1;
451 if (strcmp(name, "AIF2 EQ Mode") == 0)
452 return 2;
453 return -EINVAL;
454}
455
456static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
457 struct snd_ctl_elem_value *ucontrol)
458{
459 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000460 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000461 struct wm8994_pdata *pdata = wm8994->pdata;
462 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
463 int value = ucontrol->value.integer.value[0];
464
465 if (block < 0)
466 return block;
467
468 if (value >= pdata->num_retune_mobile_cfgs)
469 return -EINVAL;
470
471 wm8994->retune_mobile_cfg[block] = value;
472
473 wm8994_set_retune_mobile(codec, block);
474
475 return 0;
476}
477
478static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
479 struct snd_ctl_elem_value *ucontrol)
480{
481 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800482 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000483 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
484
485 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
486
487 return 0;
488}
489
Mark Brown96b101e2010-11-18 15:49:38 +0000490static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100491 "Left", "Right"
492};
493
Mark Brown96b101e2010-11-18 15:49:38 +0000494static const struct soc_enum aif1adcl_src =
495 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
496
497static const struct soc_enum aif1adcr_src =
498 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
499
500static const struct soc_enum aif2adcl_src =
501 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
502
503static const struct soc_enum aif2adcr_src =
504 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
505
Mark Brownf5548852010-08-31 19:39:48 +0100506static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000507 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100508
509static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000510 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100511
512static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000513 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100514
515static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000516 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100517
Mark Brown154b26a2010-12-09 12:07:44 +0000518static const char *osr_text[] = {
519 "Low Power", "High Performance",
520};
521
522static const struct soc_enum dac_osr =
523 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
524
525static const struct soc_enum adc_osr =
526 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
527
Mark Brown9e6e96a2010-01-29 17:47:12 +0000528static const struct snd_kcontrol_new wm8994_snd_controls[] = {
529SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
530 WM8994_AIF1_ADC1_RIGHT_VOLUME,
531 1, 119, 0, digital_tlv),
532SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
533 WM8994_AIF1_ADC2_RIGHT_VOLUME,
534 1, 119, 0, digital_tlv),
535SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
536 WM8994_AIF2_ADC_RIGHT_VOLUME,
537 1, 119, 0, digital_tlv),
538
Mark Brown96b101e2010-11-18 15:49:38 +0000539SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
540SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000541SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
542SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000543
Mark Brownf5548852010-08-31 19:39:48 +0100544SOC_ENUM("AIF1DACL Source", aif1dacl_src),
545SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000546SOC_ENUM("AIF2DACL Source", aif2dacl_src),
547SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100548
Mark Brown9e6e96a2010-01-29 17:47:12 +0000549SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
550 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
551SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
552 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
553SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
554 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
555
556SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
557SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
558
559SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
560SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
561SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
562
563WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
564WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
565WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
566
567WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
568WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
569WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
570
571WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
572WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
573WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
574
575SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
576 5, 12, 0, st_tlv),
577SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
578 0, 12, 0, st_tlv),
579SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
580 5, 12, 0, st_tlv),
581SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
582 0, 12, 0, st_tlv),
583SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
584SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
585
Uk Kim146fd572010-12-07 13:58:40 +0000586SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
587SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
588
589SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
590SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
591
592SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
593SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
594
Mark Brown154b26a2010-12-09 12:07:44 +0000595SOC_ENUM("ADC OSR", adc_osr),
596SOC_ENUM("DAC OSR", dac_osr),
597
Mark Brown9e6e96a2010-01-29 17:47:12 +0000598SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
599 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
600SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
601 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
602
603SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
604 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
605SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
606 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
607
608SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
609 6, 1, 1, wm_hubs_spkmix_tlv),
610SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
611 2, 1, 1, wm_hubs_spkmix_tlv),
612
613SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
614 6, 1, 1, wm_hubs_spkmix_tlv),
615SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
616 2, 1, 1, wm_hubs_spkmix_tlv),
617
618SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
619 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000620SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000621 8, 1, 0),
622SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
623 10, 15, 0, wm8994_3d_tlv),
624SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
625 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000626SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000627 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000628SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000629 8, 1, 0),
630};
631
632static const struct snd_kcontrol_new wm8994_eq_controls[] = {
633SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
634 eq_tlv),
635SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
636 eq_tlv),
637SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
638 eq_tlv),
639SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
640 eq_tlv),
641SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
642 eq_tlv),
643
644SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
645 eq_tlv),
646SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
647 eq_tlv),
648SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
649 eq_tlv),
650SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
651 eq_tlv),
652SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
653 eq_tlv),
654
655SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
656 eq_tlv),
657SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
658 eq_tlv),
659SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
660 eq_tlv),
661SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
662 eq_tlv),
663SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
664 eq_tlv),
665};
666
Mark Brownc4431df2010-11-26 15:21:07 +0000667static const struct snd_kcontrol_new wm8958_snd_controls[] = {
668SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
669};
670
Mark Brown9e6e96a2010-01-29 17:47:12 +0000671static int clk_sys_event(struct snd_soc_dapm_widget *w,
672 struct snd_kcontrol *kcontrol, int event)
673{
674 struct snd_soc_codec *codec = w->codec;
675
676 switch (event) {
677 case SND_SOC_DAPM_PRE_PMU:
678 return configure_clock(codec);
679
680 case SND_SOC_DAPM_POST_PMD:
681 configure_clock(codec);
682 break;
683 }
684
685 return 0;
686}
687
688static void wm8994_update_class_w(struct snd_soc_codec *codec)
689{
Mark Brownfec6dd82010-10-27 13:48:36 -0700690 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000691 int enable = 1;
692 int source = 0; /* GCC flow analysis can't track enable */
693 int reg, reg_r;
694
695 /* Only support direct DAC->headphone paths */
696 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
697 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900698 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000699 enable = 0;
700 }
701
702 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
703 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900704 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000705 enable = 0;
706 }
707
708 /* We also need the same setting for L/R and only one path */
709 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
710 switch (reg) {
711 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900712 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000713 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
714 break;
715 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900716 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000717 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
718 break;
719 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900720 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000721 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
722 break;
723 default:
Mark Brownee839a22010-04-20 13:57:08 +0900724 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000725 enable = 0;
726 break;
727 }
728
729 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
730 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900731 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000732 enable = 0;
733 }
734
735 if (enable) {
736 dev_dbg(codec->dev, "Class W enabled\n");
737 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
738 WM8994_CP_DYN_PWR |
739 WM8994_CP_DYN_SRC_SEL_MASK,
740 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700741 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000742
743 } else {
744 dev_dbg(codec->dev, "Class W disabled\n");
745 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
746 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700747 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000748 }
749}
750
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000751static int late_enable_ev(struct snd_soc_dapm_widget *w,
752 struct snd_kcontrol *kcontrol, int event)
753{
754 struct snd_soc_codec *codec = w->codec;
755 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
756
757 switch (event) {
758 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000759 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000760 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
761 WM8994_AIF1CLK_ENA_MASK,
762 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000763 wm8994->aif1clk_enable = 0;
764 }
765 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000766 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
767 WM8994_AIF2CLK_ENA_MASK,
768 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000769 wm8994->aif2clk_enable = 0;
770 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000771 break;
772 }
773
Mark Brownc6b7b572011-03-11 18:13:12 +0000774 /* We may also have postponed startup of DSP, handle that. */
775 wm8958_aif_ev(w, kcontrol, event);
776
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000777 return 0;
778}
779
780static int late_disable_ev(struct snd_soc_dapm_widget *w,
781 struct snd_kcontrol *kcontrol, int event)
782{
783 struct snd_soc_codec *codec = w->codec;
784 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
785
786 switch (event) {
787 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000788 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000789 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
790 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000791 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000792 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000793 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000794 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
795 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000796 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000797 }
798 break;
799 }
800
801 return 0;
802}
803
804static int aif1clk_ev(struct snd_soc_dapm_widget *w,
805 struct snd_kcontrol *kcontrol, int event)
806{
807 struct snd_soc_codec *codec = w->codec;
808 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
809
810 switch (event) {
811 case SND_SOC_DAPM_PRE_PMU:
812 wm8994->aif1clk_enable = 1;
813 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000814 case SND_SOC_DAPM_POST_PMD:
815 wm8994->aif1clk_disable = 1;
816 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000817 }
818
819 return 0;
820}
821
822static int aif2clk_ev(struct snd_soc_dapm_widget *w,
823 struct snd_kcontrol *kcontrol, int event)
824{
825 struct snd_soc_codec *codec = w->codec;
826 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
827
828 switch (event) {
829 case SND_SOC_DAPM_PRE_PMU:
830 wm8994->aif2clk_enable = 1;
831 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000832 case SND_SOC_DAPM_POST_PMD:
833 wm8994->aif2clk_disable = 1;
834 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000835 }
836
837 return 0;
838}
839
Dimitris Papastamos04d28682011-03-01 11:47:10 +0000840static int adc_mux_ev(struct snd_soc_dapm_widget *w,
841 struct snd_kcontrol *kcontrol, int event)
842{
843 late_enable_ev(w, kcontrol, event);
844 return 0;
845}
846
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +0000847static int micbias_ev(struct snd_soc_dapm_widget *w,
848 struct snd_kcontrol *kcontrol, int event)
849{
850 late_enable_ev(w, kcontrol, event);
851 return 0;
852}
853
Dimitris Papastamosc52fd022011-02-11 16:32:12 +0000854static int dac_ev(struct snd_soc_dapm_widget *w,
855 struct snd_kcontrol *kcontrol, int event)
856{
857 struct snd_soc_codec *codec = w->codec;
858 unsigned int mask = 1 << w->shift;
859
860 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
861 mask, mask);
862 return 0;
863}
864
Mark Brown9e6e96a2010-01-29 17:47:12 +0000865static const char *hp_mux_text[] = {
866 "Mixer",
867 "DAC",
868};
869
870#define WM8994_HP_ENUM(xname, xenum) \
871{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
872 .info = snd_soc_info_enum_double, \
873 .get = snd_soc_dapm_get_enum_double, \
874 .put = wm8994_put_hp_enum, \
875 .private_value = (unsigned long)&xenum }
876
877static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
878 struct snd_ctl_elem_value *ucontrol)
879{
Jarkko Nikula9d035452011-05-13 19:16:52 +0300880 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
881 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +0000882 struct snd_soc_codec *codec = w->codec;
883 int ret;
884
885 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
886
887 wm8994_update_class_w(codec);
888
889 return ret;
890}
891
892static const struct soc_enum hpl_enum =
893 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
894
895static const struct snd_kcontrol_new hpl_mux =
896 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
897
898static const struct soc_enum hpr_enum =
899 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
900
901static const struct snd_kcontrol_new hpr_mux =
902 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
903
904static const char *adc_mux_text[] = {
905 "ADC",
906 "DMIC",
907};
908
909static const struct soc_enum adc_enum =
910 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
911
912static const struct snd_kcontrol_new adcl_mux =
913 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
914
915static const struct snd_kcontrol_new adcr_mux =
916 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
917
918static const struct snd_kcontrol_new left_speaker_mixer[] = {
919SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
920SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
921SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
922SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
923SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
924};
925
926static const struct snd_kcontrol_new right_speaker_mixer[] = {
927SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
928SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
929SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
930SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
931SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
932};
933
934/* Debugging; dump chip status after DAPM transitions */
935static int post_ev(struct snd_soc_dapm_widget *w,
936 struct snd_kcontrol *kcontrol, int event)
937{
938 struct snd_soc_codec *codec = w->codec;
939 dev_dbg(codec->dev, "SRC status: %x\n",
940 snd_soc_read(codec,
941 WM8994_RATE_STATUS));
942 return 0;
943}
944
945static const struct snd_kcontrol_new aif1adc1l_mix[] = {
946SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
947 1, 1, 0),
948SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
949 0, 1, 0),
950};
951
952static const struct snd_kcontrol_new aif1adc1r_mix[] = {
953SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
954 1, 1, 0),
955SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
956 0, 1, 0),
957};
958
Mark Browna3257ba2010-07-19 14:02:34 +0100959static const struct snd_kcontrol_new aif1adc2l_mix[] = {
960SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
961 1, 1, 0),
962SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
963 0, 1, 0),
964};
965
966static const struct snd_kcontrol_new aif1adc2r_mix[] = {
967SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
968 1, 1, 0),
969SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
970 0, 1, 0),
971};
972
Mark Brown9e6e96a2010-01-29 17:47:12 +0000973static const struct snd_kcontrol_new aif2dac2l_mix[] = {
974SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
975 5, 1, 0),
976SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
977 4, 1, 0),
978SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
979 2, 1, 0),
980SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
981 1, 1, 0),
982SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
983 0, 1, 0),
984};
985
986static const struct snd_kcontrol_new aif2dac2r_mix[] = {
987SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
988 5, 1, 0),
989SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
990 4, 1, 0),
991SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
992 2, 1, 0),
993SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
994 1, 1, 0),
995SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
996 0, 1, 0),
997};
998
999#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1000{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1001 .info = snd_soc_info_volsw, \
1002 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1003 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1004
1005static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1006 struct snd_ctl_elem_value *ucontrol)
1007{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001008 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1009 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001010 struct snd_soc_codec *codec = w->codec;
1011 int ret;
1012
1013 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1014
1015 wm8994_update_class_w(codec);
1016
1017 return ret;
1018}
1019
1020static const struct snd_kcontrol_new dac1l_mix[] = {
1021WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1022 5, 1, 0),
1023WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1024 4, 1, 0),
1025WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1026 2, 1, 0),
1027WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1028 1, 1, 0),
1029WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1030 0, 1, 0),
1031};
1032
1033static const struct snd_kcontrol_new dac1r_mix[] = {
1034WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1035 5, 1, 0),
1036WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1037 4, 1, 0),
1038WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1039 2, 1, 0),
1040WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1041 1, 1, 0),
1042WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1043 0, 1, 0),
1044};
1045
1046static const char *sidetone_text[] = {
1047 "ADC/DMIC1", "DMIC2",
1048};
1049
1050static const struct soc_enum sidetone1_enum =
1051 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1052
1053static const struct snd_kcontrol_new sidetone1_mux =
1054 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1055
1056static const struct soc_enum sidetone2_enum =
1057 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1058
1059static const struct snd_kcontrol_new sidetone2_mux =
1060 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1061
1062static const char *aif1dac_text[] = {
1063 "AIF1DACDAT", "AIF3DACDAT",
1064};
1065
1066static const struct soc_enum aif1dac_enum =
1067 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1068
1069static const struct snd_kcontrol_new aif1dac_mux =
1070 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1071
1072static const char *aif2dac_text[] = {
1073 "AIF2DACDAT", "AIF3DACDAT",
1074};
1075
1076static const struct soc_enum aif2dac_enum =
1077 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1078
1079static const struct snd_kcontrol_new aif2dac_mux =
1080 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1081
1082static const char *aif2adc_text[] = {
1083 "AIF2ADCDAT", "AIF3DACDAT",
1084};
1085
1086static const struct soc_enum aif2adc_enum =
1087 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1088
1089static const struct snd_kcontrol_new aif2adc_mux =
1090 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1091
1092static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001093 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001094};
1095
Mark Brownc4431df2010-11-26 15:21:07 +00001096static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001097 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1098
Mark Brownc4431df2010-11-26 15:21:07 +00001099static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1100 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1101
1102static const struct soc_enum wm8958_aif3adc_enum =
1103 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1104
1105static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1106 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1107
1108static const char *mono_pcm_out_text[] = {
1109 "None", "AIF2ADCL", "AIF2ADCR",
1110};
1111
1112static const struct soc_enum mono_pcm_out_enum =
1113 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1114
1115static const struct snd_kcontrol_new mono_pcm_out_mux =
1116 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1117
1118static const char *aif2dac_src_text[] = {
1119 "AIF2", "AIF3",
1120};
1121
1122/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1123static const struct soc_enum aif2dacl_src_enum =
1124 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1125
1126static const struct snd_kcontrol_new aif2dacl_src_mux =
1127 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1128
1129static const struct soc_enum aif2dacr_src_enum =
1130 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1131
1132static const struct snd_kcontrol_new aif2dacr_src_mux =
1133 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001134
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001135static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1136SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1137 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1138SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1139 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1140
1141SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1142 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1143SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1144 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1145SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1146 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1147SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1148 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001149SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1150 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1151
1152SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1153 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1154 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1155SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1156 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1157 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1158SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1159 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1160SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1161 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001162
1163SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1164};
1165
1166static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1167SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001168SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1169SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1170SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1171 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1172SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1173 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1174SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1175SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001176};
1177
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001178static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1179SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1180 dac_ev, SND_SOC_DAPM_PRE_PMU),
1181SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1182 dac_ev, SND_SOC_DAPM_PRE_PMU),
1183SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1184 dac_ev, SND_SOC_DAPM_PRE_PMU),
1185SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1186 dac_ev, SND_SOC_DAPM_PRE_PMU),
1187};
1188
1189static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1190SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001191SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001192SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1193SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1194};
1195
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001196static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1197SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1198 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1199SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1200 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1201};
1202
1203static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1204SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1205SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1206};
1207
Mark Brown9e6e96a2010-01-29 17:47:12 +00001208static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1209SND_SOC_DAPM_INPUT("DMIC1DAT"),
1210SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001211SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001212
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001213SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
1214SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1215 SND_SOC_DAPM_PRE_PMU),
1216
Mark Brown9e6e96a2010-01-29 17:47:12 +00001217SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1218 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1219
1220SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1221SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1222SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1223
Mark Brown7f94de42011-02-03 16:27:34 +00001224SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001225 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001226SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001227 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001228SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1229 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001230 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001231SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1232 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001233 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001234
Mark Brown7f94de42011-02-03 16:27:34 +00001235SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001236 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001237SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001238 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001239SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1240 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001241 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001242SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1243 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001244 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001245
1246SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1247 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1248SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1249 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1250
Mark Browna3257ba2010-07-19 14:02:34 +01001251SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1252 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1253SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1254 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1255
Mark Brown9e6e96a2010-01-29 17:47:12 +00001256SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1257 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1258SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1259 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1260
1261SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1262SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1263
1264SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1265 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1266SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1267 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1268
1269SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1270 WM8994_POWER_MANAGEMENT_4, 13, 0),
1271SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1272 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001273SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1274 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1275 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1276SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1277 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1278 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001279
1280SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1281SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001282SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001283SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1284
1285SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1286SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1287SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001288
1289SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
1290SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
1291
1292SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1293
1294SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1295SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1296SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1297SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1298
1299/* Power is done with the muxes since the ADC power also controls the
1300 * downsampling chain, the chip will automatically manage the analogue
1301 * specific portions.
1302 */
1303SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1304SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1305
Mark Brown9e6e96a2010-01-29 17:47:12 +00001306SND_SOC_DAPM_POST("Debug log", post_ev),
1307};
1308
Mark Brownc4431df2010-11-26 15:21:07 +00001309static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1310SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1311};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001312
Mark Brownc4431df2010-11-26 15:21:07 +00001313static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1314SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1315SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1316SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1317SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1318};
1319
1320static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001321 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1322 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1323
1324 { "DSP1CLK", NULL, "CLK_SYS" },
1325 { "DSP2CLK", NULL, "CLK_SYS" },
1326 { "DSPINTCLK", NULL, "CLK_SYS" },
1327
1328 { "AIF1ADC1L", NULL, "AIF1CLK" },
1329 { "AIF1ADC1L", NULL, "DSP1CLK" },
1330 { "AIF1ADC1R", NULL, "AIF1CLK" },
1331 { "AIF1ADC1R", NULL, "DSP1CLK" },
1332 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1333
1334 { "AIF1DAC1L", NULL, "AIF1CLK" },
1335 { "AIF1DAC1L", NULL, "DSP1CLK" },
1336 { "AIF1DAC1R", NULL, "AIF1CLK" },
1337 { "AIF1DAC1R", NULL, "DSP1CLK" },
1338 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1339
1340 { "AIF1ADC2L", NULL, "AIF1CLK" },
1341 { "AIF1ADC2L", NULL, "DSP1CLK" },
1342 { "AIF1ADC2R", NULL, "AIF1CLK" },
1343 { "AIF1ADC2R", NULL, "DSP1CLK" },
1344 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1345
1346 { "AIF1DAC2L", NULL, "AIF1CLK" },
1347 { "AIF1DAC2L", NULL, "DSP1CLK" },
1348 { "AIF1DAC2R", NULL, "AIF1CLK" },
1349 { "AIF1DAC2R", NULL, "DSP1CLK" },
1350 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1351
1352 { "AIF2ADCL", NULL, "AIF2CLK" },
1353 { "AIF2ADCL", NULL, "DSP2CLK" },
1354 { "AIF2ADCR", NULL, "AIF2CLK" },
1355 { "AIF2ADCR", NULL, "DSP2CLK" },
1356 { "AIF2ADCR", NULL, "DSPINTCLK" },
1357
1358 { "AIF2DACL", NULL, "AIF2CLK" },
1359 { "AIF2DACL", NULL, "DSP2CLK" },
1360 { "AIF2DACR", NULL, "AIF2CLK" },
1361 { "AIF2DACR", NULL, "DSP2CLK" },
1362 { "AIF2DACR", NULL, "DSPINTCLK" },
1363
1364 { "DMIC1L", NULL, "DMIC1DAT" },
1365 { "DMIC1L", NULL, "CLK_SYS" },
1366 { "DMIC1R", NULL, "DMIC1DAT" },
1367 { "DMIC1R", NULL, "CLK_SYS" },
1368 { "DMIC2L", NULL, "DMIC2DAT" },
1369 { "DMIC2L", NULL, "CLK_SYS" },
1370 { "DMIC2R", NULL, "DMIC2DAT" },
1371 { "DMIC2R", NULL, "CLK_SYS" },
1372
1373 { "ADCL", NULL, "AIF1CLK" },
1374 { "ADCL", NULL, "DSP1CLK" },
1375 { "ADCL", NULL, "DSPINTCLK" },
1376
1377 { "ADCR", NULL, "AIF1CLK" },
1378 { "ADCR", NULL, "DSP1CLK" },
1379 { "ADCR", NULL, "DSPINTCLK" },
1380
1381 { "ADCL Mux", "ADC", "ADCL" },
1382 { "ADCL Mux", "DMIC", "DMIC1L" },
1383 { "ADCR Mux", "ADC", "ADCR" },
1384 { "ADCR Mux", "DMIC", "DMIC1R" },
1385
1386 { "DAC1L", NULL, "AIF1CLK" },
1387 { "DAC1L", NULL, "DSP1CLK" },
1388 { "DAC1L", NULL, "DSPINTCLK" },
1389
1390 { "DAC1R", NULL, "AIF1CLK" },
1391 { "DAC1R", NULL, "DSP1CLK" },
1392 { "DAC1R", NULL, "DSPINTCLK" },
1393
1394 { "DAC2L", NULL, "AIF2CLK" },
1395 { "DAC2L", NULL, "DSP2CLK" },
1396 { "DAC2L", NULL, "DSPINTCLK" },
1397
1398 { "DAC2R", NULL, "AIF2DACR" },
1399 { "DAC2R", NULL, "AIF2CLK" },
1400 { "DAC2R", NULL, "DSP2CLK" },
1401 { "DAC2R", NULL, "DSPINTCLK" },
1402
1403 { "TOCLK", NULL, "CLK_SYS" },
1404
1405 /* AIF1 outputs */
1406 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1407 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1408 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1409
1410 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1411 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1412 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1413
Mark Browna3257ba2010-07-19 14:02:34 +01001414 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1415 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1416 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1417
1418 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1419 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1420 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1421
Mark Brown9e6e96a2010-01-29 17:47:12 +00001422 /* Pin level routing for AIF3 */
1423 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1424 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1425 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1426 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1427
Mark Brown9e6e96a2010-01-29 17:47:12 +00001428 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1429 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1430 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1431 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1432 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1433 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1434 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1435
1436 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001437 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1438 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1439 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1440 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1441 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1442
Mark Brown9e6e96a2010-01-29 17:47:12 +00001443 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1444 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1445 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1446 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1447 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1448
1449 /* DAC2/AIF2 outputs */
1450 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001451 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1452 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1453 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1454 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1455 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1456
1457 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001458 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1459 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1460 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1461 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1462 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1463
Mark Brown7f94de42011-02-03 16:27:34 +00001464 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1465 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1466 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1467 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1468
Mark Brown9e6e96a2010-01-29 17:47:12 +00001469 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1470
1471 /* AIF3 output */
1472 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1473 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1474 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1475 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1476 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1477 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1478 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1479 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1480
1481 /* Sidetone */
1482 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1483 { "Left Sidetone", "DMIC2", "DMIC2L" },
1484 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1485 { "Right Sidetone", "DMIC2", "DMIC2R" },
1486
1487 /* Output stages */
1488 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1489 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1490
1491 { "SPKL", "DAC1 Switch", "DAC1L" },
1492 { "SPKL", "DAC2 Switch", "DAC2L" },
1493
1494 { "SPKR", "DAC1 Switch", "DAC1R" },
1495 { "SPKR", "DAC2 Switch", "DAC2R" },
1496
1497 { "Left Headphone Mux", "DAC", "DAC1L" },
1498 { "Right Headphone Mux", "DAC", "DAC1R" },
1499};
1500
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001501static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1502 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1503 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1504 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1505 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1506 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1507 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1508 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1509 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1510};
1511
1512static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1513 { "DAC1L", NULL, "DAC1L Mixer" },
1514 { "DAC1R", NULL, "DAC1R Mixer" },
1515 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1516 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1517};
1518
Mark Brown6ed8f142011-02-03 16:27:35 +00001519static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1520 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1521 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1522 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1523 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001524 { "MICBIAS", NULL, "CLK_SYS" },
1525 { "MICBIAS", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001526};
1527
Mark Brownc4431df2010-11-26 15:21:07 +00001528static const struct snd_soc_dapm_route wm8994_intercon[] = {
1529 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1530 { "AIF2DACR", NULL, "AIF2DAC Mux" },
1531};
1532
1533static const struct snd_soc_dapm_route wm8958_intercon[] = {
1534 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1535 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1536
1537 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1538 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1539 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1540 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1541
1542 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1543 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1544
1545 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1546};
1547
Mark Brown9e6e96a2010-01-29 17:47:12 +00001548/* The size in bits of the FLL divide multiplied by 10
1549 * to allow rounding later */
1550#define FIXED_FLL_SIZE ((1 << 16) * 10)
1551
1552struct fll_div {
1553 u16 outdiv;
1554 u16 n;
1555 u16 k;
1556 u16 clk_ref_div;
1557 u16 fll_fratio;
1558};
1559
1560static int wm8994_get_fll_config(struct fll_div *fll,
1561 int freq_in, int freq_out)
1562{
1563 u64 Kpart;
1564 unsigned int K, Ndiv, Nmod;
1565
1566 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1567
1568 /* Scale the input frequency down to <= 13.5MHz */
1569 fll->clk_ref_div = 0;
1570 while (freq_in > 13500000) {
1571 fll->clk_ref_div++;
1572 freq_in /= 2;
1573
1574 if (fll->clk_ref_div > 3)
1575 return -EINVAL;
1576 }
1577 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1578
1579 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1580 fll->outdiv = 3;
1581 while (freq_out * (fll->outdiv + 1) < 90000000) {
1582 fll->outdiv++;
1583 if (fll->outdiv > 63)
1584 return -EINVAL;
1585 }
1586 freq_out *= fll->outdiv + 1;
1587 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1588
1589 if (freq_in > 1000000) {
1590 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001591 } else if (freq_in > 256000) {
1592 fll->fll_fratio = 1;
1593 freq_in *= 2;
1594 } else if (freq_in > 128000) {
1595 fll->fll_fratio = 2;
1596 freq_in *= 4;
1597 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001598 fll->fll_fratio = 3;
1599 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001600 } else {
1601 fll->fll_fratio = 4;
1602 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001603 }
1604 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1605
1606 /* Now, calculate N.K */
1607 Ndiv = freq_out / freq_in;
1608
1609 fll->n = Ndiv;
1610 Nmod = freq_out % freq_in;
1611 pr_debug("Nmod=%d\n", Nmod);
1612
1613 /* Calculate fractional part - scale up so we can round. */
1614 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1615
1616 do_div(Kpart, freq_in);
1617
1618 K = Kpart & 0xFFFFFFFF;
1619
1620 if ((K % 10) >= 5)
1621 K += 5;
1622
1623 /* Move down to proper range now rounding is done */
1624 fll->k = K / 10;
1625
1626 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1627
1628 return 0;
1629}
1630
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001631static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001632 unsigned int freq_in, unsigned int freq_out)
1633{
Mark Brownb2c812e2010-04-14 15:35:19 +09001634 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001635 int reg_offset, ret;
1636 struct fll_div fll;
1637 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001638 unsigned long timeout;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001639
1640 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1641 & WM8994_AIF1CLK_ENA;
1642
1643 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1644 & WM8994_AIF2CLK_ENA;
1645
1646 switch (id) {
1647 case WM8994_FLL1:
1648 reg_offset = 0;
1649 id = 0;
1650 break;
1651 case WM8994_FLL2:
1652 reg_offset = 0x20;
1653 id = 1;
1654 break;
1655 default:
1656 return -EINVAL;
1657 }
1658
Mark Brown136ff2a2010-04-20 12:56:18 +09001659 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001660 case 0:
1661 /* Allow no source specification when stopping */
1662 if (freq_out)
1663 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001664 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001665 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001666 case WM8994_FLL_SRC_MCLK1:
1667 case WM8994_FLL_SRC_MCLK2:
1668 case WM8994_FLL_SRC_LRCLK:
1669 case WM8994_FLL_SRC_BCLK:
1670 break;
1671 default:
1672 return -EINVAL;
1673 }
1674
Mark Brown9e6e96a2010-01-29 17:47:12 +00001675 /* Are we changing anything? */
1676 if (wm8994->fll[id].src == src &&
1677 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1678 return 0;
1679
1680 /* If we're stopping the FLL redo the old config - no
1681 * registers will actually be written but we avoid GCC flow
1682 * analysis bugs spewing warnings.
1683 */
1684 if (freq_out)
1685 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1686 else
1687 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1688 wm8994->fll[id].out);
1689 if (ret < 0)
1690 return ret;
1691
1692 /* Gate the AIF clocks while we reclock */
1693 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1694 WM8994_AIF1CLK_ENA, 0);
1695 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1696 WM8994_AIF2CLK_ENA, 0);
1697
1698 /* We always need to disable the FLL while reconfiguring */
1699 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1700 WM8994_FLL1_ENA, 0);
1701
1702 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1703 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1704 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1705 WM8994_FLL1_OUTDIV_MASK |
1706 WM8994_FLL1_FRATIO_MASK, reg);
1707
1708 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1709
1710 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1711 WM8994_FLL1_N_MASK,
1712 fll.n << WM8994_FLL1_N_SHIFT);
1713
1714 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001715 WM8994_FLL1_REFCLK_DIV_MASK |
1716 WM8994_FLL1_REFCLK_SRC_MASK,
1717 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1718 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001719
1720 /* Enable (with fractional mode if required) */
1721 if (freq_out) {
1722 if (fll.k)
1723 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1724 else
1725 reg = WM8994_FLL1_ENA;
1726 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1727 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1728 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07001729
Mark Brownc7ebf932011-07-12 19:47:59 +09001730 if (wm8994->fll_locked_irq) {
1731 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
1732 msecs_to_jiffies(10));
1733 if (timeout == 0)
1734 dev_warn(codec->dev,
1735 "Timed out waiting for FLL lock\n");
1736 } else {
1737 msleep(5);
1738 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001739 }
1740
1741 wm8994->fll[id].in = freq_in;
1742 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001743 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001744
1745 /* Enable any gated AIF clocks */
1746 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1747 WM8994_AIF1CLK_ENA, aif1);
1748 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1749 WM8994_AIF2CLK_ENA, aif2);
1750
1751 configure_clock(codec);
1752
1753 return 0;
1754}
1755
Mark Brownc7ebf932011-07-12 19:47:59 +09001756static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
1757{
1758 struct completion *completion = data;
1759
1760 complete(completion);
1761
1762 return IRQ_HANDLED;
1763}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001764
Mark Brown66b47fd2010-07-08 11:25:43 +09001765static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1766
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001767static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1768 unsigned int freq_in, unsigned int freq_out)
1769{
1770 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1771}
1772
Mark Brown9e6e96a2010-01-29 17:47:12 +00001773static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1774 int clk_id, unsigned int freq, int dir)
1775{
1776 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001777 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09001778 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001779
1780 switch (dai->id) {
1781 case 1:
1782 case 2:
1783 break;
1784
1785 default:
1786 /* AIF3 shares clocking with AIF1/2 */
1787 return -EINVAL;
1788 }
1789
1790 switch (clk_id) {
1791 case WM8994_SYSCLK_MCLK1:
1792 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
1793 wm8994->mclk[0] = freq;
1794 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1795 dai->id, freq);
1796 break;
1797
1798 case WM8994_SYSCLK_MCLK2:
1799 /* TODO: Set GPIO AF */
1800 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
1801 wm8994->mclk[1] = freq;
1802 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1803 dai->id, freq);
1804 break;
1805
1806 case WM8994_SYSCLK_FLL1:
1807 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
1808 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
1809 break;
1810
1811 case WM8994_SYSCLK_FLL2:
1812 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
1813 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
1814 break;
1815
Mark Brown66b47fd2010-07-08 11:25:43 +09001816 case WM8994_SYSCLK_OPCLK:
1817 /* Special case - a division (times 10) is given and
1818 * no effect on main clocking.
1819 */
1820 if (freq) {
1821 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
1822 if (opclk_divs[i] == freq)
1823 break;
1824 if (i == ARRAY_SIZE(opclk_divs))
1825 return -EINVAL;
1826 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
1827 WM8994_OPCLK_DIV_MASK, i);
1828 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1829 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
1830 } else {
1831 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1832 WM8994_OPCLK_ENA, 0);
1833 }
1834
Mark Brown9e6e96a2010-01-29 17:47:12 +00001835 default:
1836 return -EINVAL;
1837 }
1838
1839 configure_clock(codec);
1840
1841 return 0;
1842}
1843
1844static int wm8994_set_bias_level(struct snd_soc_codec *codec,
1845 enum snd_soc_bias_level level)
1846{
Mark Brown3a423152010-11-26 15:21:06 +00001847 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01001848 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1849
Mark Brown9e6e96a2010-01-29 17:47:12 +00001850 switch (level) {
1851 case SND_SOC_BIAS_ON:
1852 break;
1853
1854 case SND_SOC_BIAS_PREPARE:
1855 /* VMID=2x40k */
1856 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1857 WM8994_VMID_SEL_MASK, 0x2);
1858 break;
1859
1860 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001861 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00001862 pm_runtime_get_sync(codec->dev);
1863
Mark Brown8bc3c2c2010-11-30 14:56:18 +00001864 switch (control->type) {
1865 case WM8994:
1866 if (wm8994->revision < 4) {
1867 /* Tweak DC servo and DSP
1868 * configuration for improved
1869 * performance. */
1870 snd_soc_write(codec, 0x102, 0x3);
1871 snd_soc_write(codec, 0x56, 0x3);
1872 snd_soc_write(codec, 0x817, 0);
1873 snd_soc_write(codec, 0x102, 0);
1874 }
1875 break;
1876
1877 case WM8958:
1878 if (wm8994->revision == 0) {
1879 /* Optimise performance for rev A */
1880 snd_soc_write(codec, 0x102, 0x3);
1881 snd_soc_write(codec, 0xcb, 0x81);
1882 snd_soc_write(codec, 0x817, 0);
1883 snd_soc_write(codec, 0x102, 0);
1884
1885 snd_soc_update_bits(codec,
1886 WM8958_CHARGE_PUMP_2,
1887 WM8958_CP_DISCH,
1888 WM8958_CP_DISCH);
1889 }
1890 break;
Mark Brownb6b05692010-08-13 12:58:20 +01001891 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001892
1893 /* Discharge LINEOUT1 & 2 */
1894 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1895 WM8994_LINEOUT1_DISCH |
1896 WM8994_LINEOUT2_DISCH,
1897 WM8994_LINEOUT1_DISCH |
1898 WM8994_LINEOUT2_DISCH);
1899
1900 /* Startup bias, VMID ramp & buffer */
1901 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1902 WM8994_STARTUP_BIAS_ENA |
1903 WM8994_VMID_BUF_ENA |
1904 WM8994_VMID_RAMP_MASK,
1905 WM8994_STARTUP_BIAS_ENA |
1906 WM8994_VMID_BUF_ENA |
1907 (0x11 << WM8994_VMID_RAMP_SHIFT));
1908
1909 /* Main bias enable, VMID=2x40k */
1910 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1911 WM8994_BIAS_ENA |
1912 WM8994_VMID_SEL_MASK,
1913 WM8994_BIAS_ENA | 0x2);
1914
1915 msleep(20);
1916 }
1917
1918 /* VMID=2x500k */
1919 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1920 WM8994_VMID_SEL_MASK, 0x4);
1921
1922 break;
1923
1924 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001925 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownd522ffb2010-03-30 14:29:14 +01001926 /* Switch over to startup biases */
1927 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1928 WM8994_BIAS_SRC |
1929 WM8994_STARTUP_BIAS_ENA |
1930 WM8994_VMID_BUF_ENA |
1931 WM8994_VMID_RAMP_MASK,
1932 WM8994_BIAS_SRC |
1933 WM8994_STARTUP_BIAS_ENA |
1934 WM8994_VMID_BUF_ENA |
1935 (1 << WM8994_VMID_RAMP_SHIFT));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001936
Mark Brownd522ffb2010-03-30 14:29:14 +01001937 /* Disable main biases */
1938 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1939 WM8994_BIAS_ENA |
1940 WM8994_VMID_SEL_MASK, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001941
Mark Brownd522ffb2010-03-30 14:29:14 +01001942 /* Discharge line */
1943 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1944 WM8994_LINEOUT1_DISCH |
1945 WM8994_LINEOUT2_DISCH,
1946 WM8994_LINEOUT1_DISCH |
1947 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001948
Mark Brownd522ffb2010-03-30 14:29:14 +01001949 msleep(5);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001950
Mark Brownd522ffb2010-03-30 14:29:14 +01001951 /* Switch off startup biases */
1952 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1953 WM8994_BIAS_SRC |
1954 WM8994_STARTUP_BIAS_ENA |
1955 WM8994_VMID_BUF_ENA |
1956 WM8994_VMID_RAMP_MASK, 0);
Mark Brown39fb51a2010-11-26 17:23:43 +00001957
Mark Brownfbbf5922011-03-11 18:09:04 +00001958 wm8994->cur_fw = NULL;
1959
Mark Brown39fb51a2010-11-26 17:23:43 +00001960 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01001961 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001962 break;
1963 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001964 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001965 return 0;
1966}
1967
1968static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1969{
1970 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00001971 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001972 int ms_reg;
1973 int aif1_reg;
1974 int ms = 0;
1975 int aif1 = 0;
1976
1977 switch (dai->id) {
1978 case 1:
1979 ms_reg = WM8994_AIF1_MASTER_SLAVE;
1980 aif1_reg = WM8994_AIF1_CONTROL_1;
1981 break;
1982 case 2:
1983 ms_reg = WM8994_AIF2_MASTER_SLAVE;
1984 aif1_reg = WM8994_AIF2_CONTROL_1;
1985 break;
1986 default:
1987 return -EINVAL;
1988 }
1989
1990 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1991 case SND_SOC_DAIFMT_CBS_CFS:
1992 break;
1993 case SND_SOC_DAIFMT_CBM_CFM:
1994 ms = WM8994_AIF1_MSTR;
1995 break;
1996 default:
1997 return -EINVAL;
1998 }
1999
2000 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2001 case SND_SOC_DAIFMT_DSP_B:
2002 aif1 |= WM8994_AIF1_LRCLK_INV;
2003 case SND_SOC_DAIFMT_DSP_A:
2004 aif1 |= 0x18;
2005 break;
2006 case SND_SOC_DAIFMT_I2S:
2007 aif1 |= 0x10;
2008 break;
2009 case SND_SOC_DAIFMT_RIGHT_J:
2010 break;
2011 case SND_SOC_DAIFMT_LEFT_J:
2012 aif1 |= 0x8;
2013 break;
2014 default:
2015 return -EINVAL;
2016 }
2017
2018 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2019 case SND_SOC_DAIFMT_DSP_A:
2020 case SND_SOC_DAIFMT_DSP_B:
2021 /* frame inversion not valid for DSP modes */
2022 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2023 case SND_SOC_DAIFMT_NB_NF:
2024 break;
2025 case SND_SOC_DAIFMT_IB_NF:
2026 aif1 |= WM8994_AIF1_BCLK_INV;
2027 break;
2028 default:
2029 return -EINVAL;
2030 }
2031 break;
2032
2033 case SND_SOC_DAIFMT_I2S:
2034 case SND_SOC_DAIFMT_RIGHT_J:
2035 case SND_SOC_DAIFMT_LEFT_J:
2036 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2037 case SND_SOC_DAIFMT_NB_NF:
2038 break;
2039 case SND_SOC_DAIFMT_IB_IF:
2040 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2041 break;
2042 case SND_SOC_DAIFMT_IB_NF:
2043 aif1 |= WM8994_AIF1_BCLK_INV;
2044 break;
2045 case SND_SOC_DAIFMT_NB_IF:
2046 aif1 |= WM8994_AIF1_LRCLK_INV;
2047 break;
2048 default:
2049 return -EINVAL;
2050 }
2051 break;
2052 default:
2053 return -EINVAL;
2054 }
2055
Mark Brownc4431df2010-11-26 15:21:07 +00002056 /* The AIF2 format configuration needs to be mirrored to AIF3
2057 * on WM8958 if it's in use so just do it all the time. */
2058 if (control->type == WM8958 && dai->id == 2)
2059 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2060 WM8994_AIF1_LRCLK_INV |
2061 WM8958_AIF3_FMT_MASK, aif1);
2062
Mark Brown9e6e96a2010-01-29 17:47:12 +00002063 snd_soc_update_bits(codec, aif1_reg,
2064 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2065 WM8994_AIF1_FMT_MASK,
2066 aif1);
2067 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2068 ms);
2069
2070 return 0;
2071}
2072
2073static struct {
2074 int val, rate;
2075} srs[] = {
2076 { 0, 8000 },
2077 { 1, 11025 },
2078 { 2, 12000 },
2079 { 3, 16000 },
2080 { 4, 22050 },
2081 { 5, 24000 },
2082 { 6, 32000 },
2083 { 7, 44100 },
2084 { 8, 48000 },
2085 { 9, 88200 },
2086 { 10, 96000 },
2087};
2088
2089static int fs_ratios[] = {
2090 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2091};
2092
2093static int bclk_divs[] = {
2094 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2095 640, 880, 960, 1280, 1760, 1920
2096};
2097
2098static int wm8994_hw_params(struct snd_pcm_substream *substream,
2099 struct snd_pcm_hw_params *params,
2100 struct snd_soc_dai *dai)
2101{
2102 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002103 struct wm8994 *control = codec->control_data;
Mark Brownb2c812e2010-04-14 15:35:19 +09002104 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002105 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002106 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002107 int bclk_reg;
2108 int lrclk_reg;
2109 int rate_reg;
2110 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002111 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002112 int bclk = 0;
2113 int lrclk = 0;
2114 int rate_val = 0;
2115 int id = dai->id - 1;
2116
2117 int i, cur_val, best_val, bclk_rate, best;
2118
2119 switch (dai->id) {
2120 case 1:
2121 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002122 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002123 bclk_reg = WM8994_AIF1_BCLK;
2124 rate_reg = WM8994_AIF1_RATE;
2125 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002126 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002127 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002128 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002129 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002130 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2131 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002132 break;
2133 case 2:
2134 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002135 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002136 bclk_reg = WM8994_AIF2_BCLK;
2137 rate_reg = WM8994_AIF2_RATE;
2138 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002139 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002140 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002141 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002142 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002143 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2144 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002145 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002146 case 3:
2147 switch (control->type) {
2148 case WM8958:
2149 aif1_reg = WM8958_AIF3_CONTROL_1;
2150 break;
2151 default:
2152 return 0;
2153 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002154 default:
2155 return -EINVAL;
2156 }
2157
2158 bclk_rate = params_rate(params) * 2;
2159 switch (params_format(params)) {
2160 case SNDRV_PCM_FORMAT_S16_LE:
2161 bclk_rate *= 16;
2162 break;
2163 case SNDRV_PCM_FORMAT_S20_3LE:
2164 bclk_rate *= 20;
2165 aif1 |= 0x20;
2166 break;
2167 case SNDRV_PCM_FORMAT_S24_LE:
2168 bclk_rate *= 24;
2169 aif1 |= 0x40;
2170 break;
2171 case SNDRV_PCM_FORMAT_S32_LE:
2172 bclk_rate *= 32;
2173 aif1 |= 0x60;
2174 break;
2175 default:
2176 return -EINVAL;
2177 }
2178
2179 /* Try to find an appropriate sample rate; look for an exact match. */
2180 for (i = 0; i < ARRAY_SIZE(srs); i++)
2181 if (srs[i].rate == params_rate(params))
2182 break;
2183 if (i == ARRAY_SIZE(srs))
2184 return -EINVAL;
2185 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2186
2187 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2188 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2189 dai->id, wm8994->aifclk[id], bclk_rate);
2190
Mark Brownb1e43d92010-12-07 17:14:56 +00002191 if (params_channels(params) == 1 &&
2192 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2193 aif2 |= WM8994_AIF1_MONO;
2194
Mark Brown9e6e96a2010-01-29 17:47:12 +00002195 if (wm8994->aifclk[id] == 0) {
2196 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2197 return -EINVAL;
2198 }
2199
2200 /* AIFCLK/fs ratio; look for a close match in either direction */
2201 best = 0;
2202 best_val = abs((fs_ratios[0] * params_rate(params))
2203 - wm8994->aifclk[id]);
2204 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2205 cur_val = abs((fs_ratios[i] * params_rate(params))
2206 - wm8994->aifclk[id]);
2207 if (cur_val >= best_val)
2208 continue;
2209 best = i;
2210 best_val = cur_val;
2211 }
2212 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2213 dai->id, fs_ratios[best]);
2214 rate_val |= best;
2215
2216 /* We may not get quite the right frequency if using
2217 * approximate clocks so look for the closest match that is
2218 * higher than the target (we need to ensure that there enough
2219 * BCLKs to clock out the samples).
2220 */
2221 best = 0;
2222 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002223 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002224 if (cur_val < 0) /* BCLK table is sorted */
2225 break;
2226 best = i;
2227 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002228 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002229 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2230 bclk_divs[best], bclk_rate);
2231 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2232
2233 lrclk = bclk_rate / params_rate(params);
2234 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2235 lrclk, bclk_rate / lrclk);
2236
2237 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002238 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002239 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2240 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2241 lrclk);
2242 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2243 WM8994_AIF1CLK_RATE_MASK, rate_val);
2244
2245 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2246 switch (dai->id) {
2247 case 1:
2248 wm8994->dac_rates[0] = params_rate(params);
2249 wm8994_set_retune_mobile(codec, 0);
2250 wm8994_set_retune_mobile(codec, 1);
2251 break;
2252 case 2:
2253 wm8994->dac_rates[1] = params_rate(params);
2254 wm8994_set_retune_mobile(codec, 2);
2255 break;
2256 }
2257 }
2258
2259 return 0;
2260}
2261
Mark Brownc4431df2010-11-26 15:21:07 +00002262static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2263 struct snd_pcm_hw_params *params,
2264 struct snd_soc_dai *dai)
2265{
2266 struct snd_soc_codec *codec = dai->codec;
2267 struct wm8994 *control = codec->control_data;
2268 int aif1_reg;
2269 int aif1 = 0;
2270
2271 switch (dai->id) {
2272 case 3:
2273 switch (control->type) {
2274 case WM8958:
2275 aif1_reg = WM8958_AIF3_CONTROL_1;
2276 break;
2277 default:
2278 return 0;
2279 }
2280 default:
2281 return 0;
2282 }
2283
2284 switch (params_format(params)) {
2285 case SNDRV_PCM_FORMAT_S16_LE:
2286 break;
2287 case SNDRV_PCM_FORMAT_S20_3LE:
2288 aif1 |= 0x20;
2289 break;
2290 case SNDRV_PCM_FORMAT_S24_LE:
2291 aif1 |= 0x40;
2292 break;
2293 case SNDRV_PCM_FORMAT_S32_LE:
2294 aif1 |= 0x60;
2295 break;
2296 default:
2297 return -EINVAL;
2298 }
2299
2300 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2301}
2302
Mark Brown9e6e96a2010-01-29 17:47:12 +00002303static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2304{
2305 struct snd_soc_codec *codec = codec_dai->codec;
2306 int mute_reg;
2307 int reg;
2308
2309 switch (codec_dai->id) {
2310 case 1:
2311 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2312 break;
2313 case 2:
2314 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2315 break;
2316 default:
2317 return -EINVAL;
2318 }
2319
2320 if (mute)
2321 reg = WM8994_AIF1DAC1_MUTE;
2322 else
2323 reg = 0;
2324
2325 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2326
2327 return 0;
2328}
2329
Mark Brown778a76e2010-03-22 22:05:10 +00002330static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2331{
2332 struct snd_soc_codec *codec = codec_dai->codec;
2333 int reg, val, mask;
2334
2335 switch (codec_dai->id) {
2336 case 1:
2337 reg = WM8994_AIF1_MASTER_SLAVE;
2338 mask = WM8994_AIF1_TRI;
2339 break;
2340 case 2:
2341 reg = WM8994_AIF2_MASTER_SLAVE;
2342 mask = WM8994_AIF2_TRI;
2343 break;
2344 case 3:
2345 reg = WM8994_POWER_MANAGEMENT_6;
2346 mask = WM8994_AIF3_TRI;
2347 break;
2348 default:
2349 return -EINVAL;
2350 }
2351
2352 if (tristate)
2353 val = mask;
2354 else
2355 val = 0;
2356
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002357 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002358}
2359
Mark Brown9e6e96a2010-01-29 17:47:12 +00002360#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2361
2362#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002363 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002364
2365static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
2366 .set_sysclk = wm8994_set_dai_sysclk,
2367 .set_fmt = wm8994_set_dai_fmt,
2368 .hw_params = wm8994_hw_params,
2369 .digital_mute = wm8994_aif_mute,
2370 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002371 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002372};
2373
2374static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
2375 .set_sysclk = wm8994_set_dai_sysclk,
2376 .set_fmt = wm8994_set_dai_fmt,
2377 .hw_params = wm8994_hw_params,
2378 .digital_mute = wm8994_aif_mute,
2379 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002380 .set_tristate = wm8994_set_tristate,
2381};
2382
2383static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002384 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002385 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002386};
2387
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002388static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002389 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002390 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002391 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002392 .playback = {
2393 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002394 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002395 .channels_max = 2,
2396 .rates = WM8994_RATES,
2397 .formats = WM8994_FORMATS,
2398 },
2399 .capture = {
2400 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002401 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002402 .channels_max = 2,
2403 .rates = WM8994_RATES,
2404 .formats = WM8994_FORMATS,
2405 },
2406 .ops = &wm8994_aif1_dai_ops,
2407 },
2408 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002409 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002410 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002411 .playback = {
2412 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002413 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002414 .channels_max = 2,
2415 .rates = WM8994_RATES,
2416 .formats = WM8994_FORMATS,
2417 },
2418 .capture = {
2419 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002420 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002421 .channels_max = 2,
2422 .rates = WM8994_RATES,
2423 .formats = WM8994_FORMATS,
2424 },
2425 .ops = &wm8994_aif2_dai_ops,
2426 },
2427 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002428 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002429 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002430 .playback = {
2431 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002432 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002433 .channels_max = 2,
2434 .rates = WM8994_RATES,
2435 .formats = WM8994_FORMATS,
2436 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002437 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002438 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002439 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002440 .channels_max = 2,
2441 .rates = WM8994_RATES,
2442 .formats = WM8994_FORMATS,
2443 },
Mark Brown778a76e2010-03-22 22:05:10 +00002444 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002445 }
2446};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002447
2448#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002449static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002450{
Mark Brownb2c812e2010-04-14 15:35:19 +09002451 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownca629922011-05-11 14:34:53 +02002452 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002453 int i, ret;
2454
Mark Brownca629922011-05-11 14:34:53 +02002455 switch (control->type) {
2456 case WM8994:
2457 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2458 break;
2459 case WM8958:
2460 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2461 WM8958_MICD_ENA, 0);
2462 break;
2463 }
2464
Mark Brown9e6e96a2010-01-29 17:47:12 +00002465 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2466 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002467 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002468 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002469 if (ret < 0)
2470 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2471 i + 1, ret);
2472 }
2473
2474 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2475
2476 return 0;
2477}
2478
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002479static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002480{
Mark Brownb2c812e2010-04-14 15:35:19 +09002481 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownca629922011-05-11 14:34:53 +02002482 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002483 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002484 unsigned int val, mask;
2485
2486 if (wm8994->revision < 4) {
2487 /* force a HW read */
2488 val = wm8994_reg_read(codec->control_data,
2489 WM8994_POWER_MANAGEMENT_5);
2490
2491 /* modify the cache only */
2492 codec->cache_only = 1;
2493 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2494 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2495 val &= mask;
2496 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2497 mask, val);
2498 codec->cache_only = 0;
2499 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002500
2501 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002502 ret = snd_soc_cache_sync(codec);
2503 if (ret != 0)
2504 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002505
2506 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2507
2508 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002509 if (!wm8994->fll_suspend[i].out)
2510 continue;
2511
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002512 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002513 wm8994->fll_suspend[i].src,
2514 wm8994->fll_suspend[i].in,
2515 wm8994->fll_suspend[i].out);
2516 if (ret < 0)
2517 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2518 i + 1, ret);
2519 }
2520
Mark Brownca629922011-05-11 14:34:53 +02002521 switch (control->type) {
2522 case WM8994:
2523 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2524 snd_soc_update_bits(codec, WM8994_MICBIAS,
2525 WM8994_MICD_ENA, WM8994_MICD_ENA);
2526 break;
2527 case WM8958:
2528 if (wm8994->jack_cb)
2529 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2530 WM8958_MICD_ENA, WM8958_MICD_ENA);
2531 break;
2532 }
2533
Mark Brown9e6e96a2010-01-29 17:47:12 +00002534 return 0;
2535}
2536#else
2537#define wm8994_suspend NULL
2538#define wm8994_resume NULL
2539#endif
2540
2541static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2542{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002543 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002544 struct wm8994_pdata *pdata = wm8994->pdata;
2545 struct snd_kcontrol_new controls[] = {
2546 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2547 wm8994->retune_mobile_enum,
2548 wm8994_get_retune_mobile_enum,
2549 wm8994_put_retune_mobile_enum),
2550 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2551 wm8994->retune_mobile_enum,
2552 wm8994_get_retune_mobile_enum,
2553 wm8994_put_retune_mobile_enum),
2554 SOC_ENUM_EXT("AIF2 EQ Mode",
2555 wm8994->retune_mobile_enum,
2556 wm8994_get_retune_mobile_enum,
2557 wm8994_put_retune_mobile_enum),
2558 };
2559 int ret, i, j;
2560 const char **t;
2561
2562 /* We need an array of texts for the enum API but the number
2563 * of texts is likely to be less than the number of
2564 * configurations due to the sample rate dependency of the
2565 * configurations. */
2566 wm8994->num_retune_mobile_texts = 0;
2567 wm8994->retune_mobile_texts = NULL;
2568 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2569 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2570 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2571 wm8994->retune_mobile_texts[j]) == 0)
2572 break;
2573 }
2574
2575 if (j != wm8994->num_retune_mobile_texts)
2576 continue;
2577
2578 /* Expand the array... */
2579 t = krealloc(wm8994->retune_mobile_texts,
2580 sizeof(char *) *
2581 (wm8994->num_retune_mobile_texts + 1),
2582 GFP_KERNEL);
2583 if (t == NULL)
2584 continue;
2585
2586 /* ...store the new entry... */
2587 t[wm8994->num_retune_mobile_texts] =
2588 pdata->retune_mobile_cfgs[i].name;
2589
2590 /* ...and remember the new version. */
2591 wm8994->num_retune_mobile_texts++;
2592 wm8994->retune_mobile_texts = t;
2593 }
2594
2595 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2596 wm8994->num_retune_mobile_texts);
2597
2598 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2599 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2600
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002601 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002602 ARRAY_SIZE(controls));
2603 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002604 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002605 "Failed to add ReTune Mobile controls: %d\n", ret);
2606}
2607
2608static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2609{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002610 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002611 struct wm8994_pdata *pdata = wm8994->pdata;
2612 int ret, i;
2613
2614 if (!pdata)
2615 return;
2616
2617 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2618 pdata->lineout2_diff,
2619 pdata->lineout1fb,
2620 pdata->lineout2fb,
2621 pdata->jd_scthr,
2622 pdata->jd_thr,
2623 pdata->micbias1_lvl,
2624 pdata->micbias2_lvl);
2625
2626 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2627
2628 if (pdata->num_drc_cfgs) {
2629 struct snd_kcontrol_new controls[] = {
2630 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2631 wm8994_get_drc_enum, wm8994_put_drc_enum),
2632 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2633 wm8994_get_drc_enum, wm8994_put_drc_enum),
2634 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2635 wm8994_get_drc_enum, wm8994_put_drc_enum),
2636 };
2637
2638 /* We need an array of texts for the enum API */
2639 wm8994->drc_texts = kmalloc(sizeof(char *)
2640 * pdata->num_drc_cfgs, GFP_KERNEL);
2641 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002642 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002643 "Failed to allocate %d DRC config texts\n",
2644 pdata->num_drc_cfgs);
2645 return;
2646 }
2647
2648 for (i = 0; i < pdata->num_drc_cfgs; i++)
2649 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2650
2651 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2652 wm8994->drc_enum.texts = wm8994->drc_texts;
2653
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002654 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002655 ARRAY_SIZE(controls));
2656 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002657 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002658 "Failed to add DRC mode controls: %d\n", ret);
2659
2660 for (i = 0; i < WM8994_NUM_DRC; i++)
2661 wm8994_set_drc(codec, i);
2662 }
2663
2664 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2665 pdata->num_retune_mobile_cfgs);
2666
2667 if (pdata->num_retune_mobile_cfgs)
2668 wm8994_handle_retune_mobile_pdata(wm8994);
2669 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002670 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002671 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002672
2673 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2674 if (pdata->micbias[i]) {
2675 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2676 pdata->micbias[i] & 0xffff);
2677 }
2678 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002679}
2680
Mark Brown88766982010-03-29 20:57:12 +01002681/**
2682 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2683 *
2684 * @codec: WM8994 codec
2685 * @jack: jack to report detection events on
2686 * @micbias: microphone bias to detect on
2687 * @det: value to report for presence detection
2688 * @shrt: value to report for short detection
2689 *
2690 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2691 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002692 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002693 * be configured using snd_soc_jack_add_gpios() instead.
2694 *
2695 * Configuration of detection levels is available via the micbias1_lvl
2696 * and micbias2_lvl platform data members.
2697 */
2698int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2699 int micbias, int det, int shrt)
2700{
Mark Brownb2c812e2010-04-14 15:35:19 +09002701 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002702 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002703 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002704 int reg;
2705
Mark Brown3a423152010-11-26 15:21:06 +00002706 if (control->type != WM8994)
2707 return -EINVAL;
2708
Mark Brown88766982010-03-29 20:57:12 +01002709 switch (micbias) {
2710 case 1:
2711 micdet = &wm8994->micdet[0];
2712 break;
2713 case 2:
2714 micdet = &wm8994->micdet[1];
2715 break;
2716 default:
2717 return -EINVAL;
2718 }
2719
2720 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2721 micbias, det, shrt);
2722
2723 /* Store the configuration */
2724 micdet->jack = jack;
2725 micdet->det = det;
2726 micdet->shrt = shrt;
2727
2728 /* If either of the jacks is set up then enable detection */
2729 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2730 reg = WM8994_MICD_ENA;
2731 else
2732 reg = 0;
2733
2734 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2735
2736 return 0;
2737}
2738EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2739
2740static irqreturn_t wm8994_mic_irq(int irq, void *data)
2741{
2742 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002743 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002744 int reg;
2745 int report;
2746
Mark Brown7116f452010-12-29 13:05:21 +00002747#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002748 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002749#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002750
Mark Brown88766982010-03-29 20:57:12 +01002751 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2752 if (reg < 0) {
2753 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2754 reg);
2755 return IRQ_HANDLED;
2756 }
2757
2758 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
2759
2760 report = 0;
2761 if (reg & WM8994_MIC1_DET_STS)
2762 report |= priv->micdet[0].det;
2763 if (reg & WM8994_MIC1_SHRT_STS)
2764 report |= priv->micdet[0].shrt;
2765 snd_soc_jack_report(priv->micdet[0].jack, report,
2766 priv->micdet[0].det | priv->micdet[0].shrt);
2767
2768 report = 0;
2769 if (reg & WM8994_MIC2_DET_STS)
2770 report |= priv->micdet[1].det;
2771 if (reg & WM8994_MIC2_SHRT_STS)
2772 report |= priv->micdet[1].shrt;
2773 snd_soc_jack_report(priv->micdet[1].jack, report,
2774 priv->micdet[1].det | priv->micdet[1].shrt);
2775
2776 return IRQ_HANDLED;
2777}
2778
Mark Brown821edd22010-11-26 15:21:09 +00002779/* Default microphone detection handler for WM8958 - the user can
2780 * override this if they wish.
2781 */
2782static void wm8958_default_micdet(u16 status, void *data)
2783{
2784 struct snd_soc_codec *codec = data;
2785 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2786 int report = 0;
2787
2788 /* If nothing present then clear our statuses */
Mark Brown864c4bd2011-02-21 20:51:13 -08002789 if (!(status & WM8958_MICD_STS))
Mark Brown821edd22010-11-26 15:21:09 +00002790 goto done;
Mark Brown821edd22010-11-26 15:21:09 +00002791
Mark Brown864c4bd2011-02-21 20:51:13 -08002792 report = SND_JACK_MICROPHONE;
Mark Brown821edd22010-11-26 15:21:09 +00002793
2794 /* Everything else is buttons; just assign slots */
Mark Brown864c4bd2011-02-21 20:51:13 -08002795 if (status & 0x1c0)
Mark Brown821edd22010-11-26 15:21:09 +00002796 report |= SND_JACK_BTN_0;
Mark Brown821edd22010-11-26 15:21:09 +00002797
2798done:
Mark Brown406e56c2011-02-21 20:41:25 -08002799 snd_soc_jack_report(wm8994->micdet[0].jack, report,
Mark Brown864c4bd2011-02-21 20:51:13 -08002800 SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
Mark Brown821edd22010-11-26 15:21:09 +00002801}
2802
2803/**
2804 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
2805 *
2806 * @codec: WM8958 codec
2807 * @jack: jack to report detection events on
2808 *
2809 * Enable microphone detection functionality for the WM8958. By
2810 * default simple detection which supports the detection of up to 6
2811 * buttons plus video and microphone functionality is supported.
2812 *
2813 * The WM8958 has an advanced jack detection facility which is able to
2814 * support complex accessory detection, especially when used in
2815 * conjunction with external circuitry. In order to provide maximum
2816 * flexiblity a callback is provided which allows a completely custom
2817 * detection algorithm.
2818 */
2819int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2820 wm8958_micdet_cb cb, void *cb_data)
2821{
2822 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2823 struct wm8994 *control = codec->control_data;
2824
2825 if (control->type != WM8958)
2826 return -EINVAL;
2827
2828 if (jack) {
2829 if (!cb) {
2830 dev_dbg(codec->dev, "Using default micdet callback\n");
2831 cb = wm8958_default_micdet;
2832 cb_data = codec;
2833 }
2834
2835 wm8994->micdet[0].jack = jack;
2836 wm8994->jack_cb = cb;
2837 wm8994->jack_cb_data = cb_data;
2838
2839 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2840 WM8958_MICD_ENA, WM8958_MICD_ENA);
2841 } else {
2842 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2843 WM8958_MICD_ENA, 0);
2844 }
2845
2846 return 0;
2847}
2848EXPORT_SYMBOL_GPL(wm8958_mic_detect);
2849
2850static irqreturn_t wm8958_mic_irq(int irq, void *data)
2851{
2852 struct wm8994_priv *wm8994 = data;
2853 struct snd_soc_codec *codec = wm8994->codec;
2854 int reg;
2855
2856 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
2857 if (reg < 0) {
2858 dev_err(codec->dev, "Failed to read mic detect status: %d\n",
2859 reg);
2860 return IRQ_NONE;
2861 }
2862
2863 if (!(reg & WM8958_MICD_VALID)) {
2864 dev_dbg(codec->dev, "Mic detect data not valid\n");
2865 goto out;
2866 }
2867
Mark Brown7116f452010-12-29 13:05:21 +00002868#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002869 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002870#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002871
Mark Brown821edd22010-11-26 15:21:09 +00002872 if (wm8994->jack_cb)
2873 wm8994->jack_cb(reg, wm8994->jack_cb_data);
2874 else
2875 dev_warn(codec->dev, "Accessory detection with no callback\n");
2876
2877out:
2878 return IRQ_HANDLED;
2879}
2880
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002881static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002882{
Mark Brown3a423152010-11-26 15:21:06 +00002883 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002884 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002885 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01002886 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002887
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002888 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00002889 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002890
2891 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002892 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002893 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09002894 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002895
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002896 wm8994->pdata = dev_get_platdata(codec->dev->parent);
2897 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002898
Mark Brownc7ebf932011-07-12 19:47:59 +09002899 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
2900 init_completion(&wm8994->fll_locked[i]);
2901
Mark Brown9b7c5252011-02-17 20:05:44 -08002902 if (wm8994->pdata && wm8994->pdata->micdet_irq)
2903 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
2904 else if (wm8994->pdata && wm8994->pdata->irq_base)
2905 wm8994->micdet_irq = wm8994->pdata->irq_base +
2906 WM8994_IRQ_MIC1_DET;
2907
Mark Brown39fb51a2010-11-26 17:23:43 +00002908 pm_runtime_enable(codec->dev);
2909 pm_runtime_resume(codec->dev);
2910
Mark Brownca9aef52010-11-26 17:23:41 +00002911 /* Read our current status back from the chip - we don't want to
2912 * reset as this may interfere with the GPIO or LDO operation. */
2913 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00002914 if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
Mark Brownca9aef52010-11-26 17:23:41 +00002915 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002916
Mark Brownca9aef52010-11-26 17:23:41 +00002917 ret = wm8994_reg_read(codec->control_data, i);
2918 if (ret <= 0)
2919 continue;
2920
2921 ret = snd_soc_cache_write(codec, i, ret);
2922 if (ret != 0) {
2923 dev_err(codec->dev,
2924 "Failed to initialise cache for 0x%x: %d\n",
2925 i, ret);
2926 goto err;
2927 }
2928 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002929
2930 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01002931 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00002932 switch (control->type) {
2933 case WM8994:
2934 switch (wm8994->revision) {
2935 case 2:
2936 case 3:
2937 wm8994->hubs.dcs_codes = -5;
2938 wm8994->hubs.hp_startup_mode = 1;
2939 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01002940 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00002941 break;
2942 default:
2943 wm8994->hubs.dcs_readback_mode = 1;
2944 break;
2945 }
2946
2947 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01002948 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002949 break;
Mark Brown3a423152010-11-26 15:21:06 +00002950
Mark Brown9e6e96a2010-01-29 17:47:12 +00002951 default:
2952 break;
2953 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002954
Mark Brownb30ead52011-07-12 15:47:17 +09002955 ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
2956 wm_hubs_dcs_done, "DC servo done",
2957 &wm8994->hubs);
2958 if (ret == 0)
2959 wm8994->hubs.dcs_done_irq = true;
2960
Mark Brown3a423152010-11-26 15:21:06 +00002961 switch (control->type) {
2962 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08002963 if (wm8994->micdet_irq) {
2964 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
2965 wm8994_mic_irq,
2966 IRQF_TRIGGER_RISING,
2967 "Mic1 detect",
2968 wm8994);
2969 if (ret != 0)
2970 dev_warn(codec->dev,
2971 "Failed to request Mic1 detect IRQ: %d\n",
2972 ret);
2973 }
Mark Brown88766982010-03-29 20:57:12 +01002974
Mark Brown3a423152010-11-26 15:21:06 +00002975 ret = wm8994_request_irq(codec->control_data,
2976 WM8994_IRQ_MIC1_SHRT,
2977 wm8994_mic_irq, "Mic 1 short",
2978 wm8994);
2979 if (ret != 0)
2980 dev_warn(codec->dev,
2981 "Failed to request Mic1 short IRQ: %d\n",
2982 ret);
Mark Brown88766982010-03-29 20:57:12 +01002983
Mark Brown3a423152010-11-26 15:21:06 +00002984 ret = wm8994_request_irq(codec->control_data,
2985 WM8994_IRQ_MIC2_DET,
2986 wm8994_mic_irq, "Mic 2 detect",
2987 wm8994);
2988 if (ret != 0)
2989 dev_warn(codec->dev,
2990 "Failed to request Mic2 detect IRQ: %d\n",
2991 ret);
Mark Brown88766982010-03-29 20:57:12 +01002992
Mark Brown3a423152010-11-26 15:21:06 +00002993 ret = wm8994_request_irq(codec->control_data,
2994 WM8994_IRQ_MIC2_SHRT,
2995 wm8994_mic_irq, "Mic 2 short",
2996 wm8994);
2997 if (ret != 0)
2998 dev_warn(codec->dev,
2999 "Failed to request Mic2 short IRQ: %d\n",
3000 ret);
3001 break;
Mark Brown821edd22010-11-26 15:21:09 +00003002
3003 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003004 if (wm8994->micdet_irq) {
3005 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3006 wm8958_mic_irq,
3007 IRQF_TRIGGER_RISING,
3008 "Mic detect",
3009 wm8994);
3010 if (ret != 0)
3011 dev_warn(codec->dev,
3012 "Failed to request Mic detect IRQ: %d\n",
3013 ret);
3014 }
Mark Brown3a423152010-11-26 15:21:06 +00003015 }
Mark Brown88766982010-03-29 20:57:12 +01003016
Mark Brownc7ebf932011-07-12 19:47:59 +09003017 wm8994->fll_locked_irq = true;
3018 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
3019 ret = wm8994_request_irq(codec->control_data,
3020 WM8994_IRQ_FLL1_LOCK + i,
3021 wm8994_fll_locked_irq, "FLL lock",
3022 &wm8994->fll_locked[i]);
3023 if (ret != 0)
3024 wm8994->fll_locked_irq = false;
3025 }
3026
Mark Brown9e6e96a2010-01-29 17:47:12 +00003027 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3028 * configured on init - if a system wants to do this dynamically
3029 * at runtime we can deal with that then.
3030 */
3031 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
3032 if (ret < 0) {
3033 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003034 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003035 }
3036 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3037 wm8994->lrclk_shared[0] = 1;
3038 wm8994_dai[0].symmetric_rates = 1;
3039 } else {
3040 wm8994->lrclk_shared[0] = 0;
3041 }
3042
3043 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
3044 if (ret < 0) {
3045 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003046 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003047 }
3048 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3049 wm8994->lrclk_shared[1] = 1;
3050 wm8994_dai[1].symmetric_rates = 1;
3051 } else {
3052 wm8994->lrclk_shared[1] = 0;
3053 }
3054
Mark Brown9e6e96a2010-01-29 17:47:12 +00003055 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3056
Mark Brown9e6e96a2010-01-29 17:47:12 +00003057 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003058 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3059 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003060 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3061 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003062 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3063 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003064 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3065 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003066 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3067 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003068 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3069 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003070 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3071 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003072 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3073 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003074 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3075 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003076 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3077 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003078 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3079 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003080 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3081 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003082 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3083 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003084 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3085 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003086 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3087 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003088 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3089 WM8994_DAC2_VU, WM8994_DAC2_VU);
3090
3091 /* Set the low bit of the 3D stereo depth so TLV matches */
3092 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3093 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3094 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3095 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3096 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3097 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3098 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3099 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3100 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3101
Mark Brown5b739672011-07-06 00:08:43 -07003102 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3103 * use this; it only affects behaviour on idle TDM clock
3104 * cycles. */
3105 switch (control->type) {
3106 case WM8994:
3107 case WM8958:
3108 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3109 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3110 break;
3111 default:
3112 break;
3113 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003114
Mark Brown9e6e96a2010-01-29 17:47:12 +00003115 wm8994_update_class_w(codec);
3116
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003117 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003118
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003119 wm_hubs_add_analogue_controls(codec);
3120 snd_soc_add_controls(codec, wm8994_snd_controls,
3121 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003122 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003123 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003124
3125 switch (control->type) {
3126 case WM8994:
3127 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3128 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003129 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003130 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3131 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003132 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3133 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003134 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3135 ARRAY_SIZE(wm8994_dac_revd_widgets));
3136 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003137 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3138 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003139 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3140 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003141 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3142 ARRAY_SIZE(wm8994_dac_widgets));
3143 }
Mark Brownc4431df2010-11-26 15:21:07 +00003144 break;
3145 case WM8958:
3146 snd_soc_add_controls(codec, wm8958_snd_controls,
3147 ARRAY_SIZE(wm8958_snd_controls));
3148 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3149 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003150 if (wm8994->revision < 1) {
3151 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3152 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3153 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3154 ARRAY_SIZE(wm8994_adc_revd_widgets));
3155 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3156 ARRAY_SIZE(wm8994_dac_revd_widgets));
3157 } else {
3158 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3159 ARRAY_SIZE(wm8994_lateclk_widgets));
3160 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3161 ARRAY_SIZE(wm8994_adc_widgets));
3162 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3163 ARRAY_SIZE(wm8994_dac_widgets));
3164 }
Mark Brownc4431df2010-11-26 15:21:07 +00003165 break;
3166 }
3167
3168
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003169 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003170 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003171
Mark Brownc4431df2010-11-26 15:21:07 +00003172 switch (control->type) {
3173 case WM8994:
3174 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3175 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003176
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003177 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003178 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3179 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003180 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3181 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3182 } else {
3183 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3184 ARRAY_SIZE(wm8994_lateclk_intercon));
3185 }
Mark Brownc4431df2010-11-26 15:21:07 +00003186 break;
3187 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003188 if (wm8994->revision < 1) {
3189 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3190 ARRAY_SIZE(wm8994_revd_intercon));
3191 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3192 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3193 } else {
3194 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3195 ARRAY_SIZE(wm8994_lateclk_intercon));
3196 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3197 ARRAY_SIZE(wm8958_intercon));
3198 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003199
3200 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003201 break;
3202 }
3203
Mark Brown9e6e96a2010-01-29 17:47:12 +00003204 return 0;
3205
Mark Brown88766982010-03-29 20:57:12 +01003206err_irq:
3207 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
3208 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
3209 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003210 if (wm8994->micdet_irq)
3211 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003212 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3213 wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
3214 &wm8994->fll_locked[i]);
Mark Brownb30ead52011-07-12 15:47:17 +09003215 wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3216 &wm8994->hubs);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003217err:
3218 kfree(wm8994);
3219 return ret;
3220}
3221
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003222static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003223{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003224 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00003225 struct wm8994 *control = codec->control_data;
Mark Brownc7ebf932011-07-12 19:47:59 +09003226 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003227
3228 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003229
Mark Brown39fb51a2010-11-26 17:23:43 +00003230 pm_runtime_disable(codec->dev);
3231
Mark Brownc7ebf932011-07-12 19:47:59 +09003232 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3233 wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
3234 &wm8994->fll_locked[i]);
3235
Mark Brownb30ead52011-07-12 15:47:17 +09003236 wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3237 &wm8994->hubs);
3238
Mark Brown3a423152010-11-26 15:21:06 +00003239 switch (control->type) {
3240 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003241 if (wm8994->micdet_irq)
3242 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown3a423152010-11-26 15:21:06 +00003243 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3244 wm8994);
3245 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3246 wm8994);
3247 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3248 wm8994);
3249 break;
Mark Brown821edd22010-11-26 15:21:09 +00003250
3251 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003252 if (wm8994->micdet_irq)
3253 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003254 break;
Mark Brown3a423152010-11-26 15:21:06 +00003255 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003256 if (wm8994->mbc)
3257 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003258 if (wm8994->mbc_vss)
3259 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003260 if (wm8994->enh_eq)
3261 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003262 kfree(wm8994->retune_mobile_texts);
3263 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003264 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003265
3266 return 0;
3267}
3268
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003269static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3270 .probe = wm8994_codec_probe,
3271 .remove = wm8994_codec_remove,
3272 .suspend = wm8994_suspend,
3273 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003274 .read = wm8994_read,
3275 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003276 .readable_register = wm8994_readable,
3277 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003278 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003279
3280 .reg_cache_size = WM8994_CACHE_SIZE,
3281 .reg_cache_default = wm8994_reg_defaults,
3282 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003283 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003284};
3285
3286static int __devinit wm8994_probe(struct platform_device *pdev)
3287{
3288 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3289 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3290}
3291
3292static int __devexit wm8994_remove(struct platform_device *pdev)
3293{
3294 snd_soc_unregister_codec(&pdev->dev);
3295 return 0;
3296}
3297
Mark Brown9e6e96a2010-01-29 17:47:12 +00003298static struct platform_driver wm8994_codec_driver = {
3299 .driver = {
3300 .name = "wm8994-codec",
3301 .owner = THIS_MODULE,
3302 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003303 .probe = wm8994_probe,
3304 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003305};
3306
3307static __init int wm8994_init(void)
3308{
3309 return platform_driver_register(&wm8994_codec_driver);
3310}
3311module_init(wm8994_init);
3312
3313static __exit void wm8994_exit(void)
3314{
3315 platform_driver_unregister(&wm8994_codec_driver);
3316}
3317module_exit(wm8994_exit);
3318
3319
3320MODULE_DESCRIPTION("ASoC WM8994 driver");
3321MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3322MODULE_LICENSE("GPL");
3323MODULE_ALIAS("platform:wm8994-codec");