blob: 6cfc28a25eb3c41cca4f24b91ba575fd8d12c48d [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Giridhar Malavalide7c5d02010-07-23 15:28:36 +05003 * Copyright (c) 2003-2010 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Andrew Vasquezfa90c542005-10-27 11:10:08 -07005 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007
8#include "qla_def.h"
9
Linus Torvalds1da177e2005-04-16 15:20:36 -070010/*
11 * Driver debug definitions.
12 */
13/* #define QL_DEBUG_LEVEL_1 */ /* Output register accesses to COM1 */
14/* #define QL_DEBUG_LEVEL_2 */ /* Output error msgs to COM1 */
15/* #define QL_DEBUG_LEVEL_3 */ /* Output function trace msgs to COM1 */
16/* #define QL_DEBUG_LEVEL_4 */ /* Output NVRAM trace msgs to COM1 */
17/* #define QL_DEBUG_LEVEL_5 */ /* Output ring trace msgs to COM1 */
18/* #define QL_DEBUG_LEVEL_6 */ /* Output WATCHDOG timer trace to COM1 */
19/* #define QL_DEBUG_LEVEL_7 */ /* Output RISC load trace msgs to COM1 */
20/* #define QL_DEBUG_LEVEL_8 */ /* Output ring saturation msgs to COM1 */
21/* #define QL_DEBUG_LEVEL_9 */ /* Output IOCTL trace msgs */
22/* #define QL_DEBUG_LEVEL_10 */ /* Output IOCTL error msgs */
23/* #define QL_DEBUG_LEVEL_11 */ /* Output Mbx Cmd trace msgs */
24/* #define QL_DEBUG_LEVEL_12 */ /* Output IP trace msgs */
25/* #define QL_DEBUG_LEVEL_13 */ /* Output fdmi function trace msgs */
26/* #define QL_DEBUG_LEVEL_14 */ /* Output RSCN trace msgs */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -070027/* #define QL_DEBUG_LEVEL_15 */ /* Output NPIV trace msgs */
Harihara Kadayam4d4df192008-04-03 13:13:26 -070028/* #define QL_DEBUG_LEVEL_16 */ /* Output ISP84XX trace msgs */
Andrew Vasquez85880802009-12-15 21:29:46 -080029/* #define QL_DEBUG_LEVEL_17 */ /* Output EEH trace messages */
Arun Easibad75002010-05-04 15:01:30 -070030/* #define QL_DEBUG_LEVEL_18 */ /* Output T10 CRC trace messages */
31
32/* #define QL_PRINTK_BUF */ /* Captures printk to buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34/*
35* Macros use for debugging the driver.
36*/
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Andrew Vasquez11010fe2006-10-06 09:54:59 -070038#define DEBUG(x) do { if (ql2xextended_error_logging) { x; } } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40#if defined(QL_DEBUG_LEVEL_1)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070041#define DEBUG1(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070043#define DEBUG1(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#endif
45
Andrew Vasquez11010fe2006-10-06 09:54:59 -070046#define DEBUG2(x) do { if (ql2xextended_error_logging) { x; } } while (0)
47#define DEBUG2_3(x) do { if (ql2xextended_error_logging) { x; } } while (0)
48#define DEBUG2_3_11(x) do { if (ql2xextended_error_logging) { x; } } while (0)
49#define DEBUG2_9_10(x) do { if (ql2xextended_error_logging) { x; } } while (0)
50#define DEBUG2_11(x) do { if (ql2xextended_error_logging) { x; } } while (0)
51#define DEBUG2_13(x) do { if (ql2xextended_error_logging) { x; } } while (0)
Harihara Kadayam4d4df192008-04-03 13:13:26 -070052#define DEBUG2_16(x) do { if (ql2xextended_error_logging) { x; } } while (0)
Anirban Chakraborty73208df2008-12-09 16:45:39 -080053#define DEBUG2_17(x) do { if (ql2xextended_error_logging) { x; } } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
55#if defined(QL_DEBUG_LEVEL_3)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070056#define DEBUG3(x) do {x;} while (0)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070057#define DEBUG3_11(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070059#define DEBUG3(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#endif
61
62#if defined(QL_DEBUG_LEVEL_4)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070063#define DEBUG4(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070065#define DEBUG4(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#endif
67
68#if defined(QL_DEBUG_LEVEL_5)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070069#define DEBUG5(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070071#define DEBUG5(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#endif
73
74#if defined(QL_DEBUG_LEVEL_7)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070075#define DEBUG7(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070077#define DEBUG7(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#endif
79
80#if defined(QL_DEBUG_LEVEL_9)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070081#define DEBUG9(x) do {x;} while (0)
82#define DEBUG9_10(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070084#define DEBUG9(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#endif
86
87#if defined(QL_DEBUG_LEVEL_10)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070088#define DEBUG10(x) do {x;} while (0)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070089#define DEBUG9_10(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070091#define DEBUG10(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 #if !defined(DEBUG9_10)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070093 #define DEBUG9_10(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 #endif
95#endif
96
97#if defined(QL_DEBUG_LEVEL_11)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070098#define DEBUG11(x) do{x;} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099#if !defined(DEBUG3_11)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700100#define DEBUG3_11(x) do{x;} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#endif
102#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700103#define DEBUG11(x) do{} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 #if !defined(QL_DEBUG_LEVEL_3)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700105 #define DEBUG3_11(x) do{} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 #endif
107#endif
108
109#if defined(QL_DEBUG_LEVEL_12)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700110#define DEBUG12(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700112#define DEBUG12(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#endif
114
115#if defined(QL_DEBUG_LEVEL_13)
116#define DEBUG13(x) do {x;} while (0)
117#else
118#define DEBUG13(x) do {} while (0)
119#endif
120
121#if defined(QL_DEBUG_LEVEL_14)
122#define DEBUG14(x) do {x;} while (0)
123#else
124#define DEBUG14(x) do {} while (0)
125#endif
126
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700127#if defined(QL_DEBUG_LEVEL_15)
128#define DEBUG15(x) do {x;} while (0)
129#else
130#define DEBUG15(x) do {} while (0)
131#endif
132
Harihara Kadayam4d4df192008-04-03 13:13:26 -0700133#if defined(QL_DEBUG_LEVEL_16)
134#define DEBUG16(x) do {x;} while (0)
135#else
136#define DEBUG16(x) do {} while (0)
137#endif
Andrew Vasquez85880802009-12-15 21:29:46 -0800138
139#if defined(QL_DEBUG_LEVEL_17)
140#define DEBUG17(x) do {x;} while (0)
141#else
142#define DEBUG17(x) do {} while (0)
143#endif
144
Arun Easibad75002010-05-04 15:01:30 -0700145#if defined(QL_DEBUG_LEVEL_18)
146#define DEBUG18(x) do {if (ql2xextended_error_logging) x; } while (0)
147#else
148#define DEBUG18(x) do {} while (0)
149#endif
150
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152/*
153 * Firmware Dump structure definition
154 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156struct qla2300_fw_dump {
157 uint16_t hccr;
158 uint16_t pbiu_reg[8];
159 uint16_t risc_host_reg[8];
160 uint16_t mailbox_reg[32];
161 uint16_t resp_dma_reg[32];
162 uint16_t dma_reg[48];
163 uint16_t risc_hdw_reg[16];
164 uint16_t risc_gp0_reg[16];
165 uint16_t risc_gp1_reg[16];
166 uint16_t risc_gp2_reg[16];
167 uint16_t risc_gp3_reg[16];
168 uint16_t risc_gp4_reg[16];
169 uint16_t risc_gp5_reg[16];
170 uint16_t risc_gp6_reg[16];
171 uint16_t risc_gp7_reg[16];
172 uint16_t frame_buf_hdw_reg[64];
173 uint16_t fpm_b0_reg[64];
174 uint16_t fpm_b1_reg[64];
175 uint16_t risc_ram[0xf800];
176 uint16_t stack_ram[0x1000];
177 uint16_t data_ram[1];
178};
179
180struct qla2100_fw_dump {
181 uint16_t hccr;
182 uint16_t pbiu_reg[8];
183 uint16_t mailbox_reg[32];
184 uint16_t dma_reg[48];
185 uint16_t risc_hdw_reg[16];
186 uint16_t risc_gp0_reg[16];
187 uint16_t risc_gp1_reg[16];
188 uint16_t risc_gp2_reg[16];
189 uint16_t risc_gp3_reg[16];
190 uint16_t risc_gp4_reg[16];
191 uint16_t risc_gp5_reg[16];
192 uint16_t risc_gp6_reg[16];
193 uint16_t risc_gp7_reg[16];
194 uint16_t frame_buf_hdw_reg[16];
195 uint16_t fpm_b0_reg[64];
196 uint16_t fpm_b1_reg[64];
197 uint16_t risc_ram[0xf000];
198};
199
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700200struct qla24xx_fw_dump {
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800201 uint32_t host_status;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700202 uint32_t host_reg[32];
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800203 uint32_t shadow_reg[7];
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700204 uint16_t mailbox_reg[32];
205 uint32_t xseq_gp_reg[128];
206 uint32_t xseq_0_reg[16];
207 uint32_t xseq_1_reg[16];
208 uint32_t rseq_gp_reg[128];
209 uint32_t rseq_0_reg[16];
210 uint32_t rseq_1_reg[16];
211 uint32_t rseq_2_reg[16];
212 uint32_t cmd_dma_reg[16];
213 uint32_t req0_dma_reg[15];
214 uint32_t resp0_dma_reg[15];
215 uint32_t req1_dma_reg[15];
216 uint32_t xmt0_dma_reg[32];
217 uint32_t xmt1_dma_reg[32];
218 uint32_t xmt2_dma_reg[32];
219 uint32_t xmt3_dma_reg[32];
220 uint32_t xmt4_dma_reg[32];
221 uint32_t xmt_data_dma_reg[16];
222 uint32_t rcvt0_data_dma_reg[32];
223 uint32_t rcvt1_data_dma_reg[32];
224 uint32_t risc_gp_reg[128];
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700225 uint32_t lmc_reg[112];
226 uint32_t fpm_hdw_reg[192];
227 uint32_t fb_hdw_reg[176];
228 uint32_t code_ram[0x2000];
229 uint32_t ext_mem[1];
230};
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700231
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700232struct qla25xx_fw_dump {
233 uint32_t host_status;
Andrew Vasquezb5836922007-09-20 14:07:39 -0700234 uint32_t host_risc_reg[32];
235 uint32_t pcie_regs[4];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700236 uint32_t host_reg[32];
237 uint32_t shadow_reg[11];
238 uint32_t risc_io_reg;
239 uint16_t mailbox_reg[32];
240 uint32_t xseq_gp_reg[128];
241 uint32_t xseq_0_reg[48];
242 uint32_t xseq_1_reg[16];
243 uint32_t rseq_gp_reg[128];
244 uint32_t rseq_0_reg[32];
245 uint32_t rseq_1_reg[16];
246 uint32_t rseq_2_reg[16];
247 uint32_t aseq_gp_reg[128];
248 uint32_t aseq_0_reg[32];
249 uint32_t aseq_1_reg[16];
250 uint32_t aseq_2_reg[16];
251 uint32_t cmd_dma_reg[16];
252 uint32_t req0_dma_reg[15];
253 uint32_t resp0_dma_reg[15];
254 uint32_t req1_dma_reg[15];
255 uint32_t xmt0_dma_reg[32];
256 uint32_t xmt1_dma_reg[32];
257 uint32_t xmt2_dma_reg[32];
258 uint32_t xmt3_dma_reg[32];
259 uint32_t xmt4_dma_reg[32];
260 uint32_t xmt_data_dma_reg[16];
261 uint32_t rcvt0_data_dma_reg[32];
262 uint32_t rcvt1_data_dma_reg[32];
263 uint32_t risc_gp_reg[128];
264 uint32_t lmc_reg[128];
265 uint32_t fpm_hdw_reg[192];
266 uint32_t fb_hdw_reg[192];
267 uint32_t code_ram[0x2000];
268 uint32_t ext_mem[1];
269};
270
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800271struct qla81xx_fw_dump {
272 uint32_t host_status;
273 uint32_t host_risc_reg[32];
274 uint32_t pcie_regs[4];
275 uint32_t host_reg[32];
276 uint32_t shadow_reg[11];
277 uint32_t risc_io_reg;
278 uint16_t mailbox_reg[32];
279 uint32_t xseq_gp_reg[128];
280 uint32_t xseq_0_reg[48];
281 uint32_t xseq_1_reg[16];
282 uint32_t rseq_gp_reg[128];
283 uint32_t rseq_0_reg[32];
284 uint32_t rseq_1_reg[16];
285 uint32_t rseq_2_reg[16];
286 uint32_t aseq_gp_reg[128];
287 uint32_t aseq_0_reg[32];
288 uint32_t aseq_1_reg[16];
289 uint32_t aseq_2_reg[16];
290 uint32_t cmd_dma_reg[16];
291 uint32_t req0_dma_reg[15];
292 uint32_t resp0_dma_reg[15];
293 uint32_t req1_dma_reg[15];
294 uint32_t xmt0_dma_reg[32];
295 uint32_t xmt1_dma_reg[32];
296 uint32_t xmt2_dma_reg[32];
297 uint32_t xmt3_dma_reg[32];
298 uint32_t xmt4_dma_reg[32];
299 uint32_t xmt_data_dma_reg[16];
300 uint32_t rcvt0_data_dma_reg[32];
301 uint32_t rcvt1_data_dma_reg[32];
302 uint32_t risc_gp_reg[128];
303 uint32_t lmc_reg[128];
304 uint32_t fpm_hdw_reg[224];
305 uint32_t fb_hdw_reg[208];
306 uint32_t code_ram[0x2000];
307 uint32_t ext_mem[1];
308};
309
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700310#define EFT_NUM_BUFFERS 4
311#define EFT_BYTES_PER_BUFFER 0x4000
312#define EFT_SIZE ((EFT_BYTES_PER_BUFFER) * (EFT_NUM_BUFFERS))
313
Andrew Vasquezdf613b92008-01-17 09:02:17 -0800314#define FCE_NUM_BUFFERS 64
315#define FCE_BYTES_PER_BUFFER 0x400
316#define FCE_SIZE ((FCE_BYTES_PER_BUFFER) * (FCE_NUM_BUFFERS))
317#define fce_calc_size(b) ((FCE_BYTES_PER_BUFFER) * (b))
318
319struct qla2xxx_fce_chain {
320 uint32_t type;
321 uint32_t chain_size;
322
323 uint32_t size;
324 uint32_t addr_l;
325 uint32_t addr_h;
326 uint32_t eregs[8];
327};
328
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800329struct qla2xxx_mq_chain {
330 uint32_t type;
331 uint32_t chain_size;
332
333 uint32_t count;
334 uint32_t qregs[4 * QLA_MQ_SIZE];
335};
336
Andrew Vasquezdf613b92008-01-17 09:02:17 -0800337#define DUMP_CHAIN_VARIANT 0x80000000
338#define DUMP_CHAIN_FCE 0x7FFFFAF0
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800339#define DUMP_CHAIN_MQ 0x7FFFFAF1
Andrew Vasquezdf613b92008-01-17 09:02:17 -0800340#define DUMP_CHAIN_LAST 0x80000000
341
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700342struct qla2xxx_fw_dump {
343 uint8_t signature[4];
344 uint32_t version;
345
346 uint32_t fw_major_version;
347 uint32_t fw_minor_version;
348 uint32_t fw_subminor_version;
349 uint32_t fw_attributes;
350
351 uint32_t vendor;
352 uint32_t device;
353 uint32_t subsystem_vendor;
354 uint32_t subsystem_device;
355
356 uint32_t fixed_size;
357 uint32_t mem_size;
358 uint32_t req_q_size;
359 uint32_t rsp_q_size;
360
361 uint32_t eft_size;
362 uint32_t eft_addr_l;
363 uint32_t eft_addr_h;
364
365 uint32_t header_size;
366
367 union {
368 struct qla2100_fw_dump isp21;
369 struct qla2300_fw_dump isp23;
370 struct qla24xx_fw_dump isp24;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700371 struct qla25xx_fw_dump isp25;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800372 struct qla81xx_fw_dump isp81;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700373 } isp;
374};