blob: 6d776626041996d29ccc8da64d5fbb93e79d464b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040040#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
Ben Hutchings70967ab2009-08-29 14:53:51 +010042#include <linux/firmware.h>
43#include <linux/platform_device.h>
44
Dave Airlie551ebd82009-09-01 15:25:57 +100045#include "r100_reg_safe.h"
46#include "rn50_reg_safe.h"
47
Ben Hutchings70967ab2009-08-29 14:53:51 +010048/* Firmware Names */
49#define FIRMWARE_R100 "radeon/R100_cp.bin"
50#define FIRMWARE_R200 "radeon/R200_cp.bin"
51#define FIRMWARE_R300 "radeon/R300_cp.bin"
52#define FIRMWARE_R420 "radeon/R420_cp.bin"
53#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
54#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
55#define FIRMWARE_R520 "radeon/R520_cp.bin"
56
57MODULE_FIRMWARE(FIRMWARE_R100);
58MODULE_FIRMWARE(FIRMWARE_R200);
59MODULE_FIRMWARE(FIRMWARE_R300);
60MODULE_FIRMWARE(FIRMWARE_R420);
61MODULE_FIRMWARE(FIRMWARE_RS690);
62MODULE_FIRMWARE(FIRMWARE_RS600);
63MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064
Dave Airlie551ebd82009-09-01 15:25:57 +100065#include "r100_track.h"
66
Jerome Glisse771fe6b2009-06-05 14:42:42 +020067/* This files gather functions specifics to:
68 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Andi Kleencbdd4502011-10-13 16:08:46 -070071int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
72 struct radeon_cs_packet *pkt,
73 unsigned idx,
74 unsigned reg)
75{
76 int r;
77 u32 tile_flags = 0;
78 u32 tmp;
79 struct radeon_cs_reloc *reloc;
80 u32 value;
81
82 r = r100_cs_packet_next_reloc(p, &reloc);
83 if (r) {
84 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
85 idx, reg);
86 r100_cs_dump_packet(p, pkt);
87 return r;
88 }
89 value = radeon_get_ib_value(p, idx);
90 tmp = value & 0x003fffff;
91 tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
92
93 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
94 tile_flags |= RADEON_DST_TILE_MACRO;
95 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
96 if (reg == RADEON_SRC_PITCH_OFFSET) {
97 DRM_ERROR("Cannot src blit from microtiled surface\n");
98 r100_cs_dump_packet(p, pkt);
99 return -EINVAL;
100 }
101 tile_flags |= RADEON_DST_TILE_MICRO;
102 }
103
104 tmp |= tile_flags;
105 p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
106 return 0;
107}
108
109int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
110 struct radeon_cs_packet *pkt,
111 int idx)
112{
113 unsigned c, i;
114 struct radeon_cs_reloc *reloc;
115 struct r100_cs_track *track;
116 int r = 0;
117 volatile uint32_t *ib;
118 u32 idx_value;
119
120 ib = p->ib->ptr;
121 track = (struct r100_cs_track *)p->track;
122 c = radeon_get_ib_value(p, idx++) & 0x1F;
123 if (c > 16) {
124 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
125 pkt->opcode);
126 r100_cs_dump_packet(p, pkt);
127 return -EINVAL;
128 }
129 track->num_arrays = c;
130 for (i = 0; i < (c - 1); i+=2, idx+=3) {
131 r = r100_cs_packet_next_reloc(p, &reloc);
132 if (r) {
133 DRM_ERROR("No reloc for packet3 %d\n",
134 pkt->opcode);
135 r100_cs_dump_packet(p, pkt);
136 return r;
137 }
138 idx_value = radeon_get_ib_value(p, idx);
139 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
140
141 track->arrays[i + 0].esize = idx_value >> 8;
142 track->arrays[i + 0].robj = reloc->robj;
143 track->arrays[i + 0].esize &= 0x7F;
144 r = r100_cs_packet_next_reloc(p, &reloc);
145 if (r) {
146 DRM_ERROR("No reloc for packet3 %d\n",
147 pkt->opcode);
148 r100_cs_dump_packet(p, pkt);
149 return r;
150 }
151 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
152 track->arrays[i + 1].robj = reloc->robj;
153 track->arrays[i + 1].esize = idx_value >> 24;
154 track->arrays[i + 1].esize &= 0x7F;
155 }
156 if (c & 1) {
157 r = r100_cs_packet_next_reloc(p, &reloc);
158 if (r) {
159 DRM_ERROR("No reloc for packet3 %d\n",
160 pkt->opcode);
161 r100_cs_dump_packet(p, pkt);
162 return r;
163 }
164 idx_value = radeon_get_ib_value(p, idx);
165 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
166 track->arrays[i + 0].robj = reloc->robj;
167 track->arrays[i + 0].esize = idx_value >> 8;
168 track->arrays[i + 0].esize &= 0x7F;
169 }
170 return r;
171}
172
Alex Deucher6f34be52010-11-21 10:59:01 -0500173void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
174{
Alex Deucher6f34be52010-11-21 10:59:01 -0500175 /* enable the pflip int */
176 radeon_irq_kms_pflip_irq_get(rdev, crtc);
177}
178
179void r100_post_page_flip(struct radeon_device *rdev, int crtc)
180{
181 /* disable the pflip int */
182 radeon_irq_kms_pflip_irq_put(rdev, crtc);
183}
184
185u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
186{
187 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
188 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
189
190 /* Lock the graphics update lock */
191 /* update the scanout addresses */
192 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
193
Alex Deucheracb32502010-11-23 00:41:00 -0500194 /* Wait for update_pending to go high. */
195 while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
196 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500197
198 /* Unlock the lock, so double-buffering can take place inside vblank */
199 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
200 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
201
202 /* Return current update_pending status: */
203 return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
204}
205
Alex Deucherce8f5372010-05-07 15:10:16 -0400206void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400207{
208 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400209 rdev->pm.dynpm_can_upclock = true;
210 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400211
Alex Deucherce8f5372010-05-07 15:10:16 -0400212 switch (rdev->pm.dynpm_planned_action) {
213 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400214 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400215 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400216 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400217 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 if (rdev->pm.current_power_state_index == 0) {
219 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400220 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400221 } else {
222 if (rdev->pm.active_crtc_count > 1) {
223 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400224 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400225 continue;
226 else if (i >= rdev->pm.current_power_state_index) {
227 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
228 break;
229 } else {
230 rdev->pm.requested_power_state_index = i;
231 break;
232 }
233 }
234 } else
235 rdev->pm.requested_power_state_index =
236 rdev->pm.current_power_state_index - 1;
237 }
Alex Deucherd7311172010-05-03 01:13:14 -0400238 /* don't use the power state if crtcs are active and no display flag is set */
239 if ((rdev->pm.active_crtc_count > 0) &&
240 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
241 RADEON_PM_MODE_NO_DISPLAY)) {
242 rdev->pm.requested_power_state_index++;
243 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400244 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400245 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400246 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
247 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400248 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400249 } else {
250 if (rdev->pm.active_crtc_count > 1) {
251 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400252 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400253 continue;
254 else if (i <= rdev->pm.current_power_state_index) {
255 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
256 break;
257 } else {
258 rdev->pm.requested_power_state_index = i;
259 break;
260 }
261 }
262 } else
263 rdev->pm.requested_power_state_index =
264 rdev->pm.current_power_state_index + 1;
265 }
266 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400267 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400268 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400269 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400272 default:
273 DRM_ERROR("Requested mode for not defined action\n");
274 return;
275 }
276 /* only one clock mode per power state */
277 rdev->pm.requested_clock_mode_index = 0;
278
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000279 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400280 rdev->pm.power_state[rdev->pm.requested_power_state_index].
281 clock_info[rdev->pm.requested_clock_mode_index].sclk,
282 rdev->pm.power_state[rdev->pm.requested_power_state_index].
283 clock_info[rdev->pm.requested_clock_mode_index].mclk,
284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400286}
287
Alex Deucherce8f5372010-05-07 15:10:16 -0400288void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b562010-04-22 13:38:05 -0400289{
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 /* default */
291 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
292 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
293 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
294 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
295 /* low sh */
296 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
297 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
298 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400300 /* mid sh */
301 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400305 /* high sh */
306 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
308 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
310 /* low mh */
311 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
313 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400315 /* mid mh */
316 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400320 /* high mh */
321 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b562010-04-22 13:38:05 -0400325}
326
Alex Deucher49e02b72010-04-23 17:57:27 -0400327void r100_pm_misc(struct radeon_device *rdev)
328{
Alex Deucher49e02b72010-04-23 17:57:27 -0400329 int requested_index = rdev->pm.requested_power_state_index;
330 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
331 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
332 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
333
334 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
335 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
336 tmp = RREG32(voltage->gpio.reg);
337 if (voltage->active_high)
338 tmp |= voltage->gpio.mask;
339 else
340 tmp &= ~(voltage->gpio.mask);
341 WREG32(voltage->gpio.reg, tmp);
342 if (voltage->delay)
343 udelay(voltage->delay);
344 } else {
345 tmp = RREG32(voltage->gpio.reg);
346 if (voltage->active_high)
347 tmp &= ~voltage->gpio.mask;
348 else
349 tmp |= voltage->gpio.mask;
350 WREG32(voltage->gpio.reg, tmp);
351 if (voltage->delay)
352 udelay(voltage->delay);
353 }
354 }
355
356 sclk_cntl = RREG32_PLL(SCLK_CNTL);
357 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
358 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
359 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
360 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
361 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
362 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
363 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
364 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
365 else
366 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
367 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
368 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
369 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
370 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
371 } else
372 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
373
374 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
375 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
376 if (voltage->delay) {
377 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
378 switch (voltage->delay) {
379 case 33:
380 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
381 break;
382 case 66:
383 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
384 break;
385 case 99:
386 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
387 break;
388 case 132:
389 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
390 break;
391 }
392 } else
393 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
394 } else
395 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
396
397 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
398 sclk_cntl &= ~FORCE_HDP;
399 else
400 sclk_cntl |= FORCE_HDP;
401
402 WREG32_PLL(SCLK_CNTL, sclk_cntl);
403 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
404 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
405
406 /* set pcie lanes */
407 if ((rdev->flags & RADEON_IS_PCIE) &&
408 !(rdev->flags & RADEON_IS_IGP) &&
409 rdev->asic->set_pcie_lanes &&
410 (ps->pcie_lanes !=
411 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
412 radeon_set_pcie_lanes(rdev,
413 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000414 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400415 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400416}
417
418void r100_pm_prepare(struct radeon_device *rdev)
419{
420 struct drm_device *ddev = rdev->ddev;
421 struct drm_crtc *crtc;
422 struct radeon_crtc *radeon_crtc;
423 u32 tmp;
424
425 /* disable any active CRTCs */
426 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
427 radeon_crtc = to_radeon_crtc(crtc);
428 if (radeon_crtc->enabled) {
429 if (radeon_crtc->crtc_id) {
430 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
431 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
432 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
433 } else {
434 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
435 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
436 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
437 }
438 }
439 }
440}
441
442void r100_pm_finish(struct radeon_device *rdev)
443{
444 struct drm_device *ddev = rdev->ddev;
445 struct drm_crtc *crtc;
446 struct radeon_crtc *radeon_crtc;
447 u32 tmp;
448
449 /* enable any active CRTCs */
450 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
451 radeon_crtc = to_radeon_crtc(crtc);
452 if (radeon_crtc->enabled) {
453 if (radeon_crtc->crtc_id) {
454 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
455 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
456 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
457 } else {
458 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
459 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
460 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
461 }
462 }
463 }
464}
465
Alex Deucherdef9ba92010-04-22 12:39:58 -0400466bool r100_gui_idle(struct radeon_device *rdev)
467{
468 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
469 return false;
470 else
471 return true;
472}
473
Alex Deucher05a05c52009-12-04 14:53:41 -0500474/* hpd for digital panel detect/disconnect */
475bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
476{
477 bool connected = false;
478
479 switch (hpd) {
480 case RADEON_HPD_1:
481 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
482 connected = true;
483 break;
484 case RADEON_HPD_2:
485 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
486 connected = true;
487 break;
488 default:
489 break;
490 }
491 return connected;
492}
493
494void r100_hpd_set_polarity(struct radeon_device *rdev,
495 enum radeon_hpd_id hpd)
496{
497 u32 tmp;
498 bool connected = r100_hpd_sense(rdev, hpd);
499
500 switch (hpd) {
501 case RADEON_HPD_1:
502 tmp = RREG32(RADEON_FP_GEN_CNTL);
503 if (connected)
504 tmp &= ~RADEON_FP_DETECT_INT_POL;
505 else
506 tmp |= RADEON_FP_DETECT_INT_POL;
507 WREG32(RADEON_FP_GEN_CNTL, tmp);
508 break;
509 case RADEON_HPD_2:
510 tmp = RREG32(RADEON_FP2_GEN_CNTL);
511 if (connected)
512 tmp &= ~RADEON_FP2_DETECT_INT_POL;
513 else
514 tmp |= RADEON_FP2_DETECT_INT_POL;
515 WREG32(RADEON_FP2_GEN_CNTL, tmp);
516 break;
517 default:
518 break;
519 }
520}
521
522void r100_hpd_init(struct radeon_device *rdev)
523{
524 struct drm_device *dev = rdev->ddev;
525 struct drm_connector *connector;
526
527 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
528 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
529 switch (radeon_connector->hpd.hpd) {
530 case RADEON_HPD_1:
531 rdev->irq.hpd[0] = true;
532 break;
533 case RADEON_HPD_2:
534 rdev->irq.hpd[1] = true;
535 break;
536 default:
537 break;
538 }
Alex Deucher64912e92011-11-03 11:21:39 -0400539 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500540 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100541 if (rdev->irq.installed)
542 r100_irq_set(rdev);
Alex Deucher05a05c52009-12-04 14:53:41 -0500543}
544
545void r100_hpd_fini(struct radeon_device *rdev)
546{
547 struct drm_device *dev = rdev->ddev;
548 struct drm_connector *connector;
549
550 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
551 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
552 switch (radeon_connector->hpd.hpd) {
553 case RADEON_HPD_1:
554 rdev->irq.hpd[0] = false;
555 break;
556 case RADEON_HPD_2:
557 rdev->irq.hpd[1] = false;
558 break;
559 default:
560 break;
561 }
562 }
563}
564
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565/*
566 * PCI GART
567 */
568void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
569{
570 /* TODO: can we do somethings here ? */
571 /* It seems hw only cache one entry so we should discard this
572 * entry otherwise if first GPU GART read hit this entry it
573 * could end up in wrong address. */
574}
575
Jerome Glisse4aac0472009-09-14 18:29:49 +0200576int r100_pci_gart_init(struct radeon_device *rdev)
577{
578 int r;
579
Jerome Glissec9a1be92011-11-03 11:16:49 -0400580 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000581 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200582 return 0;
583 }
584 /* Initialize common gart structure */
585 r = radeon_gart_init(rdev);
586 if (r)
587 return r;
588 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
589 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
590 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
591 return radeon_gart_table_ram_alloc(rdev);
592}
593
Dave Airlie17e15b02009-11-05 15:36:53 +1000594/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
595void r100_enable_bm(struct radeon_device *rdev)
596{
597 uint32_t tmp;
598 /* Enable bus mastering */
599 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
600 WREG32(RADEON_BUS_CNTL, tmp);
601}
602
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603int r100_pci_gart_enable(struct radeon_device *rdev)
604{
605 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606
Dave Airlie82568562010-02-05 16:00:07 +1000607 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608 /* discard memory request outside of configured range */
609 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
610 WREG32(RADEON_AIC_CNTL, tmp);
611 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000612 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
613 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614 /* set PCI GART page-table base address */
615 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
616 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
617 WREG32(RADEON_AIC_CNTL, tmp);
618 r100_pci_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000619 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
620 (unsigned)(rdev->mc.gtt_size >> 20),
621 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 rdev->gart.ready = true;
623 return 0;
624}
625
626void r100_pci_gart_disable(struct radeon_device *rdev)
627{
628 uint32_t tmp;
629
630 /* discard memory request outside of configured range */
631 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
632 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
633 WREG32(RADEON_AIC_LO_ADDR, 0);
634 WREG32(RADEON_AIC_HI_ADDR, 0);
635}
636
637int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
638{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400639 u32 *gtt = rdev->gart.ptr;
640
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641 if (i < 0 || i > rdev->gart.num_gpu_pages) {
642 return -EINVAL;
643 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400644 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645 return 0;
646}
647
Jerome Glisse4aac0472009-09-14 18:29:49 +0200648void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649{
Jerome Glissef9274562010-03-17 14:44:29 +0000650 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200651 r100_pci_gart_disable(rdev);
652 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653}
654
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200655int r100_irq_set(struct radeon_device *rdev)
656{
657 uint32_t tmp = 0;
658
Jerome Glisse003e69f2010-01-07 15:39:14 +0100659 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000660 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100661 WREG32(R_000040_GEN_INT_CNTL, 0);
662 return -EINVAL;
663 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200664 if (rdev->irq.sw_int) {
665 tmp |= RADEON_SW_INT_ENABLE;
666 }
Alex Deucher2031f772010-04-22 12:52:11 -0400667 if (rdev->irq.gui_idle) {
668 tmp |= RADEON_GUI_IDLE_MASK;
669 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500670 if (rdev->irq.crtc_vblank_int[0] ||
671 rdev->irq.pflip[0]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200672 tmp |= RADEON_CRTC_VBLANK_MASK;
673 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500674 if (rdev->irq.crtc_vblank_int[1] ||
675 rdev->irq.pflip[1]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200676 tmp |= RADEON_CRTC2_VBLANK_MASK;
677 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500678 if (rdev->irq.hpd[0]) {
679 tmp |= RADEON_FP_DETECT_MASK;
680 }
681 if (rdev->irq.hpd[1]) {
682 tmp |= RADEON_FP2_DETECT_MASK;
683 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200684 WREG32(RADEON_GEN_INT_CNTL, tmp);
685 return 0;
686}
687
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200688void r100_irq_disable(struct radeon_device *rdev)
689{
690 u32 tmp;
691
692 WREG32(R_000040_GEN_INT_CNTL, 0);
693 /* Wait and acknowledge irq */
694 mdelay(1);
695 tmp = RREG32(R_000044_GEN_INT_STATUS);
696 WREG32(R_000044_GEN_INT_STATUS, tmp);
697}
698
Andi Kleencbdd4502011-10-13 16:08:46 -0700699static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200700{
701 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500702 uint32_t irq_mask = RADEON_SW_INT_TEST |
703 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
704 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200705
Alex Deucher2031f772010-04-22 12:52:11 -0400706 /* the interrupt works, but the status bit is permanently asserted */
707 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
708 if (!rdev->irq.gui_idle_acked)
709 irq_mask |= RADEON_GUI_IDLE_STAT;
710 }
711
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200712 if (irqs) {
713 WREG32(RADEON_GEN_INT_STATUS, irqs);
714 }
715 return irqs & irq_mask;
716}
717
718int r100_irq_process(struct radeon_device *rdev)
719{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400720 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500721 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200722
Alex Deucher2031f772010-04-22 12:52:11 -0400723 /* reset gui idle ack. the status bit is broken */
724 rdev->irq.gui_idle_acked = false;
725
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200726 status = r100_irq_ack(rdev);
727 if (!status) {
728 return IRQ_NONE;
729 }
Jerome Glissea513c182009-09-09 22:23:07 +0200730 if (rdev->shutdown) {
731 return IRQ_NONE;
732 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200733 while (status) {
734 /* SW interrupt */
735 if (status & RADEON_SW_INT_TEST) {
736 radeon_fence_process(rdev);
737 }
Alex Deucher2031f772010-04-22 12:52:11 -0400738 /* gui idle interrupt */
739 if (status & RADEON_GUI_IDLE_STAT) {
740 rdev->irq.gui_idle_acked = true;
741 rdev->pm.gui_idle = true;
742 wake_up(&rdev->irq.idle_queue);
743 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200744 /* Vertical blank interrupts */
745 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500746 if (rdev->irq.crtc_vblank_int[0]) {
747 drm_handle_vblank(rdev->ddev, 0);
748 rdev->pm.vblank_sync = true;
749 wake_up(&rdev->irq.vblank_queue);
750 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500751 if (rdev->irq.pflip[0])
752 radeon_crtc_handle_flip(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200753 }
754 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500755 if (rdev->irq.crtc_vblank_int[1]) {
756 drm_handle_vblank(rdev->ddev, 1);
757 rdev->pm.vblank_sync = true;
758 wake_up(&rdev->irq.vblank_queue);
759 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500760 if (rdev->irq.pflip[1])
761 radeon_crtc_handle_flip(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200762 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500763 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500764 queue_hotplug = true;
765 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500766 }
767 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500768 queue_hotplug = true;
769 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500770 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200771 status = r100_irq_ack(rdev);
772 }
Alex Deucher2031f772010-04-22 12:52:11 -0400773 /* reset gui idle ack. the status bit is broken */
774 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500775 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100776 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400777 if (rdev->msi_enabled) {
778 switch (rdev->family) {
779 case CHIP_RS400:
780 case CHIP_RS480:
781 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
782 WREG32(RADEON_AIC_CNTL, msi_rearm);
783 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
784 break;
785 default:
786 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
787 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
788 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
789 break;
790 }
791 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200792 return IRQ_HANDLED;
793}
794
795u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
796{
797 if (crtc == 0)
798 return RREG32(RADEON_CRTC_CRNT_FRAME);
799 else
800 return RREG32(RADEON_CRTC2_CRNT_FRAME);
801}
802
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200803/* Who ever call radeon_fence_emit should call ring_lock and ask
804 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805void r100_fence_ring_emit(struct radeon_device *rdev,
806 struct radeon_fence *fence)
807{
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200808 /* We have to make sure that caches are flushed before
809 * CPU might read something from VRAM. */
810 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
811 radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
812 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
813 radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 /* Wait until IDLE & CLEAN */
Alex Deucher4612dc92010-02-05 01:58:28 -0500815 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
816 radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
Jerome Glissecafe6602010-01-07 12:39:21 +0100817 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
818 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
819 RADEON_HDP_READ_BUFFER_INVALIDATE);
820 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
821 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 /* Emit fence sequence & fire IRQ */
823 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
824 radeon_ring_write(rdev, fence->seq);
825 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
826 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
827}
828
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829int r100_copy_blit(struct radeon_device *rdev,
830 uint64_t src_offset,
831 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400832 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 struct radeon_fence *fence)
834{
835 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400836 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 uint32_t pitch;
838 uint32_t stride_pixels;
839 unsigned ndw;
840 int num_loops;
841 int r = 0;
842
843 /* radeon limited to 16k stride */
844 stride_bytes &= 0x3fff;
845 /* radeon pitch is /64 */
846 pitch = stride_bytes / 64;
847 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400848 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849
850 /* Ask for enough room for blit + flush + fence */
851 ndw = 64 + (10 * num_loops);
852 r = radeon_ring_lock(rdev, ndw);
853 if (r) {
854 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
855 return -EINVAL;
856 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400857 while (num_gpu_pages > 0) {
858 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 if (cur_pages > 8191) {
860 cur_pages = 8191;
861 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400862 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863
864 /* pages are in Y direction - height
865 page width in X direction - width */
866 radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
867 radeon_ring_write(rdev,
868 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
869 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
870 RADEON_GMC_SRC_CLIPPING |
871 RADEON_GMC_DST_CLIPPING |
872 RADEON_GMC_BRUSH_NONE |
873 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
874 RADEON_GMC_SRC_DATATYPE_COLOR |
875 RADEON_ROP3_S |
876 RADEON_DP_SRC_SOURCE_MEMORY |
877 RADEON_GMC_CLR_CMP_CNTL_DIS |
878 RADEON_GMC_WR_MSK_DIS);
879 radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
880 radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
881 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
882 radeon_ring_write(rdev, 0);
883 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
Dave Airlied9ad77e2011-09-23 14:00:54 +0100884 radeon_ring_write(rdev, num_gpu_pages);
885 radeon_ring_write(rdev, num_gpu_pages);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886 radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
887 }
888 radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
889 radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
890 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
891 radeon_ring_write(rdev,
892 RADEON_WAIT_2D_IDLECLEAN |
893 RADEON_WAIT_HOST_IDLECLEAN |
894 RADEON_WAIT_DMA_GUI_IDLE);
895 if (fence) {
896 r = radeon_fence_emit(rdev, fence);
897 }
898 radeon_ring_unlock_commit(rdev);
899 return r;
900}
901
Jerome Glisse45600232009-09-09 22:23:45 +0200902static int r100_cp_wait_for_idle(struct radeon_device *rdev)
903{
904 unsigned i;
905 u32 tmp;
906
907 for (i = 0; i < rdev->usec_timeout; i++) {
908 tmp = RREG32(R_000E40_RBBM_STATUS);
909 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
910 return 0;
911 }
912 udelay(1);
913 }
914 return -1;
915}
916
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917void r100_ring_start(struct radeon_device *rdev)
918{
919 int r;
920
921 r = radeon_ring_lock(rdev, 2);
922 if (r) {
923 return;
924 }
925 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
926 radeon_ring_write(rdev,
927 RADEON_ISYNC_ANY2D_IDLE3D |
928 RADEON_ISYNC_ANY3D_IDLE2D |
929 RADEON_ISYNC_WAIT_IDLEGUI |
930 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
931 radeon_ring_unlock_commit(rdev);
932}
933
Ben Hutchings70967ab2009-08-29 14:53:51 +0100934
935/* Load the microcode for the CP */
936static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100938 struct platform_device *pdev;
939 const char *fw_name = NULL;
940 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000942 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100943
944 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
945 err = IS_ERR(pdev);
946 if (err) {
947 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
948 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
951 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
952 (rdev->family == CHIP_RS200)) {
953 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100954 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955 } else if ((rdev->family == CHIP_R200) ||
956 (rdev->family == CHIP_RV250) ||
957 (rdev->family == CHIP_RV280) ||
958 (rdev->family == CHIP_RS300)) {
959 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100960 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961 } else if ((rdev->family == CHIP_R300) ||
962 (rdev->family == CHIP_R350) ||
963 (rdev->family == CHIP_RV350) ||
964 (rdev->family == CHIP_RV380) ||
965 (rdev->family == CHIP_RS400) ||
966 (rdev->family == CHIP_RS480)) {
967 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100968 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969 } else if ((rdev->family == CHIP_R420) ||
970 (rdev->family == CHIP_R423) ||
971 (rdev->family == CHIP_RV410)) {
972 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100973 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974 } else if ((rdev->family == CHIP_RS690) ||
975 (rdev->family == CHIP_RS740)) {
976 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100977 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978 } else if (rdev->family == CHIP_RS600) {
979 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100980 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981 } else if ((rdev->family == CHIP_RV515) ||
982 (rdev->family == CHIP_R520) ||
983 (rdev->family == CHIP_RV530) ||
984 (rdev->family == CHIP_R580) ||
985 (rdev->family == CHIP_RV560) ||
986 (rdev->family == CHIP_RV570)) {
987 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100988 fw_name = FIRMWARE_R520;
989 }
990
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000991 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100992 platform_device_unregister(pdev);
993 if (err) {
994 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
995 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000996 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100997 printk(KERN_ERR
998 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000999 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001000 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001001 release_firmware(rdev->me_fw);
1002 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +01001003 }
1004 return err;
1005}
Jerome Glissed4550902009-10-01 10:12:06 +02001006
Ben Hutchings70967ab2009-08-29 14:53:51 +01001007static void r100_cp_load_microcode(struct radeon_device *rdev)
1008{
1009 const __be32 *fw_data;
1010 int i, size;
1011
1012 if (r100_gui_wait_for_idle(rdev)) {
1013 printk(KERN_WARNING "Failed to wait GUI idle while "
1014 "programming pipes. Bad things might happen.\n");
1015 }
1016
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017 if (rdev->me_fw) {
1018 size = rdev->me_fw->size / 4;
1019 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +01001020 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1021 for (i = 0; i < size; i += 2) {
1022 WREG32(RADEON_CP_ME_RAM_DATAH,
1023 be32_to_cpup(&fw_data[i]));
1024 WREG32(RADEON_CP_ME_RAM_DATAL,
1025 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026 }
1027 }
1028}
1029
1030int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1031{
1032 unsigned rb_bufsz;
1033 unsigned rb_blksz;
1034 unsigned max_fetch;
1035 unsigned pre_write_timer;
1036 unsigned pre_write_limit;
1037 unsigned indirect2_start;
1038 unsigned indirect1_start;
1039 uint32_t tmp;
1040 int r;
1041
1042 if (r100_debugfs_cp_init(rdev)) {
1043 DRM_ERROR("Failed to register debugfs file for CP !\n");
1044 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001045 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001046 r = r100_cp_init_microcode(rdev);
1047 if (r) {
1048 DRM_ERROR("Failed to load firmware!\n");
1049 return r;
1050 }
1051 }
1052
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053 /* Align ring size */
1054 rb_bufsz = drm_order(ring_size / 8);
1055 ring_size = (1 << (rb_bufsz + 1)) * 4;
1056 r100_cp_load_microcode(rdev);
1057 r = radeon_ring_init(rdev, ring_size);
1058 if (r) {
1059 return r;
1060 }
1061 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1062 * the rptr copy in system ram */
1063 rb_blksz = 9;
1064 /* cp will read 128bytes at a time (4 dwords) */
1065 max_fetch = 1;
1066 rdev->cp.align_mask = 16 - 1;
1067 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1068 pre_write_timer = 64;
1069 /* Force CP_RB_WPTR write if written more than one time before the
1070 * delay expire
1071 */
1072 pre_write_limit = 0;
1073 /* Setup the cp cache like this (cache size is 96 dwords) :
1074 * RING 0 to 15
1075 * INDIRECT1 16 to 79
1076 * INDIRECT2 80 to 95
1077 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1078 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1079 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1080 * Idea being that most of the gpu cmd will be through indirect1 buffer
1081 * so it gets the bigger cache.
1082 */
1083 indirect2_start = 80;
1084 indirect1_start = 16;
1085 /* cp setup */
1086 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001087 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001088 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001089 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001090#ifdef __BIG_ENDIAN
1091 tmp |= RADEON_BUF_SWAP_32BIT;
1092#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001093 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001094
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095 /* Set ring address */
1096 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
1097 WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
1098 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001099 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Michel Dänzer87463ff2011-09-13 11:27:35 +02001101 rdev->cp.wptr = 0;
1102 WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001103
1104 /* set the wb address whether it's enabled or not */
1105 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1106 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1107 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1108
1109 if (rdev->wb.enabled)
1110 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1111 else {
1112 tmp |= RADEON_RB_NO_UPDATE;
1113 WREG32(R_000770_SCRATCH_UMSK, 0);
1114 }
1115
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 WREG32(RADEON_CP_RB_CNTL, tmp);
1117 udelay(10);
1118 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119 /* Set cp mode to bus mastering & enable cp*/
1120 WREG32(RADEON_CP_CSQ_MODE,
1121 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1122 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001123 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1124 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1126 radeon_ring_start(rdev);
1127 r = radeon_ring_test(rdev);
1128 if (r) {
1129 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1130 return r;
1131 }
1132 rdev->cp.ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001133 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134 return 0;
1135}
1136
1137void r100_cp_fini(struct radeon_device *rdev)
1138{
Jerome Glisse45600232009-09-09 22:23:45 +02001139 if (r100_cp_wait_for_idle(rdev)) {
1140 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1141 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001142 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001143 r100_cp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 radeon_ring_fini(rdev);
1145 DRM_INFO("radeon: cp finalized\n");
1146}
1147
1148void r100_cp_disable(struct radeon_device *rdev)
1149{
1150 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001151 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152 rdev->cp.ready = false;
1153 WREG32(RADEON_CP_CSQ_MODE, 0);
1154 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001155 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156 if (r100_gui_wait_for_idle(rdev)) {
1157 printk(KERN_WARNING "Failed to wait GUI idle while "
1158 "programming pipes. Bad things might happen.\n");
1159 }
1160}
1161
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001162void r100_cp_commit(struct radeon_device *rdev)
1163{
1164 WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
1165 (void)RREG32(RADEON_CP_RB_WPTR);
1166}
1167
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001168
1169/*
1170 * CS functions
1171 */
1172int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1173 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001174 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001175 radeon_packet0_check_t check)
1176{
1177 unsigned reg;
1178 unsigned i, j, m;
1179 unsigned idx;
1180 int r;
1181
1182 idx = pkt->idx + 1;
1183 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001184 /* Check that register fall into register range
1185 * determined by the number of entry (n) in the
1186 * safe register bitmap.
1187 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001188 if (pkt->one_reg_wr) {
1189 if ((reg >> 7) > n) {
1190 return -EINVAL;
1191 }
1192 } else {
1193 if (((reg + (pkt->count << 2)) >> 7) > n) {
1194 return -EINVAL;
1195 }
1196 }
1197 for (i = 0; i <= pkt->count; i++, idx++) {
1198 j = (reg >> 7);
1199 m = 1 << ((reg >> 2) & 31);
1200 if (auth[j] & m) {
1201 r = check(p, pkt, idx, reg);
1202 if (r) {
1203 return r;
1204 }
1205 }
1206 if (pkt->one_reg_wr) {
1207 if (!(auth[j] & m)) {
1208 break;
1209 }
1210 } else {
1211 reg += 4;
1212 }
1213 }
1214 return 0;
1215}
1216
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217void r100_cs_dump_packet(struct radeon_cs_parser *p,
1218 struct radeon_cs_packet *pkt)
1219{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220 volatile uint32_t *ib;
1221 unsigned i;
1222 unsigned idx;
1223
1224 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225 idx = pkt->idx;
1226 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1227 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1228 }
1229}
1230
1231/**
1232 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1233 * @parser: parser structure holding parsing context.
1234 * @pkt: where to store packet informations
1235 *
1236 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1237 * if packet is bigger than remaining ib size. or if packets is unknown.
1238 **/
1239int r100_cs_packet_parse(struct radeon_cs_parser *p,
1240 struct radeon_cs_packet *pkt,
1241 unsigned idx)
1242{
1243 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001244 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001245
1246 if (idx >= ib_chunk->length_dw) {
1247 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1248 idx, ib_chunk->length_dw);
1249 return -EINVAL;
1250 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001251 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 pkt->idx = idx;
1253 pkt->type = CP_PACKET_GET_TYPE(header);
1254 pkt->count = CP_PACKET_GET_COUNT(header);
1255 switch (pkt->type) {
1256 case PACKET_TYPE0:
1257 pkt->reg = CP_PACKET0_GET_REG(header);
1258 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1259 break;
1260 case PACKET_TYPE3:
1261 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1262 break;
1263 case PACKET_TYPE2:
1264 pkt->count = -1;
1265 break;
1266 default:
1267 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1268 return -EINVAL;
1269 }
1270 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1271 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1272 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1273 return -EINVAL;
1274 }
1275 return 0;
1276}
1277
1278/**
Dave Airlie531369e2009-06-29 11:21:25 +10001279 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1280 * @parser: parser structure holding parsing context.
1281 *
1282 * Userspace sends a special sequence for VLINE waits.
1283 * PACKET0 - VLINE_START_END + value
1284 * PACKET0 - WAIT_UNTIL +_value
1285 * RELOC (P3) - crtc_id in reloc.
1286 *
1287 * This function parses this and relocates the VLINE START END
1288 * and WAIT UNTIL packets to the correct crtc.
1289 * It also detects a switched off crtc and nulls out the
1290 * wait in that case.
1291 */
1292int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1293{
Dave Airlie531369e2009-06-29 11:21:25 +10001294 struct drm_mode_object *obj;
1295 struct drm_crtc *crtc;
1296 struct radeon_crtc *radeon_crtc;
1297 struct radeon_cs_packet p3reloc, waitreloc;
1298 int crtc_id;
1299 int r;
1300 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001301 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001302
Dave Airlie513bcb42009-09-23 16:56:27 +10001303 ib = p->ib->ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001304
1305 /* parse the wait until */
1306 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1307 if (r)
1308 return r;
1309
1310 /* check its a wait until and only 1 count */
1311 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1312 waitreloc.count != 0) {
1313 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001314 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001315 }
1316
Dave Airlie513bcb42009-09-23 16:56:27 +10001317 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001318 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001319 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001320 }
1321
1322 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001323 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001324 if (r)
1325 return r;
1326
1327 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001328 p->idx += waitreloc.count + 2;
1329 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001330
Dave Airlie513bcb42009-09-23 16:56:27 +10001331 header = radeon_get_ib_value(p, h_idx);
1332 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001333 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001334 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1335 if (!obj) {
1336 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001337 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001338 }
1339 crtc = obj_to_crtc(obj);
1340 radeon_crtc = to_radeon_crtc(crtc);
1341 crtc_id = radeon_crtc->crtc_id;
1342
1343 if (!crtc->enabled) {
1344 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001345 ib[h_idx + 2] = PACKET2(0);
1346 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001347 } else if (crtc_id == 1) {
1348 switch (reg) {
1349 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001350 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001351 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1352 break;
1353 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001354 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001355 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1356 break;
1357 default:
1358 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001359 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001360 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001361 ib[h_idx] = header;
1362 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001363 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001364
1365 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001366}
1367
1368/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001369 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1370 * @parser: parser structure holding parsing context.
1371 * @data: pointer to relocation data
1372 * @offset_start: starting offset
1373 * @offset_mask: offset mask (to align start offset on)
1374 * @reloc: reloc informations
1375 *
1376 * Check next packet is relocation packet3, do bo validation and compute
1377 * GPU offset using the provided start.
1378 **/
1379int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1380 struct radeon_cs_reloc **cs_reloc)
1381{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001382 struct radeon_cs_chunk *relocs_chunk;
1383 struct radeon_cs_packet p3reloc;
1384 unsigned idx;
1385 int r;
1386
1387 if (p->chunk_relocs_idx == -1) {
1388 DRM_ERROR("No relocation chunk !\n");
1389 return -EINVAL;
1390 }
1391 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001392 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1393 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1394 if (r) {
1395 return r;
1396 }
1397 p->idx += p3reloc.count + 2;
1398 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1399 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1400 p3reloc.idx);
1401 r100_cs_dump_packet(p, &p3reloc);
1402 return -EINVAL;
1403 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001404 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001405 if (idx >= relocs_chunk->length_dw) {
1406 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1407 idx, relocs_chunk->length_dw);
1408 r100_cs_dump_packet(p, &p3reloc);
1409 return -EINVAL;
1410 }
1411 /* FIXME: we assume reloc size is 4 dwords */
1412 *cs_reloc = p->relocs_ptr[(idx / 4)];
1413 return 0;
1414}
1415
Dave Airlie551ebd82009-09-01 15:25:57 +10001416static int r100_get_vtx_size(uint32_t vtx_fmt)
1417{
1418 int vtx_size;
1419 vtx_size = 2;
1420 /* ordered according to bits in spec */
1421 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1422 vtx_size++;
1423 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1424 vtx_size += 3;
1425 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1426 vtx_size++;
1427 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1428 vtx_size++;
1429 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1430 vtx_size += 3;
1431 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1432 vtx_size++;
1433 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1434 vtx_size++;
1435 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1436 vtx_size += 2;
1437 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1438 vtx_size += 2;
1439 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1440 vtx_size++;
1441 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1442 vtx_size += 2;
1443 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1444 vtx_size++;
1445 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1446 vtx_size += 2;
1447 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1448 vtx_size++;
1449 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1450 vtx_size++;
1451 /* blend weight */
1452 if (vtx_fmt & (0x7 << 15))
1453 vtx_size += (vtx_fmt >> 15) & 0x7;
1454 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1455 vtx_size += 3;
1456 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1457 vtx_size += 2;
1458 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1459 vtx_size++;
1460 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1461 vtx_size++;
1462 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1463 vtx_size++;
1464 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1465 vtx_size++;
1466 return vtx_size;
1467}
1468
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001469static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001470 struct radeon_cs_packet *pkt,
1471 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001473 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001474 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475 volatile uint32_t *ib;
1476 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001477 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001478 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001479 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001480 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481
1482 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001483 track = (struct r100_cs_track *)p->track;
1484
Dave Airlie513bcb42009-09-23 16:56:27 +10001485 idx_value = radeon_get_ib_value(p, idx);
1486
Dave Airlie551ebd82009-09-01 15:25:57 +10001487 switch (reg) {
1488 case RADEON_CRTC_GUI_TRIG_VLINE:
1489 r = r100_cs_packet_parse_vline(p);
1490 if (r) {
1491 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1492 idx, reg);
1493 r100_cs_dump_packet(p, pkt);
1494 return r;
1495 }
1496 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497 /* FIXME: only allow PACKET3 blit? easier to check for out of
1498 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001499 case RADEON_DST_PITCH_OFFSET:
1500 case RADEON_SRC_PITCH_OFFSET:
1501 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1502 if (r)
1503 return r;
1504 break;
1505 case RADEON_RB3D_DEPTHOFFSET:
1506 r = r100_cs_packet_next_reloc(p, &reloc);
1507 if (r) {
1508 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1509 idx, reg);
1510 r100_cs_dump_packet(p, pkt);
1511 return r;
1512 }
1513 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001514 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001515 track->zb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001516 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001517 break;
1518 case RADEON_RB3D_COLOROFFSET:
1519 r = r100_cs_packet_next_reloc(p, &reloc);
1520 if (r) {
1521 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1522 idx, reg);
1523 r100_cs_dump_packet(p, pkt);
1524 return r;
1525 }
1526 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001527 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001528 track->cb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001529 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001530 break;
1531 case RADEON_PP_TXOFFSET_0:
1532 case RADEON_PP_TXOFFSET_1:
1533 case RADEON_PP_TXOFFSET_2:
1534 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1535 r = r100_cs_packet_next_reloc(p, &reloc);
1536 if (r) {
1537 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1538 idx, reg);
1539 r100_cs_dump_packet(p, pkt);
1540 return r;
1541 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001542 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001543 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001544 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001545 break;
1546 case RADEON_PP_CUBIC_OFFSET_T0_0:
1547 case RADEON_PP_CUBIC_OFFSET_T0_1:
1548 case RADEON_PP_CUBIC_OFFSET_T0_2:
1549 case RADEON_PP_CUBIC_OFFSET_T0_3:
1550 case RADEON_PP_CUBIC_OFFSET_T0_4:
1551 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1552 r = r100_cs_packet_next_reloc(p, &reloc);
1553 if (r) {
1554 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1555 idx, reg);
1556 r100_cs_dump_packet(p, pkt);
1557 return r;
1558 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001559 track->textures[0].cube_info[i].offset = idx_value;
1560 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001561 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001562 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001563 break;
1564 case RADEON_PP_CUBIC_OFFSET_T1_0:
1565 case RADEON_PP_CUBIC_OFFSET_T1_1:
1566 case RADEON_PP_CUBIC_OFFSET_T1_2:
1567 case RADEON_PP_CUBIC_OFFSET_T1_3:
1568 case RADEON_PP_CUBIC_OFFSET_T1_4:
1569 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1570 r = r100_cs_packet_next_reloc(p, &reloc);
1571 if (r) {
1572 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1573 idx, reg);
1574 r100_cs_dump_packet(p, pkt);
1575 return r;
1576 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001577 track->textures[1].cube_info[i].offset = idx_value;
1578 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001579 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001580 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001581 break;
1582 case RADEON_PP_CUBIC_OFFSET_T2_0:
1583 case RADEON_PP_CUBIC_OFFSET_T2_1:
1584 case RADEON_PP_CUBIC_OFFSET_T2_2:
1585 case RADEON_PP_CUBIC_OFFSET_T2_3:
1586 case RADEON_PP_CUBIC_OFFSET_T2_4:
1587 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1588 r = r100_cs_packet_next_reloc(p, &reloc);
1589 if (r) {
1590 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1591 idx, reg);
1592 r100_cs_dump_packet(p, pkt);
1593 return r;
1594 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001595 track->textures[2].cube_info[i].offset = idx_value;
1596 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001597 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001598 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001599 break;
1600 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001601 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001602 track->cb_dirty = true;
1603 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001604 break;
1605 case RADEON_RB3D_COLORPITCH:
1606 r = r100_cs_packet_next_reloc(p, &reloc);
1607 if (r) {
1608 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1609 idx, reg);
1610 r100_cs_dump_packet(p, pkt);
1611 return r;
1612 }
Dave Airliee024e112009-06-24 09:48:08 +10001613
Dave Airlie551ebd82009-09-01 15:25:57 +10001614 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1615 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1616 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1617 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001618
Dave Airlie513bcb42009-09-23 16:56:27 +10001619 tmp = idx_value & ~(0x7 << 16);
Dave Airlie551ebd82009-09-01 15:25:57 +10001620 tmp |= tile_flags;
1621 ib[idx] = tmp;
1622
Dave Airlie513bcb42009-09-23 16:56:27 +10001623 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001624 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001625 break;
1626 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001627 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001628 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001629 break;
1630 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001631 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001632 case 7:
1633 case 8:
1634 case 9:
1635 case 11:
1636 case 12:
1637 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001638 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001639 case 3:
1640 case 4:
1641 case 15:
1642 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001643 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001644 case 6:
1645 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001646 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001648 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001649 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001650 return -EINVAL;
1651 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001652 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001653 track->cb_dirty = true;
1654 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001655 break;
1656 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001657 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001658 case 0:
1659 track->zb.cpp = 2;
1660 break;
1661 case 2:
1662 case 3:
1663 case 4:
1664 case 5:
1665 case 9:
1666 case 11:
1667 track->zb.cpp = 4;
1668 break;
1669 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001670 break;
1671 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001672 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001673 break;
1674 case RADEON_RB3D_ZPASS_ADDR:
1675 r = r100_cs_packet_next_reloc(p, &reloc);
1676 if (r) {
1677 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1678 idx, reg);
1679 r100_cs_dump_packet(p, pkt);
1680 return r;
1681 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001682 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001683 break;
1684 case RADEON_PP_CNTL:
1685 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001686 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001687 for (i = 0; i < track->num_texture; i++)
1688 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001689 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001690 }
1691 break;
1692 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001693 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001694 break;
1695 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001696 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001697 break;
1698 case RADEON_PP_TEX_SIZE_0:
1699 case RADEON_PP_TEX_SIZE_1:
1700 case RADEON_PP_TEX_SIZE_2:
1701 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001702 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1703 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001704 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001705 break;
1706 case RADEON_PP_TEX_PITCH_0:
1707 case RADEON_PP_TEX_PITCH_1:
1708 case RADEON_PP_TEX_PITCH_2:
1709 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001710 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001711 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001712 break;
1713 case RADEON_PP_TXFILTER_0:
1714 case RADEON_PP_TXFILTER_1:
1715 case RADEON_PP_TXFILTER_2:
1716 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001717 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001718 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001719 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001720 if (tmp == 2 || tmp == 6)
1721 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001722 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001723 if (tmp == 2 || tmp == 6)
1724 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001725 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001726 break;
1727 case RADEON_PP_TXFORMAT_0:
1728 case RADEON_PP_TXFORMAT_1:
1729 case RADEON_PP_TXFORMAT_2:
1730 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001731 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001732 track->textures[i].use_pitch = 1;
1733 } else {
1734 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001735 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1736 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001737 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001738 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001739 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001740 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001741 case RADEON_TXFORMAT_I8:
1742 case RADEON_TXFORMAT_RGB332:
1743 case RADEON_TXFORMAT_Y8:
1744 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001745 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001746 break;
1747 case RADEON_TXFORMAT_AI88:
1748 case RADEON_TXFORMAT_ARGB1555:
1749 case RADEON_TXFORMAT_RGB565:
1750 case RADEON_TXFORMAT_ARGB4444:
1751 case RADEON_TXFORMAT_VYUY422:
1752 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001753 case RADEON_TXFORMAT_SHADOW16:
1754 case RADEON_TXFORMAT_LDUDV655:
1755 case RADEON_TXFORMAT_DUDV88:
1756 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001757 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001758 break;
1759 case RADEON_TXFORMAT_ARGB8888:
1760 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001761 case RADEON_TXFORMAT_SHADOW32:
1762 case RADEON_TXFORMAT_LDUDUV8888:
1763 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001764 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001765 break;
Dave Airlied785d782009-12-07 13:16:06 +10001766 case RADEON_TXFORMAT_DXT1:
1767 track->textures[i].cpp = 1;
1768 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1769 break;
1770 case RADEON_TXFORMAT_DXT23:
1771 case RADEON_TXFORMAT_DXT45:
1772 track->textures[i].cpp = 1;
1773 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1774 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001775 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001776 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1777 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001778 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001779 break;
1780 case RADEON_PP_CUBIC_FACES_0:
1781 case RADEON_PP_CUBIC_FACES_1:
1782 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001783 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001784 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1785 for (face = 0; face < 4; face++) {
1786 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1787 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1788 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001789 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001790 break;
1791 default:
1792 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1793 reg, idx);
1794 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001795 }
1796 return 0;
1797}
1798
Jerome Glisse068a1172009-06-17 13:28:30 +02001799int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1800 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001801 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001802{
Jerome Glisse068a1172009-06-17 13:28:30 +02001803 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001804 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001805 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001806 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001807 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001808 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1809 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001810 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001811 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001812 return -EINVAL;
1813 }
1814 return 0;
1815}
1816
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001817static int r100_packet3_check(struct radeon_cs_parser *p,
1818 struct radeon_cs_packet *pkt)
1819{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001820 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001821 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001822 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001823 volatile uint32_t *ib;
1824 int r;
1825
1826 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001827 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001828 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001829 switch (pkt->opcode) {
1830 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001831 r = r100_packet3_load_vbpntr(p, pkt, idx);
1832 if (r)
1833 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001834 break;
1835 case PACKET3_INDX_BUFFER:
1836 r = r100_cs_packet_next_reloc(p, &reloc);
1837 if (r) {
1838 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1839 r100_cs_dump_packet(p, pkt);
1840 return r;
1841 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001842 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001843 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1844 if (r) {
1845 return r;
1846 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001847 break;
1848 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001849 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1850 r = r100_cs_packet_next_reloc(p, &reloc);
1851 if (r) {
1852 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1853 r100_cs_dump_packet(p, pkt);
1854 return r;
1855 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001856 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001857 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001858 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001859
1860 track->arrays[0].robj = reloc->robj;
1861 track->arrays[0].esize = track->vtx_size;
1862
Dave Airlie513bcb42009-09-23 16:56:27 +10001863 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001864
Dave Airlie513bcb42009-09-23 16:56:27 +10001865 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001866 track->immd_dwords = pkt->count - 1;
1867 r = r100_cs_track_check(p->rdev, track);
1868 if (r)
1869 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001870 break;
1871 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001872 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001873 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1874 return -EINVAL;
1875 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001876 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001877 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001878 track->immd_dwords = pkt->count - 1;
1879 r = r100_cs_track_check(p->rdev, track);
1880 if (r)
1881 return r;
1882 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001883 /* triggers drawing using in-packet vertex data */
1884 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001885 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001886 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1887 return -EINVAL;
1888 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001889 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001890 track->immd_dwords = pkt->count;
1891 r = r100_cs_track_check(p->rdev, track);
1892 if (r)
1893 return r;
1894 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001895 /* triggers drawing using in-packet vertex data */
1896 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001897 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001898 r = r100_cs_track_check(p->rdev, track);
1899 if (r)
1900 return r;
1901 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001902 /* triggers drawing of vertex buffers setup elsewhere */
1903 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001904 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001905 r = r100_cs_track_check(p->rdev, track);
1906 if (r)
1907 return r;
1908 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001909 /* triggers drawing using indices to vertex buffer */
1910 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001911 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001912 r = r100_cs_track_check(p->rdev, track);
1913 if (r)
1914 return r;
1915 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001916 /* triggers drawing of vertex buffers setup elsewhere */
1917 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001918 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001919 r = r100_cs_track_check(p->rdev, track);
1920 if (r)
1921 return r;
1922 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001923 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001924 case PACKET3_3D_CLEAR_HIZ:
1925 case PACKET3_3D_CLEAR_ZMASK:
1926 if (p->rdev->hyperz_filp != p->filp)
1927 return -EINVAL;
1928 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001929 case PACKET3_NOP:
1930 break;
1931 default:
1932 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1933 return -EINVAL;
1934 }
1935 return 0;
1936}
1937
1938int r100_cs_parse(struct radeon_cs_parser *p)
1939{
1940 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001941 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001942 int r;
1943
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001944 track = kzalloc(sizeof(*track), GFP_KERNEL);
1945 r100_cs_track_clear(p->rdev, track);
1946 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001947 do {
1948 r = r100_cs_packet_parse(p, &pkt, p->idx);
1949 if (r) {
1950 return r;
1951 }
1952 p->idx += pkt.count + 2;
1953 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001954 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10001955 if (p->rdev->family >= CHIP_R200)
1956 r = r100_cs_parse_packet0(p, &pkt,
1957 p->rdev->config.r100.reg_safe_bm,
1958 p->rdev->config.r100.reg_safe_bm_size,
1959 &r200_packet0_check);
1960 else
1961 r = r100_cs_parse_packet0(p, &pkt,
1962 p->rdev->config.r100.reg_safe_bm,
1963 p->rdev->config.r100.reg_safe_bm_size,
1964 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02001965 break;
1966 case PACKET_TYPE2:
1967 break;
1968 case PACKET_TYPE3:
1969 r = r100_packet3_check(p, &pkt);
1970 break;
1971 default:
1972 DRM_ERROR("Unknown packet type %d !\n",
1973 pkt.type);
1974 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001975 }
1976 if (r) {
1977 return r;
1978 }
1979 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1980 return 0;
1981}
1982
1983
1984/*
1985 * Global GPU functions
1986 */
1987void r100_errata(struct radeon_device *rdev)
1988{
1989 rdev->pll_errata = 0;
1990
1991 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1992 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1993 }
1994
1995 if (rdev->family == CHIP_RV100 ||
1996 rdev->family == CHIP_RS100 ||
1997 rdev->family == CHIP_RS200) {
1998 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1999 }
2000}
2001
2002/* Wait for vertical sync on primary CRTC */
2003void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2004{
2005 uint32_t crtc_gen_cntl, tmp;
2006 int i;
2007
2008 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2009 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2010 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2011 return;
2012 }
2013 /* Clear the CRTC_VBLANK_SAVE bit */
2014 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2015 for (i = 0; i < rdev->usec_timeout; i++) {
2016 tmp = RREG32(RADEON_CRTC_STATUS);
2017 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2018 return;
2019 }
2020 DRM_UDELAY(1);
2021 }
2022}
2023
2024/* Wait for vertical sync on secondary CRTC */
2025void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2026{
2027 uint32_t crtc2_gen_cntl, tmp;
2028 int i;
2029
2030 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2031 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2032 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2033 return;
2034
2035 /* Clear the CRTC_VBLANK_SAVE bit */
2036 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2037 for (i = 0; i < rdev->usec_timeout; i++) {
2038 tmp = RREG32(RADEON_CRTC2_STATUS);
2039 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2040 return;
2041 }
2042 DRM_UDELAY(1);
2043 }
2044}
2045
2046int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2047{
2048 unsigned i;
2049 uint32_t tmp;
2050
2051 for (i = 0; i < rdev->usec_timeout; i++) {
2052 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2053 if (tmp >= n) {
2054 return 0;
2055 }
2056 DRM_UDELAY(1);
2057 }
2058 return -1;
2059}
2060
2061int r100_gui_wait_for_idle(struct radeon_device *rdev)
2062{
2063 unsigned i;
2064 uint32_t tmp;
2065
2066 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2067 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2068 " Bad things might happen.\n");
2069 }
2070 for (i = 0; i < rdev->usec_timeout; i++) {
2071 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002072 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002073 return 0;
2074 }
2075 DRM_UDELAY(1);
2076 }
2077 return -1;
2078}
2079
2080int r100_mc_wait_for_idle(struct radeon_device *rdev)
2081{
2082 unsigned i;
2083 uint32_t tmp;
2084
2085 for (i = 0; i < rdev->usec_timeout; i++) {
2086 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002087 tmp = RREG32(RADEON_MC_STATUS);
2088 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002089 return 0;
2090 }
2091 DRM_UDELAY(1);
2092 }
2093 return -1;
2094}
2095
Jerome Glisse225758d2010-03-09 14:45:10 +00002096void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002097{
Jerome Glisse225758d2010-03-09 14:45:10 +00002098 lockup->last_cp_rptr = cp->rptr;
2099 lockup->last_jiffies = jiffies;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002100}
2101
Jerome Glisse225758d2010-03-09 14:45:10 +00002102/**
2103 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2104 * @rdev: radeon device structure
2105 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
2106 * @cp: radeon_cp structure holding CP information
2107 *
2108 * We don't need to initialize the lockup tracking information as we will either
2109 * have CP rptr to a different value of jiffies wrap around which will force
2110 * initialization of the lockup tracking informations.
2111 *
2112 * A possible false positivie is if we get call after while and last_cp_rptr ==
2113 * the current CP rptr, even if it's unlikely it might happen. To avoid this
2114 * if the elapsed time since last call is bigger than 2 second than we return
2115 * false and update the tracking information. Due to this the caller must call
2116 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2117 * the fencing code should be cautious about that.
2118 *
2119 * Caller should write to the ring to force CP to do something so we don't get
2120 * false positive when CP is just gived nothing to do.
2121 *
2122 **/
2123bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002124{
Jerome Glisse225758d2010-03-09 14:45:10 +00002125 unsigned long cjiffies, elapsed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002126
Jerome Glisse225758d2010-03-09 14:45:10 +00002127 cjiffies = jiffies;
2128 if (!time_after(cjiffies, lockup->last_jiffies)) {
2129 /* likely a wrap around */
2130 lockup->last_cp_rptr = cp->rptr;
2131 lockup->last_jiffies = jiffies;
2132 return false;
2133 }
2134 if (cp->rptr != lockup->last_cp_rptr) {
2135 /* CP is still working no lockup */
2136 lockup->last_cp_rptr = cp->rptr;
2137 lockup->last_jiffies = jiffies;
2138 return false;
2139 }
2140 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
Marek Olšákec00efb2010-09-12 05:09:12 +02002141 if (elapsed >= 10000) {
Jerome Glisse225758d2010-03-09 14:45:10 +00002142 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2143 return true;
2144 }
2145 /* give a chance to the GPU ... */
2146 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002147}
2148
Jerome Glisse225758d2010-03-09 14:45:10 +00002149bool r100_gpu_is_lockup(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002150{
Jerome Glisse225758d2010-03-09 14:45:10 +00002151 u32 rbbm_status;
2152 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002153
Jerome Glisse225758d2010-03-09 14:45:10 +00002154 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2155 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2156 r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
2157 return false;
2158 }
2159 /* force CP activities */
2160 r = radeon_ring_lock(rdev, 2);
2161 if (!r) {
2162 /* PACKET2 NOP */
2163 radeon_ring_write(rdev, 0x80000000);
2164 radeon_ring_write(rdev, 0x80000000);
2165 radeon_ring_unlock_commit(rdev);
2166 }
2167 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2168 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2169}
2170
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002171void r100_bm_disable(struct radeon_device *rdev)
2172{
2173 u32 tmp;
2174
2175 /* disable bus mastering */
2176 tmp = RREG32(R_000030_BUS_CNTL);
2177 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002178 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002179 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2180 mdelay(1);
2181 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2182 tmp = RREG32(RADEON_BUS_CNTL);
2183 mdelay(1);
2184 pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
2185 pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
2186 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002187}
2188
Jerome Glissea2d07b72010-03-09 14:45:11 +00002189int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002190{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002191 struct r100_mc_save save;
2192 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002193 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002194
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002195 status = RREG32(R_000E40_RBBM_STATUS);
2196 if (!G_000E40_GUI_ACTIVE(status)) {
2197 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002198 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002199 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002200 status = RREG32(R_000E40_RBBM_STATUS);
2201 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2202 /* stop CP */
2203 WREG32(RADEON_CP_CSQ_CNTL, 0);
2204 tmp = RREG32(RADEON_CP_RB_CNTL);
2205 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2206 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2207 WREG32(RADEON_CP_RB_WPTR, 0);
2208 WREG32(RADEON_CP_RB_CNTL, tmp);
2209 /* save PCI state */
2210 pci_save_state(rdev->pdev);
2211 /* disable bus mastering */
2212 r100_bm_disable(rdev);
2213 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2214 S_0000F0_SOFT_RESET_RE(1) |
2215 S_0000F0_SOFT_RESET_PP(1) |
2216 S_0000F0_SOFT_RESET_RB(1));
2217 RREG32(R_0000F0_RBBM_SOFT_RESET);
2218 mdelay(500);
2219 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2220 mdelay(1);
2221 status = RREG32(R_000E40_RBBM_STATUS);
2222 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002223 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002224 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2225 RREG32(R_0000F0_RBBM_SOFT_RESET);
2226 mdelay(500);
2227 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2228 mdelay(1);
2229 status = RREG32(R_000E40_RBBM_STATUS);
2230 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2231 /* restore PCI & busmastering */
2232 pci_restore_state(rdev->pdev);
2233 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002234 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002235 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2236 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2237 dev_err(rdev->dev, "failed to reset GPU\n");
2238 rdev->gpu_lockup = true;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002239 ret = -1;
2240 } else
2241 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002242 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002243 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002244}
2245
Alex Deucher92cde002009-12-04 10:55:12 -05002246void r100_set_common_regs(struct radeon_device *rdev)
2247{
Alex Deucher2739d492010-02-05 03:34:16 -05002248 struct drm_device *dev = rdev->ddev;
2249 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002250 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002251
Alex Deucher92cde002009-12-04 10:55:12 -05002252 /* set these so they don't interfere with anything */
2253 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2254 WREG32(RADEON_SUBPIC_CNTL, 0);
2255 WREG32(RADEON_VIPH_CONTROL, 0);
2256 WREG32(RADEON_I2C_CNTL_1, 0);
2257 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2258 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2259 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002260
2261 /* always set up dac2 on rn50 and some rv100 as lots
2262 * of servers seem to wire it up to a VGA port but
2263 * don't report it in the bios connector
2264 * table.
2265 */
2266 switch (dev->pdev->device) {
2267 /* RN50 */
2268 case 0x515e:
2269 case 0x5969:
2270 force_dac2 = true;
2271 break;
2272 /* RV100*/
2273 case 0x5159:
2274 case 0x515a:
2275 /* DELL triple head servers */
2276 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2277 ((dev->pdev->subsystem_device == 0x016c) ||
2278 (dev->pdev->subsystem_device == 0x016d) ||
2279 (dev->pdev->subsystem_device == 0x016e) ||
2280 (dev->pdev->subsystem_device == 0x016f) ||
2281 (dev->pdev->subsystem_device == 0x0170) ||
2282 (dev->pdev->subsystem_device == 0x017d) ||
2283 (dev->pdev->subsystem_device == 0x017e) ||
2284 (dev->pdev->subsystem_device == 0x0183) ||
2285 (dev->pdev->subsystem_device == 0x018a) ||
2286 (dev->pdev->subsystem_device == 0x019a)))
2287 force_dac2 = true;
2288 break;
2289 }
2290
2291 if (force_dac2) {
2292 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2293 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2294 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2295
2296 /* For CRT on DAC2, don't turn it on if BIOS didn't
2297 enable it, even it's detected.
2298 */
2299
2300 /* force it to crtc0 */
2301 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2302 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2303 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2304
2305 /* set up the TV DAC */
2306 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2307 RADEON_TV_DAC_STD_MASK |
2308 RADEON_TV_DAC_RDACPD |
2309 RADEON_TV_DAC_GDACPD |
2310 RADEON_TV_DAC_BDACPD |
2311 RADEON_TV_DAC_BGADJ_MASK |
2312 RADEON_TV_DAC_DACADJ_MASK);
2313 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2314 RADEON_TV_DAC_NHOLD |
2315 RADEON_TV_DAC_STD_PS2 |
2316 (0x58 << 16));
2317
2318 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2319 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2320 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2321 }
Dave Airlied6680462010-03-31 13:41:35 +10002322
2323 /* switch PM block to ACPI mode */
2324 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2325 tmp &= ~RADEON_PM_MODE_SEL;
2326 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2327
Alex Deucher92cde002009-12-04 10:55:12 -05002328}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002329
2330/*
2331 * VRAM info
2332 */
2333static void r100_vram_get_type(struct radeon_device *rdev)
2334{
2335 uint32_t tmp;
2336
2337 rdev->mc.vram_is_ddr = false;
2338 if (rdev->flags & RADEON_IS_IGP)
2339 rdev->mc.vram_is_ddr = true;
2340 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2341 rdev->mc.vram_is_ddr = true;
2342 if ((rdev->family == CHIP_RV100) ||
2343 (rdev->family == CHIP_RS100) ||
2344 (rdev->family == CHIP_RS200)) {
2345 tmp = RREG32(RADEON_MEM_CNTL);
2346 if (tmp & RV100_HALF_MODE) {
2347 rdev->mc.vram_width = 32;
2348 } else {
2349 rdev->mc.vram_width = 64;
2350 }
2351 if (rdev->flags & RADEON_SINGLE_CRTC) {
2352 rdev->mc.vram_width /= 4;
2353 rdev->mc.vram_is_ddr = true;
2354 }
2355 } else if (rdev->family <= CHIP_RV280) {
2356 tmp = RREG32(RADEON_MEM_CNTL);
2357 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2358 rdev->mc.vram_width = 128;
2359 } else {
2360 rdev->mc.vram_width = 64;
2361 }
2362 } else {
2363 /* newer IGPs */
2364 rdev->mc.vram_width = 128;
2365 }
2366}
2367
Dave Airlie2a0f8912009-07-11 04:44:47 +10002368static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002369{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002370 u32 aper_size;
2371 u8 byte;
2372
2373 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2374
2375 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2376 * that is has the 2nd generation multifunction PCI interface
2377 */
2378 if (rdev->family == CHIP_RV280 ||
2379 rdev->family >= CHIP_RV350) {
2380 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2381 ~RADEON_HDP_APER_CNTL);
2382 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2383 return aper_size * 2;
2384 }
2385
2386 /* Older cards have all sorts of funny issues to deal with. First
2387 * check if it's a multifunction card by reading the PCI config
2388 * header type... Limit those to one aperture size
2389 */
2390 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2391 if (byte & 0x80) {
2392 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2393 DRM_INFO("Limiting VRAM to one aperture\n");
2394 return aper_size;
2395 }
2396
2397 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2398 * have set it up. We don't write this as it's broken on some ASICs but
2399 * we expect the BIOS to have done the right thing (might be too optimistic...)
2400 */
2401 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2402 return aper_size * 2;
2403 return aper_size;
2404}
2405
2406void r100_vram_init_sizes(struct radeon_device *rdev)
2407{
2408 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002409
Jerome Glissed594e462010-02-17 21:54:29 +00002410 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002411 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2412 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002413 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2414 /* FIXME we don't use the second aperture yet when we could use it */
2415 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2416 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002417 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002418 if (rdev->flags & RADEON_IS_IGP) {
2419 uint32_t tom;
2420 /* read NB_TOM to get the amount of ram stolen for the GPU */
2421 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002422 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002423 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2424 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002425 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002426 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002427 /* Some production boards of m6 will report 0
2428 * if it's 8 MB
2429 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002430 if (rdev->mc.real_vram_size == 0) {
2431 rdev->mc.real_vram_size = 8192 * 1024;
2432 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002433 }
Jerome Glissed594e462010-02-17 21:54:29 +00002434 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2435 * Novell bug 204882 + along with lots of ubuntu ones
2436 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002437 if (rdev->mc.aper_size > config_aper_size)
2438 config_aper_size = rdev->mc.aper_size;
2439
Dave Airlie7a50f012009-07-21 20:39:30 +10002440 if (config_aper_size > rdev->mc.real_vram_size)
2441 rdev->mc.mc_vram_size = config_aper_size;
2442 else
2443 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002444 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002445}
2446
Dave Airlie28d52042009-09-21 14:33:58 +10002447void r100_vga_set_state(struct radeon_device *rdev, bool state)
2448{
2449 uint32_t temp;
2450
2451 temp = RREG32(RADEON_CONFIG_CNTL);
2452 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002453 temp &= ~RADEON_CFG_VGA_RAM_EN;
2454 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002455 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002456 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002457 }
2458 WREG32(RADEON_CONFIG_CNTL, temp);
2459}
2460
Jerome Glissed594e462010-02-17 21:54:29 +00002461void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002462{
Jerome Glissed594e462010-02-17 21:54:29 +00002463 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002464
Jerome Glissed594e462010-02-17 21:54:29 +00002465 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002466 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002467 base = rdev->mc.aper_base;
2468 if (rdev->flags & RADEON_IS_IGP)
2469 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2470 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002471 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002472 if (!(rdev->flags & RADEON_IS_AGP))
2473 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002474 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002475}
2476
2477
2478/*
2479 * Indirect registers accessor
2480 */
2481void r100_pll_errata_after_index(struct radeon_device *rdev)
2482{
Alex Deucher4ce91982010-06-30 12:13:55 -04002483 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2484 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2485 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002486 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002487}
2488
2489static void r100_pll_errata_after_data(struct radeon_device *rdev)
2490{
2491 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2492 * or the chip could hang on a subsequent access
2493 */
2494 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2495 udelay(5000);
2496 }
2497
2498 /* This function is required to workaround a hardware bug in some (all?)
2499 * revisions of the R300. This workaround should be called after every
2500 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2501 * may not be correct.
2502 */
2503 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2504 uint32_t save, tmp;
2505
2506 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2507 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2508 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2509 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2510 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2511 }
2512}
2513
2514uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2515{
2516 uint32_t data;
2517
2518 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2519 r100_pll_errata_after_index(rdev);
2520 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2521 r100_pll_errata_after_data(rdev);
2522 return data;
2523}
2524
2525void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2526{
2527 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2528 r100_pll_errata_after_index(rdev);
2529 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2530 r100_pll_errata_after_data(rdev);
2531}
2532
Jerome Glissed4550902009-10-01 10:12:06 +02002533void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002534{
Dave Airlie551ebd82009-09-01 15:25:57 +10002535 if (ASIC_IS_RN50(rdev)) {
2536 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2537 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2538 } else if (rdev->family < CHIP_R200) {
2539 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2540 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2541 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002542 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002543 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002544}
2545
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002546/*
2547 * Debugfs info
2548 */
2549#if defined(CONFIG_DEBUG_FS)
2550static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2551{
2552 struct drm_info_node *node = (struct drm_info_node *) m->private;
2553 struct drm_device *dev = node->minor->dev;
2554 struct radeon_device *rdev = dev->dev_private;
2555 uint32_t reg, value;
2556 unsigned i;
2557
2558 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2559 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2560 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2561 for (i = 0; i < 64; i++) {
2562 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2563 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2564 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2565 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2566 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2567 }
2568 return 0;
2569}
2570
2571static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2572{
2573 struct drm_info_node *node = (struct drm_info_node *) m->private;
2574 struct drm_device *dev = node->minor->dev;
2575 struct radeon_device *rdev = dev->dev_private;
2576 uint32_t rdp, wdp;
2577 unsigned count, i, j;
2578
2579 radeon_ring_free_size(rdev);
2580 rdp = RREG32(RADEON_CP_RB_RPTR);
2581 wdp = RREG32(RADEON_CP_RB_WPTR);
2582 count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2583 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2584 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2585 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2586 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2587 seq_printf(m, "%u dwords in ring\n", count);
2588 for (j = 0; j <= count; j++) {
2589 i = (rdp + j) & rdev->cp.ptr_mask;
2590 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2591 }
2592 return 0;
2593}
2594
2595
2596static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2597{
2598 struct drm_info_node *node = (struct drm_info_node *) m->private;
2599 struct drm_device *dev = node->minor->dev;
2600 struct radeon_device *rdev = dev->dev_private;
2601 uint32_t csq_stat, csq2_stat, tmp;
2602 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2603 unsigned i;
2604
2605 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2606 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2607 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2608 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2609 r_rptr = (csq_stat >> 0) & 0x3ff;
2610 r_wptr = (csq_stat >> 10) & 0x3ff;
2611 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2612 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2613 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2614 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2615 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2616 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2617 seq_printf(m, "Ring rptr %u\n", r_rptr);
2618 seq_printf(m, "Ring wptr %u\n", r_wptr);
2619 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2620 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2621 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2622 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2623 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2624 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2625 seq_printf(m, "Ring fifo:\n");
2626 for (i = 0; i < 256; i++) {
2627 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2628 tmp = RREG32(RADEON_CP_CSQ_DATA);
2629 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2630 }
2631 seq_printf(m, "Indirect1 fifo:\n");
2632 for (i = 256; i <= 512; i++) {
2633 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2634 tmp = RREG32(RADEON_CP_CSQ_DATA);
2635 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2636 }
2637 seq_printf(m, "Indirect2 fifo:\n");
2638 for (i = 640; i < ib1_wptr; i++) {
2639 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2640 tmp = RREG32(RADEON_CP_CSQ_DATA);
2641 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2642 }
2643 return 0;
2644}
2645
2646static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2647{
2648 struct drm_info_node *node = (struct drm_info_node *) m->private;
2649 struct drm_device *dev = node->minor->dev;
2650 struct radeon_device *rdev = dev->dev_private;
2651 uint32_t tmp;
2652
2653 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2654 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2655 tmp = RREG32(RADEON_MC_FB_LOCATION);
2656 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2657 tmp = RREG32(RADEON_BUS_CNTL);
2658 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2659 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2660 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2661 tmp = RREG32(RADEON_AGP_BASE);
2662 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2663 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2664 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2665 tmp = RREG32(0x01D0);
2666 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2667 tmp = RREG32(RADEON_AIC_LO_ADDR);
2668 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2669 tmp = RREG32(RADEON_AIC_HI_ADDR);
2670 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2671 tmp = RREG32(0x01E4);
2672 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2673 return 0;
2674}
2675
2676static struct drm_info_list r100_debugfs_rbbm_list[] = {
2677 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2678};
2679
2680static struct drm_info_list r100_debugfs_cp_list[] = {
2681 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2682 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2683};
2684
2685static struct drm_info_list r100_debugfs_mc_info_list[] = {
2686 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2687};
2688#endif
2689
2690int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2691{
2692#if defined(CONFIG_DEBUG_FS)
2693 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2694#else
2695 return 0;
2696#endif
2697}
2698
2699int r100_debugfs_cp_init(struct radeon_device *rdev)
2700{
2701#if defined(CONFIG_DEBUG_FS)
2702 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2703#else
2704 return 0;
2705#endif
2706}
2707
2708int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2709{
2710#if defined(CONFIG_DEBUG_FS)
2711 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2712#else
2713 return 0;
2714#endif
2715}
Dave Airliee024e112009-06-24 09:48:08 +10002716
2717int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2718 uint32_t tiling_flags, uint32_t pitch,
2719 uint32_t offset, uint32_t obj_size)
2720{
2721 int surf_index = reg * 16;
2722 int flags = 0;
2723
Dave Airliee024e112009-06-24 09:48:08 +10002724 if (rdev->family <= CHIP_RS200) {
2725 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2726 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2727 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2728 if (tiling_flags & RADEON_TILING_MACRO)
2729 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2730 } else if (rdev->family <= CHIP_RV280) {
2731 if (tiling_flags & (RADEON_TILING_MACRO))
2732 flags |= R200_SURF_TILE_COLOR_MACRO;
2733 if (tiling_flags & RADEON_TILING_MICRO)
2734 flags |= R200_SURF_TILE_COLOR_MICRO;
2735 } else {
2736 if (tiling_flags & RADEON_TILING_MACRO)
2737 flags |= R300_SURF_TILE_MACRO;
2738 if (tiling_flags & RADEON_TILING_MICRO)
2739 flags |= R300_SURF_TILE_MICRO;
2740 }
2741
Michel Dänzerc88f9f02009-09-15 17:09:30 +02002742 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2743 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2744 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2745 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2746
Dave Airlief5c5f042010-06-11 14:40:16 +10002747 /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2748 if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2749 if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2750 if (ASIC_IS_RN50(rdev))
2751 pitch /= 16;
2752 }
2753
2754 /* r100/r200 divide by 16 */
2755 if (rdev->family < CHIP_R300)
2756 flags |= pitch / 16;
2757 else
2758 flags |= pitch / 8;
2759
2760
Dave Airlied9fdaaf2010-08-02 10:42:55 +10002761 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10002762 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2763 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2764 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2765 return 0;
2766}
2767
2768void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2769{
2770 int surf_index = reg * 16;
2771 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2772}
Jerome Glissec93bb852009-07-13 21:04:08 +02002773
2774void r100_bandwidth_update(struct radeon_device *rdev)
2775{
2776 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2777 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2778 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2779 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2780 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002781 dfixed_init(1),
2782 dfixed_init(2),
2783 dfixed_init(3),
2784 dfixed_init(0),
2785 dfixed_init_half(1),
2786 dfixed_init_half(2),
2787 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02002788 };
2789 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002790 dfixed_init(0),
2791 dfixed_init(1),
2792 dfixed_init(2),
2793 dfixed_init(3),
2794 dfixed_init(0),
2795 dfixed_init_half(1),
2796 dfixed_init_half(2),
2797 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02002798 };
2799 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002800 dfixed_init(0),
2801 dfixed_init(1),
2802 dfixed_init(2),
2803 dfixed_init(3),
2804 dfixed_init(4),
2805 dfixed_init(5),
2806 dfixed_init(6),
2807 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02002808 };
2809 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002810 dfixed_init(1),
2811 dfixed_init_half(1),
2812 dfixed_init(2),
2813 dfixed_init_half(2),
2814 dfixed_init(3),
2815 dfixed_init_half(3),
2816 dfixed_init(4),
2817 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02002818 };
2819 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002820 dfixed_init(4),
2821 dfixed_init(5),
2822 dfixed_init(6),
2823 dfixed_init(7),
2824 dfixed_init(8),
2825 dfixed_init(9),
2826 dfixed_init(10),
2827 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02002828 };
2829 fixed20_12 min_mem_eff;
2830 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2831 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2832 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2833 disp_drain_rate2, read_return_rate;
2834 fixed20_12 time_disp1_drop_priority;
2835 int c;
2836 int cur_size = 16; /* in octawords */
2837 int critical_point = 0, critical_point2;
2838/* uint32_t read_return_rate, time_disp1_drop_priority; */
2839 int stop_req, max_stop_req;
2840 struct drm_display_mode *mode1 = NULL;
2841 struct drm_display_mode *mode2 = NULL;
2842 uint32_t pixel_bytes1 = 0;
2843 uint32_t pixel_bytes2 = 0;
2844
Alex Deucherf46c0122010-03-31 00:33:27 -04002845 radeon_update_display_priority(rdev);
2846
Jerome Glissec93bb852009-07-13 21:04:08 +02002847 if (rdev->mode_info.crtcs[0]->base.enabled) {
2848 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2849 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2850 }
Dave Airliedfee5612009-10-02 09:19:09 +10002851 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2852 if (rdev->mode_info.crtcs[1]->base.enabled) {
2853 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2854 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2855 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002856 }
2857
Ben Skeggs68adac52010-04-28 11:46:42 +10002858 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02002859 /* get modes */
2860 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2861 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2862 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2863 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2864 /* check crtc enables */
2865 if (mode2)
2866 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2867 if (mode1)
2868 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2869 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2870 }
2871
2872 /*
2873 * determine is there is enough bw for current mode
2874 */
Alex Deucherf47299c2010-03-16 20:54:38 -04002875 sclk_ff = rdev->pm.sclk;
2876 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02002877
2878 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10002879 temp_ff.full = dfixed_const(temp);
2880 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002881
2882 pix_clk.full = 0;
2883 pix_clk2.full = 0;
2884 peak_disp_bw.full = 0;
2885 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002886 temp_ff.full = dfixed_const(1000);
2887 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
2888 pix_clk.full = dfixed_div(pix_clk, temp_ff);
2889 temp_ff.full = dfixed_const(pixel_bytes1);
2890 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002891 }
2892 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002893 temp_ff.full = dfixed_const(1000);
2894 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
2895 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
2896 temp_ff.full = dfixed_const(pixel_bytes2);
2897 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002898 }
2899
Ben Skeggs68adac52010-04-28 11:46:42 +10002900 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002901 if (peak_disp_bw.full >= mem_bw.full) {
2902 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2903 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2904 }
2905
2906 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2907 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2908 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2909 mem_trcd = ((temp >> 2) & 0x3) + 1;
2910 mem_trp = ((temp & 0x3)) + 1;
2911 mem_tras = ((temp & 0x70) >> 4) + 1;
2912 } else if (rdev->family == CHIP_R300 ||
2913 rdev->family == CHIP_R350) { /* r300, r350 */
2914 mem_trcd = (temp & 0x7) + 1;
2915 mem_trp = ((temp >> 8) & 0x7) + 1;
2916 mem_tras = ((temp >> 11) & 0xf) + 4;
2917 } else if (rdev->family == CHIP_RV350 ||
2918 rdev->family <= CHIP_RV380) {
2919 /* rv3x0 */
2920 mem_trcd = (temp & 0x7) + 3;
2921 mem_trp = ((temp >> 8) & 0x7) + 3;
2922 mem_tras = ((temp >> 11) & 0xf) + 6;
2923 } else if (rdev->family == CHIP_R420 ||
2924 rdev->family == CHIP_R423 ||
2925 rdev->family == CHIP_RV410) {
2926 /* r4xx */
2927 mem_trcd = (temp & 0xf) + 3;
2928 if (mem_trcd > 15)
2929 mem_trcd = 15;
2930 mem_trp = ((temp >> 8) & 0xf) + 3;
2931 if (mem_trp > 15)
2932 mem_trp = 15;
2933 mem_tras = ((temp >> 12) & 0x1f) + 6;
2934 if (mem_tras > 31)
2935 mem_tras = 31;
2936 } else { /* RV200, R200 */
2937 mem_trcd = (temp & 0x7) + 1;
2938 mem_trp = ((temp >> 8) & 0x7) + 1;
2939 mem_tras = ((temp >> 12) & 0xf) + 4;
2940 }
2941 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10002942 trcd_ff.full = dfixed_const(mem_trcd);
2943 trp_ff.full = dfixed_const(mem_trp);
2944 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02002945
2946 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2947 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2948 data = (temp & (7 << 20)) >> 20;
2949 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2950 if (rdev->family == CHIP_RS480) /* don't think rs400 */
2951 tcas_ff = memtcas_rs480_ff[data];
2952 else
2953 tcas_ff = memtcas_ff[data];
2954 } else
2955 tcas_ff = memtcas2_ff[data];
2956
2957 if (rdev->family == CHIP_RS400 ||
2958 rdev->family == CHIP_RS480) {
2959 /* extra cas latency stored in bits 23-25 0-4 clocks */
2960 data = (temp >> 23) & 0x7;
2961 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10002962 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02002963 }
2964
2965 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2966 /* on the R300, Tcas is included in Trbs.
2967 */
2968 temp = RREG32(RADEON_MEM_CNTL);
2969 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2970 if (data == 1) {
2971 if (R300_MEM_USE_CD_CH_ONLY & temp) {
2972 temp = RREG32(R300_MC_IND_INDEX);
2973 temp &= ~R300_MC_IND_ADDR_MASK;
2974 temp |= R300_MC_READ_CNTL_CD_mcind;
2975 WREG32(R300_MC_IND_INDEX, temp);
2976 temp = RREG32(R300_MC_IND_DATA);
2977 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2978 } else {
2979 temp = RREG32(R300_MC_READ_CNTL_AB);
2980 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2981 }
2982 } else {
2983 temp = RREG32(R300_MC_READ_CNTL_AB);
2984 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2985 }
2986 if (rdev->family == CHIP_RV410 ||
2987 rdev->family == CHIP_R420 ||
2988 rdev->family == CHIP_R423)
2989 trbs_ff = memtrbs_r4xx[data];
2990 else
2991 trbs_ff = memtrbs[data];
2992 tcas_ff.full += trbs_ff.full;
2993 }
2994
2995 sclk_eff_ff.full = sclk_ff.full;
2996
2997 if (rdev->flags & RADEON_IS_AGP) {
2998 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10002999 agpmode_ff.full = dfixed_const(radeon_agpmode);
3000 temp_ff.full = dfixed_const_666(16);
3001 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003002 }
3003 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3004
3005 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003006 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003007 } else {
3008 if ((rdev->family == CHIP_RV100) ||
3009 rdev->flags & RADEON_IS_IGP) {
3010 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003011 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003012 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003013 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003014 } else {
3015 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003016 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003017 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003018 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003019 }
3020 }
3021
Ben Skeggs68adac52010-04-28 11:46:42 +10003022 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003023
3024 if (rdev->mc.vram_is_ddr) {
3025 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003026 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003027 c = 3;
3028 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003029 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003030 c = 1;
3031 }
3032 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003033 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003034 c = 3;
3035 }
3036
Ben Skeggs68adac52010-04-28 11:46:42 +10003037 temp_ff.full = dfixed_const(2);
3038 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3039 temp_ff.full = dfixed_const(c);
3040 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3041 temp_ff.full = dfixed_const(4);
3042 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3043 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003044 mc_latency_mclk.full += k1.full;
3045
Ben Skeggs68adac52010-04-28 11:46:42 +10003046 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3047 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003048
3049 /*
3050 HW cursor time assuming worst case of full size colour cursor.
3051 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003052 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003053 temp_ff.full += trcd_ff.full;
3054 if (temp_ff.full < tras_ff.full)
3055 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003056 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003057
Ben Skeggs68adac52010-04-28 11:46:42 +10003058 temp_ff.full = dfixed_const(cur_size);
3059 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003060 /*
3061 Find the total latency for the display data.
3062 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003063 disp_latency_overhead.full = dfixed_const(8);
3064 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003065 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3066 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3067
3068 if (mc_latency_mclk.full > mc_latency_sclk.full)
3069 disp_latency.full = mc_latency_mclk.full;
3070 else
3071 disp_latency.full = mc_latency_sclk.full;
3072
3073 /* setup Max GRPH_STOP_REQ default value */
3074 if (ASIC_IS_RV100(rdev))
3075 max_stop_req = 0x5c;
3076 else
3077 max_stop_req = 0x7c;
3078
3079 if (mode1) {
3080 /* CRTC1
3081 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3082 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3083 */
3084 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3085
3086 if (stop_req > max_stop_req)
3087 stop_req = max_stop_req;
3088
3089 /*
3090 Find the drain rate of the display buffer.
3091 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003092 temp_ff.full = dfixed_const((16/pixel_bytes1));
3093 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003094
3095 /*
3096 Find the critical point of the display buffer.
3097 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003098 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3099 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003100
Ben Skeggs68adac52010-04-28 11:46:42 +10003101 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003102
3103 if (rdev->disp_priority == 2) {
3104 critical_point = 0;
3105 }
3106
3107 /*
3108 The critical point should never be above max_stop_req-4. Setting
3109 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3110 */
3111 if (max_stop_req - critical_point < 4)
3112 critical_point = 0;
3113
3114 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3115 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3116 critical_point = 0x10;
3117 }
3118
3119 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3120 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3121 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3122 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3123 if ((rdev->family == CHIP_R350) &&
3124 (stop_req > 0x15)) {
3125 stop_req -= 0x10;
3126 }
3127 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3128 temp |= RADEON_GRPH_BUFFER_SIZE;
3129 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3130 RADEON_GRPH_CRITICAL_AT_SOF |
3131 RADEON_GRPH_STOP_CNTL);
3132 /*
3133 Write the result into the register.
3134 */
3135 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3136 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3137
3138#if 0
3139 if ((rdev->family == CHIP_RS400) ||
3140 (rdev->family == CHIP_RS480)) {
3141 /* attempt to program RS400 disp regs correctly ??? */
3142 temp = RREG32(RS400_DISP1_REG_CNTL);
3143 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3144 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3145 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3146 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3147 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3148 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3149 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3150 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3151 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3152 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3153 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3154 }
3155#endif
3156
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003157 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003158 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3159 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3160 }
3161
3162 if (mode2) {
3163 u32 grph2_cntl;
3164 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3165
3166 if (stop_req > max_stop_req)
3167 stop_req = max_stop_req;
3168
3169 /*
3170 Find the drain rate of the display buffer.
3171 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003172 temp_ff.full = dfixed_const((16/pixel_bytes2));
3173 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003174
3175 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3176 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3177 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3178 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3179 if ((rdev->family == CHIP_R350) &&
3180 (stop_req > 0x15)) {
3181 stop_req -= 0x10;
3182 }
3183 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3184 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3185 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3186 RADEON_GRPH_CRITICAL_AT_SOF |
3187 RADEON_GRPH_STOP_CNTL);
3188
3189 if ((rdev->family == CHIP_RS100) ||
3190 (rdev->family == CHIP_RS200))
3191 critical_point2 = 0;
3192 else {
3193 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003194 temp_ff.full = dfixed_const(temp);
3195 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003196 if (sclk_ff.full < temp_ff.full)
3197 temp_ff.full = sclk_ff.full;
3198
3199 read_return_rate.full = temp_ff.full;
3200
3201 if (mode1) {
3202 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003203 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003204 } else {
3205 time_disp1_drop_priority.full = 0;
3206 }
3207 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003208 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3209 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003210
Ben Skeggs68adac52010-04-28 11:46:42 +10003211 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003212
3213 if (rdev->disp_priority == 2) {
3214 critical_point2 = 0;
3215 }
3216
3217 if (max_stop_req - critical_point2 < 4)
3218 critical_point2 = 0;
3219
3220 }
3221
3222 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3223 /* some R300 cards have problem with this set to 0 */
3224 critical_point2 = 0x10;
3225 }
3226
3227 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3228 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3229
3230 if ((rdev->family == CHIP_RS400) ||
3231 (rdev->family == CHIP_RS480)) {
3232#if 0
3233 /* attempt to program RS400 disp2 regs correctly ??? */
3234 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3235 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3236 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3237 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3238 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3239 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3240 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3241 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3242 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3243 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3244 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3245 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3246#endif
3247 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3248 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3249 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3250 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3251 }
3252
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003253 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003254 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3255 }
3256}
Dave Airlie551ebd82009-09-01 15:25:57 +10003257
Andi Kleencbdd4502011-10-13 16:08:46 -07003258static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
Dave Airlie551ebd82009-09-01 15:25:57 +10003259{
3260 DRM_ERROR("pitch %d\n", t->pitch);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003261 DRM_ERROR("use_pitch %d\n", t->use_pitch);
Dave Airlie551ebd82009-09-01 15:25:57 +10003262 DRM_ERROR("width %d\n", t->width);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003263 DRM_ERROR("width_11 %d\n", t->width_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003264 DRM_ERROR("height %d\n", t->height);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003265 DRM_ERROR("height_11 %d\n", t->height_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003266 DRM_ERROR("num levels %d\n", t->num_levels);
3267 DRM_ERROR("depth %d\n", t->txdepth);
3268 DRM_ERROR("bpp %d\n", t->cpp);
3269 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3270 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3271 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
Dave Airlied785d782009-12-07 13:16:06 +10003272 DRM_ERROR("compress format %d\n", t->compress_format);
Dave Airlie551ebd82009-09-01 15:25:57 +10003273}
3274
Dave Airlied785d782009-12-07 13:16:06 +10003275static int r100_track_compress_size(int compress_format, int w, int h)
3276{
3277 int block_width, block_height, block_bytes;
3278 int wblocks, hblocks;
3279 int min_wblocks;
3280 int sz;
3281
3282 block_width = 4;
3283 block_height = 4;
3284
3285 switch (compress_format) {
3286 case R100_TRACK_COMP_DXT1:
3287 block_bytes = 8;
3288 min_wblocks = 4;
3289 break;
3290 default:
3291 case R100_TRACK_COMP_DXT35:
3292 block_bytes = 16;
3293 min_wblocks = 2;
3294 break;
3295 }
3296
3297 hblocks = (h + block_height - 1) / block_height;
3298 wblocks = (w + block_width - 1) / block_width;
3299 if (wblocks < min_wblocks)
3300 wblocks = min_wblocks;
3301 sz = wblocks * hblocks * block_bytes;
3302 return sz;
3303}
3304
Roland Scheidegger37cf6b02010-06-12 13:31:11 -04003305static int r100_cs_track_cube(struct radeon_device *rdev,
3306 struct r100_cs_track *track, unsigned idx)
3307{
3308 unsigned face, w, h;
3309 struct radeon_bo *cube_robj;
3310 unsigned long size;
3311 unsigned compress_format = track->textures[idx].compress_format;
3312
3313 for (face = 0; face < 5; face++) {
3314 cube_robj = track->textures[idx].cube_info[face].robj;
3315 w = track->textures[idx].cube_info[face].width;
3316 h = track->textures[idx].cube_info[face].height;
3317
3318 if (compress_format) {
3319 size = r100_track_compress_size(compress_format, w, h);
3320 } else
3321 size = w * h;
3322 size *= track->textures[idx].cpp;
3323
3324 size += track->textures[idx].cube_info[face].offset;
3325
3326 if (size > radeon_bo_size(cube_robj)) {
3327 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
3328 size, radeon_bo_size(cube_robj));
3329 r100_cs_track_texture_print(&track->textures[idx]);
3330 return -1;
3331 }
3332 }
3333 return 0;
3334}
3335
Dave Airlie551ebd82009-09-01 15:25:57 +10003336static int r100_cs_track_texture_check(struct radeon_device *rdev,
3337 struct r100_cs_track *track)
3338{
Jerome Glisse4c788672009-11-20 14:29:23 +01003339 struct radeon_bo *robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003340 unsigned long size;
Marek Olšákb73c5f82010-04-11 03:18:52 +02003341 unsigned u, i, w, h, d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003342 int ret;
3343
3344 for (u = 0; u < track->num_texture; u++) {
3345 if (!track->textures[u].enabled)
3346 continue;
Alex Deucher43b93fb2010-10-27 01:02:35 -04003347 if (track->textures[u].lookup_disable)
3348 continue;
Dave Airlie551ebd82009-09-01 15:25:57 +10003349 robj = track->textures[u].robj;
3350 if (robj == NULL) {
3351 DRM_ERROR("No texture bound to unit %u\n", u);
3352 return -EINVAL;
3353 }
3354 size = 0;
3355 for (i = 0; i <= track->textures[u].num_levels; i++) {
3356 if (track->textures[u].use_pitch) {
3357 if (rdev->family < CHIP_R300)
3358 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3359 else
3360 w = track->textures[u].pitch / (1 << i);
3361 } else {
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003362 w = track->textures[u].width;
Dave Airlie551ebd82009-09-01 15:25:57 +10003363 if (rdev->family >= CHIP_RV515)
3364 w |= track->textures[u].width_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003365 w = w / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003366 if (track->textures[u].roundup_w)
3367 w = roundup_pow_of_two(w);
3368 }
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003369 h = track->textures[u].height;
Dave Airlie551ebd82009-09-01 15:25:57 +10003370 if (rdev->family >= CHIP_RV515)
3371 h |= track->textures[u].height_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003372 h = h / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003373 if (track->textures[u].roundup_h)
3374 h = roundup_pow_of_two(h);
Marek Olšákb73c5f82010-04-11 03:18:52 +02003375 if (track->textures[u].tex_coord_type == 1) {
3376 d = (1 << track->textures[u].txdepth) / (1 << i);
3377 if (!d)
3378 d = 1;
3379 } else {
3380 d = 1;
3381 }
Dave Airlied785d782009-12-07 13:16:06 +10003382 if (track->textures[u].compress_format) {
3383
Marek Olšákb73c5f82010-04-11 03:18:52 +02003384 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
Dave Airlied785d782009-12-07 13:16:06 +10003385 /* compressed textures are block based */
3386 } else
Marek Olšákb73c5f82010-04-11 03:18:52 +02003387 size += w * h * d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003388 }
3389 size *= track->textures[u].cpp;
Dave Airlied785d782009-12-07 13:16:06 +10003390
Dave Airlie551ebd82009-09-01 15:25:57 +10003391 switch (track->textures[u].tex_coord_type) {
3392 case 0:
Dave Airlie551ebd82009-09-01 15:25:57 +10003393 case 1:
Dave Airlie551ebd82009-09-01 15:25:57 +10003394 break;
3395 case 2:
3396 if (track->separate_cube) {
3397 ret = r100_cs_track_cube(rdev, track, u);
3398 if (ret)
3399 return ret;
3400 } else
3401 size *= 6;
3402 break;
3403 default:
3404 DRM_ERROR("Invalid texture coordinate type %u for unit "
3405 "%u\n", track->textures[u].tex_coord_type, u);
3406 return -EINVAL;
3407 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003408 if (size > radeon_bo_size(robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003409 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
Jerome Glisse4c788672009-11-20 14:29:23 +01003410 "%lu\n", u, size, radeon_bo_size(robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003411 r100_cs_track_texture_print(&track->textures[u]);
3412 return -EINVAL;
3413 }
3414 }
3415 return 0;
3416}
3417
3418int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3419{
3420 unsigned i;
3421 unsigned long size;
3422 unsigned prim_walk;
3423 unsigned nverts;
Marek Olšák40b4a752011-02-12 19:21:35 +01003424 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
Dave Airlie551ebd82009-09-01 15:25:57 +10003425
Marek Olšák40b4a752011-02-12 19:21:35 +01003426 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
Marek Olšáka41ceb12010-09-12 05:09:13 +02003427 !track->blend_read_enable)
3428 num_cb = 0;
3429
3430 for (i = 0; i < num_cb; i++) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003431 if (track->cb[i].robj == NULL) {
3432 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3433 return -EINVAL;
3434 }
3435 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3436 size += track->cb[i].offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003437 if (size > radeon_bo_size(track->cb[i].robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003438 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3439 "(need %lu have %lu) !\n", i, size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003440 radeon_bo_size(track->cb[i].robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003441 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3442 i, track->cb[i].pitch, track->cb[i].cpp,
3443 track->cb[i].offset, track->maxy);
3444 return -EINVAL;
3445 }
3446 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003447 track->cb_dirty = false;
3448
3449 if (track->zb_dirty && track->z_enabled) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003450 if (track->zb.robj == NULL) {
3451 DRM_ERROR("[drm] No buffer for z buffer !\n");
3452 return -EINVAL;
3453 }
3454 size = track->zb.pitch * track->zb.cpp * track->maxy;
3455 size += track->zb.offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003456 if (size > radeon_bo_size(track->zb.robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003457 DRM_ERROR("[drm] Buffer too small for z buffer "
3458 "(need %lu have %lu) !\n", size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003459 radeon_bo_size(track->zb.robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003460 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3461 track->zb.pitch, track->zb.cpp,
3462 track->zb.offset, track->maxy);
3463 return -EINVAL;
3464 }
3465 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003466 track->zb_dirty = false;
3467
Marek Olšákfff1ce42011-02-14 01:01:10 +01003468 if (track->aa_dirty && track->aaresolve) {
3469 if (track->aa.robj == NULL) {
3470 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
3471 return -EINVAL;
3472 }
3473 /* I believe the format comes from colorbuffer0. */
3474 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
3475 size += track->aa.offset;
3476 if (size > radeon_bo_size(track->aa.robj)) {
3477 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
3478 "(need %lu have %lu) !\n", i, size,
3479 radeon_bo_size(track->aa.robj));
3480 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
3481 i, track->aa.pitch, track->cb[0].cpp,
3482 track->aa.offset, track->maxy);
3483 return -EINVAL;
3484 }
3485 }
3486 track->aa_dirty = false;
3487
Dave Airlie551ebd82009-09-01 15:25:57 +10003488 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
Marek Olšákcae94b02010-02-21 21:24:15 +01003489 if (track->vap_vf_cntl & (1 << 14)) {
3490 nverts = track->vap_alt_nverts;
3491 } else {
3492 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3493 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003494 switch (prim_walk) {
3495 case 1:
3496 for (i = 0; i < track->num_arrays; i++) {
3497 size = track->arrays[i].esize * track->max_indx * 4;
3498 if (track->arrays[i].robj == NULL) {
3499 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3500 "bound\n", prim_walk, i);
3501 return -EINVAL;
3502 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003503 if (size > radeon_bo_size(track->arrays[i].robj)) {
3504 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3505 "need %lu dwords have %lu dwords\n",
3506 prim_walk, i, size >> 2,
3507 radeon_bo_size(track->arrays[i].robj)
3508 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003509 DRM_ERROR("Max indices %u\n", track->max_indx);
3510 return -EINVAL;
3511 }
3512 }
3513 break;
3514 case 2:
3515 for (i = 0; i < track->num_arrays; i++) {
3516 size = track->arrays[i].esize * (nverts - 1) * 4;
3517 if (track->arrays[i].robj == NULL) {
3518 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3519 "bound\n", prim_walk, i);
3520 return -EINVAL;
3521 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003522 if (size > radeon_bo_size(track->arrays[i].robj)) {
3523 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3524 "need %lu dwords have %lu dwords\n",
3525 prim_walk, i, size >> 2,
3526 radeon_bo_size(track->arrays[i].robj)
3527 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003528 return -EINVAL;
3529 }
3530 }
3531 break;
3532 case 3:
3533 size = track->vtx_size * nverts;
3534 if (size != track->immd_dwords) {
3535 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3536 track->immd_dwords, size);
3537 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3538 nverts, track->vtx_size);
3539 return -EINVAL;
3540 }
3541 break;
3542 default:
3543 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3544 prim_walk);
3545 return -EINVAL;
3546 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003547
3548 if (track->tex_dirty) {
3549 track->tex_dirty = false;
3550 return r100_cs_track_texture_check(rdev, track);
3551 }
3552 return 0;
Dave Airlie551ebd82009-09-01 15:25:57 +10003553}
3554
3555void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3556{
3557 unsigned i, face;
3558
Marek Olšák40b4a752011-02-12 19:21:35 +01003559 track->cb_dirty = true;
3560 track->zb_dirty = true;
3561 track->tex_dirty = true;
Marek Olšákfff1ce42011-02-14 01:01:10 +01003562 track->aa_dirty = true;
Marek Olšák40b4a752011-02-12 19:21:35 +01003563
Dave Airlie551ebd82009-09-01 15:25:57 +10003564 if (rdev->family < CHIP_R300) {
3565 track->num_cb = 1;
3566 if (rdev->family <= CHIP_RS200)
3567 track->num_texture = 3;
3568 else
3569 track->num_texture = 6;
3570 track->maxy = 2048;
3571 track->separate_cube = 1;
3572 } else {
3573 track->num_cb = 4;
3574 track->num_texture = 16;
3575 track->maxy = 4096;
3576 track->separate_cube = 0;
Dave Airlie45e40392011-02-20 21:57:32 +00003577 track->aaresolve = false;
Marek Olšákfff1ce42011-02-14 01:01:10 +01003578 track->aa.robj = NULL;
Dave Airlie551ebd82009-09-01 15:25:57 +10003579 }
3580
3581 for (i = 0; i < track->num_cb; i++) {
3582 track->cb[i].robj = NULL;
3583 track->cb[i].pitch = 8192;
3584 track->cb[i].cpp = 16;
3585 track->cb[i].offset = 0;
3586 }
3587 track->z_enabled = true;
3588 track->zb.robj = NULL;
3589 track->zb.pitch = 8192;
3590 track->zb.cpp = 4;
3591 track->zb.offset = 0;
3592 track->vtx_size = 0x7F;
3593 track->immd_dwords = 0xFFFFFFFFUL;
3594 track->num_arrays = 11;
3595 track->max_indx = 0x00FFFFFFUL;
3596 for (i = 0; i < track->num_arrays; i++) {
3597 track->arrays[i].robj = NULL;
3598 track->arrays[i].esize = 0x7F;
3599 }
3600 for (i = 0; i < track->num_texture; i++) {
Dave Airlied785d782009-12-07 13:16:06 +10003601 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10003602 track->textures[i].pitch = 16536;
3603 track->textures[i].width = 16536;
3604 track->textures[i].height = 16536;
3605 track->textures[i].width_11 = 1 << 11;
3606 track->textures[i].height_11 = 1 << 11;
3607 track->textures[i].num_levels = 12;
3608 if (rdev->family <= CHIP_RS200) {
3609 track->textures[i].tex_coord_type = 0;
3610 track->textures[i].txdepth = 0;
3611 } else {
3612 track->textures[i].txdepth = 16;
3613 track->textures[i].tex_coord_type = 1;
3614 }
3615 track->textures[i].cpp = 64;
3616 track->textures[i].robj = NULL;
3617 /* CS IB emission code makes sure texture unit are disabled */
3618 track->textures[i].enabled = false;
Alex Deucher43b93fb2010-10-27 01:02:35 -04003619 track->textures[i].lookup_disable = false;
Dave Airlie551ebd82009-09-01 15:25:57 +10003620 track->textures[i].roundup_w = true;
3621 track->textures[i].roundup_h = true;
3622 if (track->separate_cube)
3623 for (face = 0; face < 5; face++) {
3624 track->textures[i].cube_info[face].robj = NULL;
3625 track->textures[i].cube_info[face].width = 16536;
3626 track->textures[i].cube_info[face].height = 16536;
3627 track->textures[i].cube_info[face].offset = 0;
3628 }
3629 }
3630}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003631
3632int r100_ring_test(struct radeon_device *rdev)
3633{
3634 uint32_t scratch;
3635 uint32_t tmp = 0;
3636 unsigned i;
3637 int r;
3638
3639 r = radeon_scratch_get(rdev, &scratch);
3640 if (r) {
3641 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3642 return r;
3643 }
3644 WREG32(scratch, 0xCAFEDEAD);
3645 r = radeon_ring_lock(rdev, 2);
3646 if (r) {
3647 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3648 radeon_scratch_free(rdev, scratch);
3649 return r;
3650 }
3651 radeon_ring_write(rdev, PACKET0(scratch, 0));
3652 radeon_ring_write(rdev, 0xDEADBEEF);
3653 radeon_ring_unlock_commit(rdev);
3654 for (i = 0; i < rdev->usec_timeout; i++) {
3655 tmp = RREG32(scratch);
3656 if (tmp == 0xDEADBEEF) {
3657 break;
3658 }
3659 DRM_UDELAY(1);
3660 }
3661 if (i < rdev->usec_timeout) {
3662 DRM_INFO("ring test succeeded in %d usecs\n", i);
3663 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003664 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003665 scratch, tmp);
3666 r = -EINVAL;
3667 }
3668 radeon_scratch_free(rdev, scratch);
3669 return r;
3670}
3671
3672void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3673{
3674 radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
3675 radeon_ring_write(rdev, ib->gpu_addr);
3676 radeon_ring_write(rdev, ib->length_dw);
3677}
3678
3679int r100_ib_test(struct radeon_device *rdev)
3680{
3681 struct radeon_ib *ib;
3682 uint32_t scratch;
3683 uint32_t tmp = 0;
3684 unsigned i;
3685 int r;
3686
3687 r = radeon_scratch_get(rdev, &scratch);
3688 if (r) {
3689 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3690 return r;
3691 }
3692 WREG32(scratch, 0xCAFEDEAD);
3693 r = radeon_ib_get(rdev, &ib);
3694 if (r) {
3695 return r;
3696 }
3697 ib->ptr[0] = PACKET0(scratch, 0);
3698 ib->ptr[1] = 0xDEADBEEF;
3699 ib->ptr[2] = PACKET2(0);
3700 ib->ptr[3] = PACKET2(0);
3701 ib->ptr[4] = PACKET2(0);
3702 ib->ptr[5] = PACKET2(0);
3703 ib->ptr[6] = PACKET2(0);
3704 ib->ptr[7] = PACKET2(0);
3705 ib->length_dw = 8;
3706 r = radeon_ib_schedule(rdev, ib);
3707 if (r) {
3708 radeon_scratch_free(rdev, scratch);
3709 radeon_ib_free(rdev, &ib);
3710 return r;
3711 }
3712 r = radeon_fence_wait(ib->fence, false);
3713 if (r) {
3714 return r;
3715 }
3716 for (i = 0; i < rdev->usec_timeout; i++) {
3717 tmp = RREG32(scratch);
3718 if (tmp == 0xDEADBEEF) {
3719 break;
3720 }
3721 DRM_UDELAY(1);
3722 }
3723 if (i < rdev->usec_timeout) {
3724 DRM_INFO("ib test succeeded in %u usecs\n", i);
3725 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003726 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003727 scratch, tmp);
3728 r = -EINVAL;
3729 }
3730 radeon_scratch_free(rdev, scratch);
3731 radeon_ib_free(rdev, &ib);
3732 return r;
3733}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003734
3735void r100_ib_fini(struct radeon_device *rdev)
3736{
3737 radeon_ib_pool_fini(rdev);
3738}
3739
3740int r100_ib_init(struct radeon_device *rdev)
3741{
3742 int r;
3743
3744 r = radeon_ib_pool_init(rdev);
3745 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003746 dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003747 r100_ib_fini(rdev);
3748 return r;
3749 }
3750 r = r100_ib_test(rdev);
3751 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003752 dev_err(rdev->dev, "failed testing IB (%d).\n", r);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003753 r100_ib_fini(rdev);
3754 return r;
3755 }
3756 return 0;
3757}
3758
3759void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3760{
3761 /* Shutdown CP we shouldn't need to do that but better be safe than
3762 * sorry
3763 */
3764 rdev->cp.ready = false;
3765 WREG32(R_000740_CP_CSQ_CNTL, 0);
3766
3767 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003768 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003769 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3770 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3771 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3772 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3773 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3774 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3775 }
3776
3777 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003778 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003779 /* Disable cursor, overlay, crtc */
3780 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3781 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3782 S_000054_CRTC_DISPLAY_DIS(1));
3783 WREG32(R_000050_CRTC_GEN_CNTL,
3784 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3785 S_000050_CRTC_DISP_REQ_EN_B(1));
3786 WREG32(R_000420_OV0_SCALE_CNTL,
3787 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3788 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3789 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3790 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3791 S_000360_CUR2_LOCK(1));
3792 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3793 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3794 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3795 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3796 WREG32(R_000360_CUR2_OFFSET,
3797 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3798 }
3799}
3800
3801void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3802{
3803 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003804 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003805 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003806 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003807 }
3808 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003809 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003810 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3811 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3812 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3813 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3814 }
3815}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003816
3817void r100_vga_render_disable(struct radeon_device *rdev)
3818{
Jerome Glissed4550902009-10-01 10:12:06 +02003819 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003820
Jerome Glissed4550902009-10-01 10:12:06 +02003821 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003822 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3823}
Jerome Glissed4550902009-10-01 10:12:06 +02003824
3825static void r100_debugfs(struct radeon_device *rdev)
3826{
3827 int r;
3828
3829 r = r100_debugfs_mc_info_init(rdev);
3830 if (r)
3831 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3832}
3833
3834static void r100_mc_program(struct radeon_device *rdev)
3835{
3836 struct r100_mc_save save;
3837
3838 /* Stops all mc clients */
3839 r100_mc_stop(rdev, &save);
3840 if (rdev->flags & RADEON_IS_AGP) {
3841 WREG32(R_00014C_MC_AGP_LOCATION,
3842 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3843 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3844 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3845 if (rdev->family > CHIP_RV200)
3846 WREG32(R_00015C_AGP_BASE_2,
3847 upper_32_bits(rdev->mc.agp_base) & 0xff);
3848 } else {
3849 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3850 WREG32(R_000170_AGP_BASE, 0);
3851 if (rdev->family > CHIP_RV200)
3852 WREG32(R_00015C_AGP_BASE_2, 0);
3853 }
3854 /* Wait for mc idle */
3855 if (r100_mc_wait_for_idle(rdev))
3856 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3857 /* Program MC, should be a 32bits limited address space */
3858 WREG32(R_000148_MC_FB_LOCATION,
3859 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3860 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3861 r100_mc_resume(rdev, &save);
3862}
3863
3864void r100_clock_startup(struct radeon_device *rdev)
3865{
3866 u32 tmp;
3867
3868 if (radeon_dynclks != -1 && radeon_dynclks)
3869 radeon_legacy_set_clock_gating(rdev, 1);
3870 /* We need to force on some of the block */
3871 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3872 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3873 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3874 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3875 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3876}
3877
3878static int r100_startup(struct radeon_device *rdev)
3879{
3880 int r;
3881
Alex Deucher92cde002009-12-04 10:55:12 -05003882 /* set common regs */
3883 r100_set_common_regs(rdev);
3884 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003885 r100_mc_program(rdev);
3886 /* Resume clock */
3887 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003888 /* Initialize GART (initialize after TTM so we can allocate
3889 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003890 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003891 if (rdev->flags & RADEON_IS_PCI) {
3892 r = r100_pci_gart_enable(rdev);
3893 if (r)
3894 return r;
3895 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003896
3897 /* allocate wb buffer */
3898 r = radeon_wb_init(rdev);
3899 if (r)
3900 return r;
3901
Jerome Glissed4550902009-10-01 10:12:06 +02003902 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003903 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003904 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003905 /* 1M ring buffer */
3906 r = r100_cp_init(rdev, 1024 * 1024);
3907 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003908 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003909 return r;
3910 }
Jerome Glissed4550902009-10-01 10:12:06 +02003911 r = r100_ib_init(rdev);
3912 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003913 dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003914 return r;
3915 }
3916 return 0;
3917}
3918
3919int r100_resume(struct radeon_device *rdev)
3920{
3921 /* Make sur GART are not working */
3922 if (rdev->flags & RADEON_IS_PCI)
3923 r100_pci_gart_disable(rdev);
3924 /* Resume clock before doing reset */
3925 r100_clock_startup(rdev);
3926 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003927 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003928 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3929 RREG32(R_000E40_RBBM_STATUS),
3930 RREG32(R_0007C0_CP_STAT));
3931 }
3932 /* post */
3933 radeon_combios_asic_init(rdev->ddev);
3934 /* Resume clock after posting */
3935 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003936 /* Initialize surface registers */
3937 radeon_surface_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003938 return r100_startup(rdev);
3939}
3940
3941int r100_suspend(struct radeon_device *rdev)
3942{
3943 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003944 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003945 r100_irq_disable(rdev);
3946 if (rdev->flags & RADEON_IS_PCI)
3947 r100_pci_gart_disable(rdev);
3948 return 0;
3949}
3950
3951void r100_fini(struct radeon_device *rdev)
3952{
Jerome Glissed4550902009-10-01 10:12:06 +02003953 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003954 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003955 r100_ib_fini(rdev);
3956 radeon_gem_fini(rdev);
3957 if (rdev->flags & RADEON_IS_PCI)
3958 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003959 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003960 radeon_irq_kms_fini(rdev);
3961 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003962 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003963 radeon_atombios_fini(rdev);
3964 kfree(rdev->bios);
3965 rdev->bios = NULL;
3966}
3967
Dave Airlie4c712e62010-07-15 12:13:50 +10003968/*
3969 * Due to how kexec works, it can leave the hw fully initialised when it
3970 * boots the new kernel. However doing our init sequence with the CP and
3971 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
3972 * do some quick sanity checks and restore sane values to avoid this
3973 * problem.
3974 */
3975void r100_restore_sanity(struct radeon_device *rdev)
3976{
3977 u32 tmp;
3978
3979 tmp = RREG32(RADEON_CP_CSQ_CNTL);
3980 if (tmp) {
3981 WREG32(RADEON_CP_CSQ_CNTL, 0);
3982 }
3983 tmp = RREG32(RADEON_CP_RB_CNTL);
3984 if (tmp) {
3985 WREG32(RADEON_CP_RB_CNTL, 0);
3986 }
3987 tmp = RREG32(RADEON_SCRATCH_UMSK);
3988 if (tmp) {
3989 WREG32(RADEON_SCRATCH_UMSK, 0);
3990 }
3991}
3992
Jerome Glissed4550902009-10-01 10:12:06 +02003993int r100_init(struct radeon_device *rdev)
3994{
3995 int r;
3996
Jerome Glissed4550902009-10-01 10:12:06 +02003997 /* Register debugfs file specific to this group of asics */
3998 r100_debugfs(rdev);
3999 /* Disable VGA */
4000 r100_vga_render_disable(rdev);
4001 /* Initialize scratch registers */
4002 radeon_scratch_init(rdev);
4003 /* Initialize surface registers */
4004 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10004005 /* sanity check some register to avoid hangs like after kexec */
4006 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004007 /* TODO: disable VGA need to use VGA request */
4008 /* BIOS*/
4009 if (!radeon_get_bios(rdev)) {
4010 if (ASIC_IS_AVIVO(rdev))
4011 return -EINVAL;
4012 }
4013 if (rdev->is_atom_bios) {
4014 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4015 return -EINVAL;
4016 } else {
4017 r = radeon_combios_init(rdev);
4018 if (r)
4019 return r;
4020 }
4021 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004022 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004023 dev_warn(rdev->dev,
4024 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4025 RREG32(R_000E40_RBBM_STATUS),
4026 RREG32(R_0007C0_CP_STAT));
4027 }
4028 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004029 if (radeon_boot_test_post_card(rdev) == false)
4030 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004031 /* Set asic errata */
4032 r100_errata(rdev);
4033 /* Initialize clocks */
4034 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004035 /* initialize AGP */
4036 if (rdev->flags & RADEON_IS_AGP) {
4037 r = radeon_agp_init(rdev);
4038 if (r) {
4039 radeon_agp_disable(rdev);
4040 }
4041 }
4042 /* initialize VRAM */
4043 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004044 /* Fence driver */
4045 r = radeon_fence_driver_init(rdev);
4046 if (r)
4047 return r;
4048 r = radeon_irq_kms_init(rdev);
4049 if (r)
4050 return r;
4051 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004052 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004053 if (r)
4054 return r;
4055 if (rdev->flags & RADEON_IS_PCI) {
4056 r = r100_pci_gart_init(rdev);
4057 if (r)
4058 return r;
4059 }
4060 r100_set_safe_registers(rdev);
4061 rdev->accel_working = true;
4062 r = r100_startup(rdev);
4063 if (r) {
4064 /* Somethings want wront with the accel init stop accel */
4065 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004066 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004067 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004068 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004069 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004070 if (rdev->flags & RADEON_IS_PCI)
4071 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004072 rdev->accel_working = false;
4073 }
4074 return 0;
4075}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004076
4077uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
4078{
4079 if (reg < rdev->rmmio_size)
4080 return readl(((void __iomem *)rdev->rmmio) + reg);
4081 else {
4082 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4083 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4084 }
4085}
4086
4087void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
4088{
4089 if (reg < rdev->rmmio_size)
4090 writel(v, ((void __iomem *)rdev->rmmio) + reg);
4091 else {
4092 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4093 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4094 }
4095}
4096
4097u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4098{
4099 if (reg < rdev->rio_mem_size)
4100 return ioread32(rdev->rio_mem + reg);
4101 else {
4102 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4103 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4104 }
4105}
4106
4107void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4108{
4109 if (reg < rdev->rio_mem_size)
4110 iowrite32(v, rdev->rio_mem + reg);
4111 else {
4112 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4113 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4114 }
4115}