blob: e454a6acdca8fdc4dd20e11e6caaecb4662d28bc [file] [log] [blame]
Linus Walleij2744e8a2011-05-02 20:50:54 +02001PINCTRL (PIN CONTROL) subsystem
2This document outlines the pin control subsystem in Linux
3
4This subsystem deals with:
5
6- Enumerating and naming controllable pins
7
8- Multiplexing of pins, pads, fingers (etc) see below for details
9
Linus Walleijae6b4d82011-10-19 18:14:33 +020010- Configuration of pins, pads, fingers (etc), such as software-controlled
11 biasing and driving mode specific pins, such as pull-up/down, open drain,
12 load capacitance etc.
Linus Walleij2744e8a2011-05-02 20:50:54 +020013
14Top-level interface
15===================
16
17Definition of PIN CONTROLLER:
18
19- A pin controller is a piece of hardware, usually a set of registers, that
20 can control PINs. It may be able to multiplex, bias, set load capacitance,
21 set drive strength etc for individual pins or groups of pins.
22
23Definition of PIN:
24
25- PINS are equal to pads, fingers, balls or whatever packaging input or
26 output line you want to control and these are denoted by unsigned integers
27 in the range 0..maxpin. This numberspace is local to each PIN CONTROLLER, so
28 there may be several such number spaces in a system. This pin space may
29 be sparse - i.e. there may be gaps in the space with numbers where no
30 pin exists.
31
Linus Walleij336cdba02011-11-10 09:27:41 +010032When a PIN CONTROLLER is instantiated, it will register a descriptor to the
Linus Walleij2744e8a2011-05-02 20:50:54 +020033pin control framework, and this descriptor contains an array of pin descriptors
34describing the pins handled by this specific pin controller.
35
36Here is an example of a PGA (Pin Grid Array) chip seen from underneath:
37
38 A B C D E F G H
39
40 8 o o o o o o o o
41
42 7 o o o o o o o o
43
44 6 o o o o o o o o
45
46 5 o o o o o o o o
47
48 4 o o o o o o o o
49
50 3 o o o o o o o o
51
52 2 o o o o o o o o
53
54 1 o o o o o o o o
55
56To register a pin controller and name all the pins on this package we can do
57this in our driver:
58
59#include <linux/pinctrl/pinctrl.h>
60
Linus Walleij336cdba02011-11-10 09:27:41 +010061const struct pinctrl_pin_desc foo_pins[] = {
62 PINCTRL_PIN(0, "A8"),
63 PINCTRL_PIN(1, "B8"),
64 PINCTRL_PIN(2, "C8"),
Linus Walleij2744e8a2011-05-02 20:50:54 +020065 ...
Linus Walleij336cdba02011-11-10 09:27:41 +010066 PINCTRL_PIN(61, "F1"),
67 PINCTRL_PIN(62, "G1"),
68 PINCTRL_PIN(63, "H1"),
Linus Walleij2744e8a2011-05-02 20:50:54 +020069};
70
71static struct pinctrl_desc foo_desc = {
72 .name = "foo",
73 .pins = foo_pins,
74 .npins = ARRAY_SIZE(foo_pins),
75 .maxpin = 63,
76 .owner = THIS_MODULE,
77};
78
79int __init foo_probe(void)
80{
81 struct pinctrl_dev *pctl;
82
83 pctl = pinctrl_register(&foo_desc, <PARENT>, NULL);
84 if (IS_ERR(pctl))
85 pr_err("could not register foo pin driver\n");
86}
87
Linus Walleijae6b4d82011-10-19 18:14:33 +020088To enable the pinctrl subsystem and the subgroups for PINMUX and PINCONF and
89selected drivers, you need to select them from your machine's Kconfig entry,
90since these are so tightly integrated with the machines they are used on.
91See for example arch/arm/mach-u300/Kconfig for an example.
92
Linus Walleij2744e8a2011-05-02 20:50:54 +020093Pins usually have fancier names than this. You can find these in the dataheet
94for your chip. Notice that the core pinctrl.h file provides a fancy macro
95called PINCTRL_PIN() to create the struct entries. As you can see I enumerated
Linus Walleij336cdba02011-11-10 09:27:41 +010096the pins from 0 in the upper left corner to 63 in the lower right corner.
97This enumeration was arbitrarily chosen, in practice you need to think
Linus Walleij2744e8a2011-05-02 20:50:54 +020098through your numbering system so that it matches the layout of registers
99and such things in your driver, or the code may become complicated. You must
100also consider matching of offsets to the GPIO ranges that may be handled by
101the pin controller.
102
103For a padring with 467 pads, as opposed to actual pins, I used an enumeration
104like this, walking around the edge of the chip, which seems to be industry
105standard too (all these pads had names, too):
106
107
108 0 ..... 104
109 466 105
110 . .
111 . .
112 358 224
113 357 .... 225
114
115
116Pin groups
117==========
118
119Many controllers need to deal with groups of pins, so the pin controller
120subsystem has a mechanism for enumerating groups of pins and retrieving the
121actual enumerated pins that are part of a certain group.
122
123For example, say that we have a group of pins dealing with an SPI interface
124on { 0, 8, 16, 24 }, and a group of pins dealing with an I2C interface on pins
125on { 24, 25 }.
126
127These two groups are presented to the pin control subsystem by implementing
128some generic pinctrl_ops like this:
129
130#include <linux/pinctrl/pinctrl.h>
131
132struct foo_group {
133 const char *name;
134 const unsigned int *pins;
135 const unsigned num_pins;
136};
137
Linus Walleij336cdba02011-11-10 09:27:41 +0100138static const unsigned int spi0_pins[] = { 0, 8, 16, 24 };
139static const unsigned int i2c0_pins[] = { 24, 25 };
Linus Walleij2744e8a2011-05-02 20:50:54 +0200140
141static const struct foo_group foo_groups[] = {
142 {
143 .name = "spi0_grp",
144 .pins = spi0_pins,
145 .num_pins = ARRAY_SIZE(spi0_pins),
146 },
147 {
148 .name = "i2c0_grp",
149 .pins = i2c0_pins,
150 .num_pins = ARRAY_SIZE(i2c0_pins),
151 },
152};
153
154
Viresh Kumar203c1b32012-03-30 11:25:40 +0530155static int foo_get_groups_count(struct pinctrl_dev *pctldev)
Linus Walleij2744e8a2011-05-02 20:50:54 +0200156{
Viresh Kumar203c1b32012-03-30 11:25:40 +0530157 return ARRAY_SIZE(foo_groups);
Linus Walleij2744e8a2011-05-02 20:50:54 +0200158}
159
160static const char *foo_get_group_name(struct pinctrl_dev *pctldev,
161 unsigned selector)
162{
163 return foo_groups[selector].name;
164}
165
166static int foo_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
167 unsigned ** const pins,
168 unsigned * const num_pins)
169{
170 *pins = (unsigned *) foo_groups[selector].pins;
171 *num_pins = foo_groups[selector].num_pins;
172 return 0;
173}
174
175static struct pinctrl_ops foo_pctrl_ops = {
Viresh Kumar203c1b32012-03-30 11:25:40 +0530176 .get_groups_count = foo_get_groups_count,
Linus Walleij2744e8a2011-05-02 20:50:54 +0200177 .get_group_name = foo_get_group_name,
178 .get_group_pins = foo_get_group_pins,
179};
180
181
182static struct pinctrl_desc foo_desc = {
183 ...
184 .pctlops = &foo_pctrl_ops,
185};
186
Viresh Kumar203c1b32012-03-30 11:25:40 +0530187The pin control subsystem will call the .get_groups_count() function to
188determine total number of legal selectors, then it will call the other functions
189to retrieve the name and pins of the group. Maintaining the data structure of
190the groups is up to the driver, this is just a simple example - in practice you
191may need more entries in your group structure, for example specific register
192ranges associated with each group and so on.
Linus Walleij2744e8a2011-05-02 20:50:54 +0200193
194
Linus Walleijae6b4d82011-10-19 18:14:33 +0200195Pin configuration
196=================
197
198Pins can sometimes be software-configured in an various ways, mostly related
199to their electronic properties when used as inputs or outputs. For example you
200may be able to make an output pin high impedance, or "tristate" meaning it is
201effectively disconnected. You may be able to connect an input pin to VDD or GND
202using a certain resistor value - pull up and pull down - so that the pin has a
203stable value when nothing is driving the rail it is connected to, or when it's
204unconnected.
205
Stephen Warren1e2082b2012-03-02 13:05:48 -0700206Pin configuration can be programmed either using the explicit APIs described
207immediately below, or by adding configuration entries into the mapping table;
208see section "Board/machine configuration" below.
209
210For example, a platform may do the following to pull up a pin to VDD:
Linus Walleijae6b4d82011-10-19 18:14:33 +0200211
Linus Walleij28a8d142012-02-09 01:52:22 +0100212#include <linux/pinctrl/consumer.h>
213
Stephen Warren43699de2011-12-15 16:57:17 -0700214ret = pin_config_set("foo-dev", "FOO_GPIO_PIN", PLATFORM_X_PULL_UP);
Linus Walleijae6b4d82011-10-19 18:14:33 +0200215
Stephen Warren1e2082b2012-03-02 13:05:48 -0700216The format and meaning of the configuration parameter, PLATFORM_X_PULL_UP
217above, is entirely defined by the pin controller driver.
218
219The pin configuration driver implements callbacks for changing pin
220configuration in the pin controller ops like this:
Linus Walleijae6b4d82011-10-19 18:14:33 +0200221
222#include <linux/pinctrl/pinctrl.h>
223#include <linux/pinctrl/pinconf.h>
224#include "platform_x_pindefs.h"
225
Dong Aishenge6337c32011-12-20 17:51:59 +0800226static int foo_pin_config_get(struct pinctrl_dev *pctldev,
Linus Walleijae6b4d82011-10-19 18:14:33 +0200227 unsigned offset,
228 unsigned long *config)
229{
230 struct my_conftype conf;
231
232 ... Find setting for pin @ offset ...
233
234 *config = (unsigned long) conf;
235}
236
Dong Aishenge6337c32011-12-20 17:51:59 +0800237static int foo_pin_config_set(struct pinctrl_dev *pctldev,
Linus Walleijae6b4d82011-10-19 18:14:33 +0200238 unsigned offset,
239 unsigned long config)
240{
241 struct my_conftype *conf = (struct my_conftype *) config;
242
243 switch (conf) {
244 case PLATFORM_X_PULL_UP:
245 ...
246 }
247 }
248}
249
Dong Aishenge6337c32011-12-20 17:51:59 +0800250static int foo_pin_config_group_get (struct pinctrl_dev *pctldev,
Linus Walleijae6b4d82011-10-19 18:14:33 +0200251 unsigned selector,
252 unsigned long *config)
253{
254 ...
255}
256
Dong Aishenge6337c32011-12-20 17:51:59 +0800257static int foo_pin_config_group_set (struct pinctrl_dev *pctldev,
Linus Walleijae6b4d82011-10-19 18:14:33 +0200258 unsigned selector,
259 unsigned long config)
260{
261 ...
262}
263
264static struct pinconf_ops foo_pconf_ops = {
265 .pin_config_get = foo_pin_config_get,
266 .pin_config_set = foo_pin_config_set,
267 .pin_config_group_get = foo_pin_config_group_get,
268 .pin_config_group_set = foo_pin_config_group_set,
269};
270
271/* Pin config operations are handled by some pin controller */
272static struct pinctrl_desc foo_desc = {
273 ...
274 .confops = &foo_pconf_ops,
275};
276
277Since some controllers have special logic for handling entire groups of pins
278they can exploit the special whole-group pin control function. The
279pin_config_group_set() callback is allowed to return the error code -EAGAIN,
280for groups it does not want to handle, or if it just wants to do some
281group-level handling and then fall through to iterate over all pins, in which
282case each individual pin will be treated by separate pin_config_set() calls as
283well.
284
285
Linus Walleij2744e8a2011-05-02 20:50:54 +0200286Interaction with the GPIO subsystem
287===================================
288
289The GPIO drivers may want to perform operations of various types on the same
290physical pins that are also registered as pin controller pins.
291
292Since the pin controller subsystem have its pinspace local to the pin
293controller we need a mapping so that the pin control subsystem can figure out
294which pin controller handles control of a certain GPIO pin. Since a single
295pin controller may be muxing several GPIO ranges (typically SoCs that have
296one set of pins but internally several GPIO silicon blocks, each modeled as
297a struct gpio_chip) any number of GPIO ranges can be added to a pin controller
298instance like this:
299
300struct gpio_chip chip_a;
301struct gpio_chip chip_b;
302
303static struct pinctrl_gpio_range gpio_range_a = {
304 .name = "chip a",
305 .id = 0,
306 .base = 32,
Chanho Park3c739ad2011-11-11 18:47:58 +0900307 .pin_base = 32,
Linus Walleij2744e8a2011-05-02 20:50:54 +0200308 .npins = 16,
309 .gc = &chip_a;
310};
311
Chanho Park3c739ad2011-11-11 18:47:58 +0900312static struct pinctrl_gpio_range gpio_range_b = {
Linus Walleij2744e8a2011-05-02 20:50:54 +0200313 .name = "chip b",
314 .id = 0,
315 .base = 48,
Chanho Park3c739ad2011-11-11 18:47:58 +0900316 .pin_base = 64,
Linus Walleij2744e8a2011-05-02 20:50:54 +0200317 .npins = 8,
318 .gc = &chip_b;
319};
320
Linus Walleij2744e8a2011-05-02 20:50:54 +0200321{
322 struct pinctrl_dev *pctl;
323 ...
324 pinctrl_add_gpio_range(pctl, &gpio_range_a);
325 pinctrl_add_gpio_range(pctl, &gpio_range_b);
326}
327
328So this complex system has one pin controller handling two different
Chanho Park3c739ad2011-11-11 18:47:58 +0900329GPIO chips. "chip a" has 16 pins and "chip b" has 8 pins. The "chip a" and
330"chip b" have different .pin_base, which means a start pin number of the
331GPIO range.
Linus Walleij2744e8a2011-05-02 20:50:54 +0200332
Chanho Park3c739ad2011-11-11 18:47:58 +0900333The GPIO range of "chip a" starts from the GPIO base of 32 and actual
334pin range also starts from 32. However "chip b" has different starting
335offset for the GPIO range and pin range. The GPIO range of "chip b" starts
336from GPIO number 48, while the pin range of "chip b" starts from 64.
337
338We can convert a gpio number to actual pin number using this "pin_base".
339They are mapped in the global GPIO pin space at:
340
341chip a:
342 - GPIO range : [32 .. 47]
343 - pin range : [32 .. 47]
344chip b:
345 - GPIO range : [48 .. 55]
346 - pin range : [64 .. 71]
Linus Walleij2744e8a2011-05-02 20:50:54 +0200347
348When GPIO-specific functions in the pin control subsystem are called, these
Linus Walleij336cdba02011-11-10 09:27:41 +0100349ranges will be used to look up the appropriate pin controller by inspecting
Linus Walleij2744e8a2011-05-02 20:50:54 +0200350and matching the pin to the pin ranges across all controllers. When a
351pin controller handling the matching range is found, GPIO-specific functions
352will be called on that specific pin controller.
353
354For all functionalities dealing with pin biasing, pin muxing etc, the pin
355controller subsystem will subtract the range's .base offset from the passed
Chanho Park3c739ad2011-11-11 18:47:58 +0900356in gpio number, and add the ranges's .pin_base offset to retrive a pin number.
357After that, the subsystem passes it on to the pin control driver, so the driver
358will get an pin number into its handled number range. Further it is also passed
Linus Walleij2744e8a2011-05-02 20:50:54 +0200359the range ID value, so that the pin controller knows which range it should
360deal with.
361
Shiraz Hashime77d22c2012-10-27 15:21:36 +0530362Calling pinctrl_add_gpio_range from pinctrl driver is DEPRECATED. Please see
363section 2.1 of Documentation/devicetree/bindings/gpio/gpio.txt on how to bind
364pinctrl and gpio drivers.
365
Linus Walleij2744e8a2011-05-02 20:50:54 +0200366PINMUX interfaces
367=================
368
369These calls use the pinmux_* naming prefix. No other calls should use that
370prefix.
371
372
373What is pinmuxing?
374==================
375
376PINMUX, also known as padmux, ballmux, alternate functions or mission modes
377is a way for chip vendors producing some kind of electrical packages to use
378a certain physical pin (ball, pad, finger, etc) for multiple mutually exclusive
379functions, depending on the application. By "application" in this context
380we usually mean a way of soldering or wiring the package into an electronic
381system, even though the framework makes it possible to also change the function
382at runtime.
383
384Here is an example of a PGA (Pin Grid Array) chip seen from underneath:
385
386 A B C D E F G H
387 +---+
388 8 | o | o o o o o o o
389 | |
390 7 | o | o o o o o o o
391 | |
392 6 | o | o o o o o o o
393 +---+---+
394 5 | o | o | o o o o o o
395 +---+---+ +---+
396 4 o o o o o o | o | o
397 | |
398 3 o o o o o o | o | o
399 | |
400 2 o o o o o o | o | o
401 +-------+-------+-------+---+---+
402 1 | o o | o o | o o | o | o |
403 +-------+-------+-------+---+---+
404
405This is not tetris. The game to think of is chess. Not all PGA/BGA packages
406are chessboard-like, big ones have "holes" in some arrangement according to
407different design patterns, but we're using this as a simple example. Of the
408pins you see some will be taken by things like a few VCC and GND to feed power
409to the chip, and quite a few will be taken by large ports like an external
410memory interface. The remaining pins will often be subject to pin multiplexing.
411
412The example 8x8 PGA package above will have pin numbers 0 thru 63 assigned to
413its physical pins. It will name the pins { A1, A2, A3 ... H6, H7, H8 } using
414pinctrl_register_pins() and a suitable data set as shown earlier.
415
416In this 8x8 BGA package the pins { A8, A7, A6, A5 } can be used as an SPI port
417(these are four pins: CLK, RXD, TXD, FRM). In that case, pin B5 can be used as
418some general-purpose GPIO pin. However, in another setting, pins { A5, B5 } can
419be used as an I2C port (these are just two pins: SCL, SDA). Needless to say,
420we cannot use the SPI port and I2C port at the same time. However in the inside
421of the package the silicon performing the SPI logic can alternatively be routed
422out on pins { G4, G3, G2, G1 }.
423
424On the botton row at { A1, B1, C1, D1, E1, F1, G1, H1 } we have something
425special - it's an external MMC bus that can be 2, 4 or 8 bits wide, and it will
426consume 2, 4 or 8 pins respectively, so either { A1, B1 } are taken or
427{ A1, B1, C1, D1 } or all of them. If we use all 8 bits, we cannot use the SPI
428port on pins { G4, G3, G2, G1 } of course.
429
430This way the silicon blocks present inside the chip can be multiplexed "muxed"
431out on different pin ranges. Often contemporary SoC (systems on chip) will
432contain several I2C, SPI, SDIO/MMC, etc silicon blocks that can be routed to
433different pins by pinmux settings.
434
435Since general-purpose I/O pins (GPIO) are typically always in shortage, it is
436common to be able to use almost any pin as a GPIO pin if it is not currently
437in use by some other I/O port.
438
439
440Pinmux conventions
441==================
442
443The purpose of the pinmux functionality in the pin controller subsystem is to
444abstract and provide pinmux settings to the devices you choose to instantiate
445in your machine configuration. It is inspired by the clk, GPIO and regulator
446subsystems, so devices will request their mux setting, but it's also possible
447to request a single pin for e.g. GPIO.
448
449Definitions:
450
451- FUNCTIONS can be switched in and out by a driver residing with the pin
452 control subsystem in the drivers/pinctrl/* directory of the kernel. The
453 pin control driver knows the possible functions. In the example above you can
454 identify three pinmux functions, one for spi, one for i2c and one for mmc.
455
456- FUNCTIONS are assumed to be enumerable from zero in a one-dimensional array.
457 In this case the array could be something like: { spi0, i2c0, mmc0 }
458 for the three available functions.
459
460- FUNCTIONS have PIN GROUPS as defined on the generic level - so a certain
461 function is *always* associated with a certain set of pin groups, could
462 be just a single one, but could also be many. In the example above the
463 function i2c is associated with the pins { A5, B5 }, enumerated as
464 { 24, 25 } in the controller pin space.
465
466 The Function spi is associated with pin groups { A8, A7, A6, A5 }
467 and { G4, G3, G2, G1 }, which are enumerated as { 0, 8, 16, 24 } and
468 { 38, 46, 54, 62 } respectively.
469
470 Group names must be unique per pin controller, no two groups on the same
471 controller may have the same name.
472
473- The combination of a FUNCTION and a PIN GROUP determine a certain function
474 for a certain set of pins. The knowledge of the functions and pin groups
475 and their machine-specific particulars are kept inside the pinmux driver,
476 from the outside only the enumerators are known, and the driver core can:
477
478 - Request the name of a function with a certain selector (>= 0)
479 - A list of groups associated with a certain function
480 - Request that a certain group in that list to be activated for a certain
481 function
482
483 As already described above, pin groups are in turn self-descriptive, so
484 the core will retrieve the actual pin range in a certain group from the
485 driver.
486
487- FUNCTIONS and GROUPS on a certain PIN CONTROLLER are MAPPED to a certain
488 device by the board file, device tree or similar machine setup configuration
489 mechanism, similar to how regulators are connected to devices, usually by
490 name. Defining a pin controller, function and group thus uniquely identify
491 the set of pins to be used by a certain device. (If only one possible group
492 of pins is available for the function, no group name need to be supplied -
493 the core will simply select the first and only group available.)
494
495 In the example case we can define that this particular machine shall
496 use device spi0 with pinmux function fspi0 group gspi0 and i2c0 on function
497 fi2c0 group gi2c0, on the primary pin controller, we get mappings
498 like these:
499
500 {
501 {"map-spi0", spi0, pinctrl0, fspi0, gspi0},
502 {"map-i2c0", i2c0, pinctrl0, fi2c0, gi2c0}
503 }
504
Stephen Warren1681f5a2012-02-22 14:25:58 -0700505 Every map must be assigned a state name, pin controller, device and
506 function. The group is not compulsory - if it is omitted the first group
507 presented by the driver as applicable for the function will be selected,
508 which is useful for simple cases.
Linus Walleij2744e8a2011-05-02 20:50:54 +0200509
510 It is possible to map several groups to the same combination of device,
511 pin controller and function. This is for cases where a certain function on
512 a certain pin controller may use different sets of pins in different
513 configurations.
514
515- PINS for a certain FUNCTION using a certain PIN GROUP on a certain
516 PIN CONTROLLER are provided on a first-come first-serve basis, so if some
517 other device mux setting or GPIO pin request has already taken your physical
518 pin, you will be denied the use of it. To get (activate) a new setting, the
519 old one has to be put (deactivated) first.
520
521Sometimes the documentation and hardware registers will be oriented around
522pads (or "fingers") rather than pins - these are the soldering surfaces on the
523silicon inside the package, and may or may not match the actual number of
524pins/balls underneath the capsule. Pick some enumeration that makes sense to
525you. Define enumerators only for the pins you can control if that makes sense.
526
527Assumptions:
528
Linus Walleij336cdba02011-11-10 09:27:41 +0100529We assume that the number of possible function maps to pin groups is limited by
Linus Walleij2744e8a2011-05-02 20:50:54 +0200530the hardware. I.e. we assume that there is no system where any function can be
531mapped to any pin, like in a phone exchange. So the available pins groups for
532a certain function will be limited to a few choices (say up to eight or so),
533not hundreds or any amount of choices. This is the characteristic we have found
534by inspecting available pinmux hardware, and a necessary assumption since we
535expect pinmux drivers to present *all* possible function vs pin group mappings
536to the subsystem.
537
538
539Pinmux drivers
540==============
541
542The pinmux core takes care of preventing conflicts on pins and calling
543the pin controller driver to execute different settings.
544
545It is the responsibility of the pinmux driver to impose further restrictions
546(say for example infer electronic limitations due to load etc) to determine
547whether or not the requested function can actually be allowed, and in case it
548is possible to perform the requested mux setting, poke the hardware so that
549this happens.
550
551Pinmux drivers are required to supply a few callback functions, some are
552optional. Usually the enable() and disable() functions are implemented,
553writing values into some certain registers to activate a certain mux setting
554for a certain pin.
555
556A simple driver for the above example will work by setting bits 0, 1, 2, 3 or 4
557into some register named MUX to select a certain function with a certain
558group of pins would work something like this:
559
560#include <linux/pinctrl/pinctrl.h>
561#include <linux/pinctrl/pinmux.h>
562
563struct foo_group {
564 const char *name;
565 const unsigned int *pins;
566 const unsigned num_pins;
567};
568
569static const unsigned spi0_0_pins[] = { 0, 8, 16, 24 };
570static const unsigned spi0_1_pins[] = { 38, 46, 54, 62 };
571static const unsigned i2c0_pins[] = { 24, 25 };
572static const unsigned mmc0_1_pins[] = { 56, 57 };
573static const unsigned mmc0_2_pins[] = { 58, 59 };
574static const unsigned mmc0_3_pins[] = { 60, 61, 62, 63 };
575
576static const struct foo_group foo_groups[] = {
577 {
578 .name = "spi0_0_grp",
579 .pins = spi0_0_pins,
580 .num_pins = ARRAY_SIZE(spi0_0_pins),
581 },
582 {
583 .name = "spi0_1_grp",
584 .pins = spi0_1_pins,
585 .num_pins = ARRAY_SIZE(spi0_1_pins),
586 },
587 {
588 .name = "i2c0_grp",
589 .pins = i2c0_pins,
590 .num_pins = ARRAY_SIZE(i2c0_pins),
591 },
592 {
593 .name = "mmc0_1_grp",
594 .pins = mmc0_1_pins,
595 .num_pins = ARRAY_SIZE(mmc0_1_pins),
596 },
597 {
598 .name = "mmc0_2_grp",
599 .pins = mmc0_2_pins,
600 .num_pins = ARRAY_SIZE(mmc0_2_pins),
601 },
602 {
603 .name = "mmc0_3_grp",
604 .pins = mmc0_3_pins,
605 .num_pins = ARRAY_SIZE(mmc0_3_pins),
606 },
607};
608
609
Viresh Kumar203c1b32012-03-30 11:25:40 +0530610static int foo_get_groups_count(struct pinctrl_dev *pctldev)
Linus Walleij2744e8a2011-05-02 20:50:54 +0200611{
Viresh Kumar203c1b32012-03-30 11:25:40 +0530612 return ARRAY_SIZE(foo_groups);
Linus Walleij2744e8a2011-05-02 20:50:54 +0200613}
614
615static const char *foo_get_group_name(struct pinctrl_dev *pctldev,
616 unsigned selector)
617{
618 return foo_groups[selector].name;
619}
620
621static int foo_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
622 unsigned ** const pins,
623 unsigned * const num_pins)
624{
625 *pins = (unsigned *) foo_groups[selector].pins;
626 *num_pins = foo_groups[selector].num_pins;
627 return 0;
628}
629
630static struct pinctrl_ops foo_pctrl_ops = {
Viresh Kumar203c1b32012-03-30 11:25:40 +0530631 .get_groups_count = foo_get_groups_count,
Linus Walleij2744e8a2011-05-02 20:50:54 +0200632 .get_group_name = foo_get_group_name,
633 .get_group_pins = foo_get_group_pins,
634};
635
636struct foo_pmx_func {
637 const char *name;
638 const char * const *groups;
639 const unsigned num_groups;
640};
641
642static const char * const spi0_groups[] = { "spi0_1_grp" };
643static const char * const i2c0_groups[] = { "i2c0_grp" };
644static const char * const mmc0_groups[] = { "mmc0_1_grp", "mmc0_2_grp",
645 "mmc0_3_grp" };
646
647static const struct foo_pmx_func foo_functions[] = {
648 {
649 .name = "spi0",
650 .groups = spi0_groups,
651 .num_groups = ARRAY_SIZE(spi0_groups),
652 },
653 {
654 .name = "i2c0",
655 .groups = i2c0_groups,
656 .num_groups = ARRAY_SIZE(i2c0_groups),
657 },
658 {
659 .name = "mmc0",
660 .groups = mmc0_groups,
661 .num_groups = ARRAY_SIZE(mmc0_groups),
662 },
663};
664
Viresh Kumar203c1b32012-03-30 11:25:40 +0530665int foo_get_functions_count(struct pinctrl_dev *pctldev)
Linus Walleij2744e8a2011-05-02 20:50:54 +0200666{
Viresh Kumar203c1b32012-03-30 11:25:40 +0530667 return ARRAY_SIZE(foo_functions);
Linus Walleij2744e8a2011-05-02 20:50:54 +0200668}
669
670const char *foo_get_fname(struct pinctrl_dev *pctldev, unsigned selector)
671{
Linus Walleij336cdba02011-11-10 09:27:41 +0100672 return foo_functions[selector].name;
Linus Walleij2744e8a2011-05-02 20:50:54 +0200673}
674
675static int foo_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
676 const char * const **groups,
677 unsigned * const num_groups)
678{
679 *groups = foo_functions[selector].groups;
680 *num_groups = foo_functions[selector].num_groups;
681 return 0;
682}
683
684int foo_enable(struct pinctrl_dev *pctldev, unsigned selector,
685 unsigned group)
686{
Linus Walleij336cdba02011-11-10 09:27:41 +0100687 u8 regbit = (1 << selector + group);
Linus Walleij2744e8a2011-05-02 20:50:54 +0200688
689 writeb((readb(MUX)|regbit), MUX)
690 return 0;
691}
692
Linus Walleij336cdba02011-11-10 09:27:41 +0100693void foo_disable(struct pinctrl_dev *pctldev, unsigned selector,
Linus Walleij2744e8a2011-05-02 20:50:54 +0200694 unsigned group)
695{
Linus Walleij336cdba02011-11-10 09:27:41 +0100696 u8 regbit = (1 << selector + group);
Linus Walleij2744e8a2011-05-02 20:50:54 +0200697
698 writeb((readb(MUX) & ~(regbit)), MUX)
699 return 0;
700}
701
702struct pinmux_ops foo_pmxops = {
Viresh Kumar203c1b32012-03-30 11:25:40 +0530703 .get_functions_count = foo_get_functions_count,
Linus Walleij2744e8a2011-05-02 20:50:54 +0200704 .get_function_name = foo_get_fname,
705 .get_function_groups = foo_get_groups,
706 .enable = foo_enable,
707 .disable = foo_disable,
708};
709
710/* Pinmux operations are handled by some pin controller */
711static struct pinctrl_desc foo_desc = {
712 ...
713 .pctlops = &foo_pctrl_ops,
714 .pmxops = &foo_pmxops,
715};
716
717In the example activating muxing 0 and 1 at the same time setting bits
7180 and 1, uses one pin in common so they would collide.
719
720The beauty of the pinmux subsystem is that since it keeps track of all
721pins and who is using them, it will already have denied an impossible
722request like that, so the driver does not need to worry about such
723things - when it gets a selector passed in, the pinmux subsystem makes
724sure no other device or GPIO assignment is already using the selected
725pins. Thus bits 0 and 1 in the control register will never be set at the
726same time.
727
728All the above functions are mandatory to implement for a pinmux driver.
729
730
Linus Walleije93bcee2012-02-09 07:23:28 +0100731Pin control interaction with the GPIO subsystem
732===============================================
Linus Walleij2744e8a2011-05-02 20:50:54 +0200733
Linus Walleije93bcee2012-02-09 07:23:28 +0100734The public pinmux API contains two functions named pinctrl_request_gpio()
735and pinctrl_free_gpio(). These two functions shall *ONLY* be called from
Linus Walleij542e7042011-11-14 10:06:22 +0100736gpiolib-based drivers as part of their gpio_request() and
Linus Walleije93bcee2012-02-09 07:23:28 +0100737gpio_free() semantics. Likewise the pinctrl_gpio_direction_[input|output]
Linus Walleij542e7042011-11-14 10:06:22 +0100738shall only be called from within respective gpio_direction_[input|output]
739gpiolib implementation.
740
741NOTE that platforms and individual drivers shall *NOT* request GPIO pins to be
Linus Walleije93bcee2012-02-09 07:23:28 +0100742controlled e.g. muxed in. Instead, implement a proper gpiolib driver and have
743that driver request proper muxing and other control for its pins.
Linus Walleij542e7042011-11-14 10:06:22 +0100744
Linus Walleij2744e8a2011-05-02 20:50:54 +0200745The function list could become long, especially if you can convert every
746individual pin into a GPIO pin independent of any other pins, and then try
747the approach to define every pin as a function.
748
749In this case, the function array would become 64 entries for each GPIO
750setting and then the device functions.
751
Linus Walleije93bcee2012-02-09 07:23:28 +0100752For this reason there are two functions a pin control driver can implement
Linus Walleij542e7042011-11-14 10:06:22 +0100753to enable only GPIO on an individual pin: .gpio_request_enable() and
754.gpio_disable_free().
Linus Walleij2744e8a2011-05-02 20:50:54 +0200755
756This function will pass in the affected GPIO range identified by the pin
757controller core, so you know which GPIO pins are being affected by the request
758operation.
759
Linus Walleij542e7042011-11-14 10:06:22 +0100760If your driver needs to have an indication from the framework of whether the
761GPIO pin shall be used for input or output you can implement the
762.gpio_set_direction() function. As described this shall be called from the
763gpiolib driver and the affected GPIO range, pin offset and desired direction
764will be passed along to this function.
765
766Alternatively to using these special functions, it is fully allowed to use
Linus Walleije93bcee2012-02-09 07:23:28 +0100767named functions for each GPIO pin, the pinctrl_request_gpio() will attempt to
Linus Walleij542e7042011-11-14 10:06:22 +0100768obtain the function "gpioN" where "N" is the global GPIO pin number if no
769special GPIO-handler is registered.
Linus Walleij2744e8a2011-05-02 20:50:54 +0200770
771
Stephen Warren1e2082b2012-03-02 13:05:48 -0700772Board/machine configuration
Linus Walleij2744e8a2011-05-02 20:50:54 +0200773==================================
774
775Boards and machines define how a certain complete running system is put
776together, including how GPIOs and devices are muxed, how regulators are
777constrained and how the clock tree looks. Of course pinmux settings are also
778part of this.
779
Stephen Warren1e2082b2012-03-02 13:05:48 -0700780A pin controller configuration for a machine looks pretty much like a simple
781regulator configuration, so for the example array above we want to enable i2c
782and spi on the second function mapping:
Linus Walleij2744e8a2011-05-02 20:50:54 +0200783
784#include <linux/pinctrl/machine.h>
785
Linus Walleije93bcee2012-02-09 07:23:28 +0100786static const struct pinctrl_map __initdata mapping[] = {
Linus Walleij2744e8a2011-05-02 20:50:54 +0200787 {
Stephen Warren806d3142012-02-23 17:04:39 -0700788 .dev_name = "foo-spi.0",
Stephen Warren110e4ec2012-03-01 18:48:33 -0700789 .name = PINCTRL_STATE_DEFAULT,
Stephen Warren1e2082b2012-03-02 13:05:48 -0700790 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700791 .ctrl_dev_name = "pinctrl-foo",
Stephen Warren1e2082b2012-03-02 13:05:48 -0700792 .data.mux.function = "spi0",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200793 },
794 {
Stephen Warren806d3142012-02-23 17:04:39 -0700795 .dev_name = "foo-i2c.0",
Stephen Warren110e4ec2012-03-01 18:48:33 -0700796 .name = PINCTRL_STATE_DEFAULT,
Stephen Warren1e2082b2012-03-02 13:05:48 -0700797 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700798 .ctrl_dev_name = "pinctrl-foo",
Stephen Warren1e2082b2012-03-02 13:05:48 -0700799 .data.mux.function = "i2c0",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200800 },
801 {
Stephen Warren806d3142012-02-23 17:04:39 -0700802 .dev_name = "foo-mmc.0",
Stephen Warren110e4ec2012-03-01 18:48:33 -0700803 .name = PINCTRL_STATE_DEFAULT,
Stephen Warren1e2082b2012-03-02 13:05:48 -0700804 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700805 .ctrl_dev_name = "pinctrl-foo",
Stephen Warren1e2082b2012-03-02 13:05:48 -0700806 .data.mux.function = "mmc0",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200807 },
808};
809
810The dev_name here matches to the unique device name that can be used to look
811up the device struct (just like with clockdev or regulators). The function name
812must match a function provided by the pinmux driver handling this pin range.
813
814As you can see we may have several pin controllers on the system and thus
815we need to specify which one of them that contain the functions we wish
Linus Walleij9dfac4f2012-02-01 18:02:47 +0100816to map.
Linus Walleij2744e8a2011-05-02 20:50:54 +0200817
818You register this pinmux mapping to the pinmux subsystem by simply:
819
Linus Walleije93bcee2012-02-09 07:23:28 +0100820 ret = pinctrl_register_mappings(mapping, ARRAY_SIZE(mapping));
Linus Walleij2744e8a2011-05-02 20:50:54 +0200821
822Since the above construct is pretty common there is a helper macro to make
Stephen Warren51cd24e2011-12-09 16:59:05 -0700823it even more compact which assumes you want to use pinctrl-foo and position
Linus Walleij2744e8a2011-05-02 20:50:54 +02008240 for mapping, for example:
825
Linus Walleije93bcee2012-02-09 07:23:28 +0100826static struct pinctrl_map __initdata mapping[] = {
Stephen Warren1e2082b2012-03-02 13:05:48 -0700827 PIN_MAP_MUX_GROUP("foo-i2c.o", PINCTRL_STATE_DEFAULT, "pinctrl-foo", NULL, "i2c0"),
828};
829
830The mapping table may also contain pin configuration entries. It's common for
831each pin/group to have a number of configuration entries that affect it, so
832the table entries for configuration reference an array of config parameters
833and values. An example using the convenience macros is shown below:
834
835static unsigned long i2c_grp_configs[] = {
836 FOO_PIN_DRIVEN,
837 FOO_PIN_PULLUP,
838};
839
840static unsigned long i2c_pin_configs[] = {
841 FOO_OPEN_COLLECTOR,
842 FOO_SLEW_RATE_SLOW,
843};
844
845static struct pinctrl_map __initdata mapping[] = {
846 PIN_MAP_MUX_GROUP("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0", "i2c0"),
847 PIN_MAP_MUX_CONFIGS_GROUP("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0", i2c_grp_configs),
848 PIN_MAP_MUX_CONFIGS_PIN("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0scl", i2c_pin_configs),
849 PIN_MAP_MUX_CONFIGS_PIN("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0sda", i2c_pin_configs),
850};
851
852Finally, some devices expect the mapping table to contain certain specific
853named states. When running on hardware that doesn't need any pin controller
854configuration, the mapping table must still contain those named states, in
855order to explicitly indicate that the states were provided and intended to
856be empty. Table entry macro PIN_MAP_DUMMY_STATE serves the purpose of defining
857a named state without causing any pin controller to be programmed:
858
859static struct pinctrl_map __initdata mapping[] = {
860 PIN_MAP_DUMMY_STATE("foo-i2c.0", PINCTRL_STATE_DEFAULT),
Linus Walleij2744e8a2011-05-02 20:50:54 +0200861};
862
863
864Complex mappings
865================
866
867As it is possible to map a function to different groups of pins an optional
868.group can be specified like this:
869
870...
871{
Stephen Warren806d3142012-02-23 17:04:39 -0700872 .dev_name = "foo-spi.0",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200873 .name = "spi0-pos-A",
Stephen Warren1e2082b2012-03-02 13:05:48 -0700874 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700875 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200876 .function = "spi0",
877 .group = "spi0_0_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200878},
879{
Stephen Warren806d3142012-02-23 17:04:39 -0700880 .dev_name = "foo-spi.0",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200881 .name = "spi0-pos-B",
Stephen Warren1e2082b2012-03-02 13:05:48 -0700882 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700883 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200884 .function = "spi0",
885 .group = "spi0_1_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200886},
887...
888
889This example mapping is used to switch between two positions for spi0 at
890runtime, as described further below under the heading "Runtime pinmuxing".
891
Stephen Warren6e5e9592012-03-02 13:05:47 -0700892Further it is possible for one named state to affect the muxing of several
893groups of pins, say for example in the mmc0 example above, where you can
Linus Walleij2744e8a2011-05-02 20:50:54 +0200894additively expand the mmc0 bus from 2 to 4 to 8 pins. If we want to use all
895three groups for a total of 2+2+4 = 8 pins (for an 8-bit MMC bus as is the
896case), we define a mapping like this:
897
898...
899{
Stephen Warren806d3142012-02-23 17:04:39 -0700900 .dev_name = "foo-mmc.0",
Uwe Kleine-Königf54367f2012-01-19 22:35:05 +0100901 .name = "2bit"
Stephen Warren1e2082b2012-03-02 13:05:48 -0700902 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700903 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200904 .function = "mmc0",
Linus Walleij336cdba02011-11-10 09:27:41 +0100905 .group = "mmc0_1_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200906},
907{
Stephen Warren806d3142012-02-23 17:04:39 -0700908 .dev_name = "foo-mmc.0",
Uwe Kleine-Königf54367f2012-01-19 22:35:05 +0100909 .name = "4bit"
Stephen Warren1e2082b2012-03-02 13:05:48 -0700910 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700911 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200912 .function = "mmc0",
913 .group = "mmc0_1_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200914},
915{
Stephen Warren806d3142012-02-23 17:04:39 -0700916 .dev_name = "foo-mmc.0",
Uwe Kleine-Königf54367f2012-01-19 22:35:05 +0100917 .name = "4bit"
Stephen Warren1e2082b2012-03-02 13:05:48 -0700918 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700919 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200920 .function = "mmc0",
Linus Walleij336cdba02011-11-10 09:27:41 +0100921 .group = "mmc0_2_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200922},
923{
Stephen Warren806d3142012-02-23 17:04:39 -0700924 .dev_name = "foo-mmc.0",
Uwe Kleine-Königf54367f2012-01-19 22:35:05 +0100925 .name = "8bit"
Stephen Warren1e2082b2012-03-02 13:05:48 -0700926 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700927 .ctrl_dev_name = "pinctrl-foo",
Stephen Warren6e5e9592012-03-02 13:05:47 -0700928 .function = "mmc0",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200929 .group = "mmc0_1_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200930},
931{
Stephen Warren806d3142012-02-23 17:04:39 -0700932 .dev_name = "foo-mmc.0",
Uwe Kleine-Königf54367f2012-01-19 22:35:05 +0100933 .name = "8bit"
Stephen Warren1e2082b2012-03-02 13:05:48 -0700934 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700935 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200936 .function = "mmc0",
937 .group = "mmc0_2_grp",
Linus Walleij2744e8a2011-05-02 20:50:54 +0200938},
Linus Walleij336cdba02011-11-10 09:27:41 +0100939{
Stephen Warren806d3142012-02-23 17:04:39 -0700940 .dev_name = "foo-mmc.0",
Uwe Kleine-Königf54367f2012-01-19 22:35:05 +0100941 .name = "8bit"
Stephen Warren1e2082b2012-03-02 13:05:48 -0700942 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -0700943 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij336cdba02011-11-10 09:27:41 +0100944 .function = "mmc0",
945 .group = "mmc0_3_grp",
Linus Walleij336cdba02011-11-10 09:27:41 +0100946},
Linus Walleij2744e8a2011-05-02 20:50:54 +0200947...
948
949The result of grabbing this mapping from the device with something like
950this (see next paragraph):
951
Stephen Warren4be45fa2012-04-16 10:51:00 -0600952 p = devm_pinctrl_get(dev);
Stephen Warren6e5e9592012-03-02 13:05:47 -0700953 s = pinctrl_lookup_state(p, "8bit");
954 ret = pinctrl_select_state(p, s);
955
956or more simply:
957
Stephen Warren4be45fa2012-04-16 10:51:00 -0600958 p = devm_pinctrl_get_select(dev, "8bit");
Linus Walleij2744e8a2011-05-02 20:50:54 +0200959
960Will be that you activate all the three bottom records in the mapping at
Stephen Warren6e5e9592012-03-02 13:05:47 -0700961once. Since they share the same name, pin controller device, function and
Linus Walleij2744e8a2011-05-02 20:50:54 +0200962device, and since we allow multiple groups to match to a single device, they
963all get selected, and they all get enabled and disable simultaneously by the
964pinmux core.
965
966
967Pinmux requests from drivers
968============================
969
Linus Walleij9b6740c2013-01-22 10:56:14 -0700970When a device driver is about to probe the device core will automatically
971attempt to issue pinctrl_get_select_default() on these devices.
972This way driver writers do not need to add any of the boilerplate code
973of the type found below. However when doing fine-grained state selection
974and not using the "default" state, you may have to do some device driver
975handling of the pinctrl handles and states.
976
977So if you just want to put the pins for a certain device into the default
978state and be done with it, there is nothing you need to do besides
979providing the proper mapping table. The device core will take care of
980the rest.
981
Linus Walleije93bcee2012-02-09 07:23:28 +0100982Generally it is discouraged to let individual drivers get and enable pin
983control. So if possible, handle the pin control in platform code or some other
984place where you have access to all the affected struct device * pointers. In
985some cases where a driver needs to e.g. switch between different mux mappings
986at runtime this is not possible.
Linus Walleij2744e8a2011-05-02 20:50:54 +0200987
Linus Walleije93bcee2012-02-09 07:23:28 +0100988A driver may request a certain control state to be activated, usually just the
989default state like this:
Linus Walleij2744e8a2011-05-02 20:50:54 +0200990
Linus Walleij28a8d142012-02-09 01:52:22 +0100991#include <linux/pinctrl/consumer.h>
Linus Walleij2744e8a2011-05-02 20:50:54 +0200992
993struct foo_state {
Linus Walleije93bcee2012-02-09 07:23:28 +0100994 struct pinctrl *p;
Stephen Warren6e5e9592012-03-02 13:05:47 -0700995 struct pinctrl_state *s;
Linus Walleij2744e8a2011-05-02 20:50:54 +0200996 ...
997};
998
999foo_probe()
1000{
Stephen Warren6e5e9592012-03-02 13:05:47 -07001001 /* Allocate a state holder named "foo" etc */
1002 struct foo_state *foo = ...;
Linus Walleij2744e8a2011-05-02 20:50:54 +02001003
Stephen Warren4be45fa2012-04-16 10:51:00 -06001004 foo->p = devm_pinctrl_get(&device);
Stephen Warren6e5e9592012-03-02 13:05:47 -07001005 if (IS_ERR(foo->p)) {
1006 /* FIXME: clean up "foo" here */
1007 return PTR_ERR(foo->p);
1008 }
Linus Walleij2744e8a2011-05-02 20:50:54 +02001009
Stephen Warren6e5e9592012-03-02 13:05:47 -07001010 foo->s = pinctrl_lookup_state(foo->p, PINCTRL_STATE_DEFAULT);
1011 if (IS_ERR(foo->s)) {
Stephen Warren6e5e9592012-03-02 13:05:47 -07001012 /* FIXME: clean up "foo" here */
1013 return PTR_ERR(s);
1014 }
1015
1016 ret = pinctrl_select_state(foo->s);
1017 if (ret < 0) {
Stephen Warren6e5e9592012-03-02 13:05:47 -07001018 /* FIXME: clean up "foo" here */
1019 return ret;
1020 }
Linus Walleij2744e8a2011-05-02 20:50:54 +02001021}
1022
Stephen Warren6e5e9592012-03-02 13:05:47 -07001023This get/lookup/select/put sequence can just as well be handled by bus drivers
Linus Walleij2744e8a2011-05-02 20:50:54 +02001024if you don't want each and every driver to handle it and you know the
1025arrangement on your bus.
1026
Stephen Warren6e5e9592012-03-02 13:05:47 -07001027The semantics of the pinctrl APIs are:
Linus Walleij2744e8a2011-05-02 20:50:54 +02001028
Stephen Warren6e5e9592012-03-02 13:05:47 -07001029- pinctrl_get() is called in process context to obtain a handle to all pinctrl
1030 information for a given client device. It will allocate a struct from the
1031 kernel memory to hold the pinmux state. All mapping table parsing or similar
1032 slow operations take place within this API.
Linus Walleij2744e8a2011-05-02 20:50:54 +02001033
Stephen Warren4be45fa2012-04-16 10:51:00 -06001034- devm_pinctrl_get() is a variant of pinctrl_get() that causes pinctrl_put()
1035 to be called automatically on the retrieved pointer when the associated
1036 device is removed. It is recommended to use this function over plain
1037 pinctrl_get().
1038
Stephen Warren6e5e9592012-03-02 13:05:47 -07001039- pinctrl_lookup_state() is called in process context to obtain a handle to a
1040 specific state for a the client device. This operation may be slow too.
Linus Walleij2744e8a2011-05-02 20:50:54 +02001041
Stephen Warren6e5e9592012-03-02 13:05:47 -07001042- pinctrl_select_state() programs pin controller hardware according to the
1043 definition of the state as given by the mapping table. In theory this is a
1044 fast-path operation, since it only involved blasting some register settings
1045 into hardware. However, note that some pin controllers may have their
1046 registers on a slow/IRQ-based bus, so client devices should not assume they
1047 can call pinctrl_select_state() from non-blocking contexts.
1048
1049- pinctrl_put() frees all information associated with a pinctrl handle.
Linus Walleij2744e8a2011-05-02 20:50:54 +02001050
Stephen Warren4be45fa2012-04-16 10:51:00 -06001051- devm_pinctrl_put() is a variant of pinctrl_put() that may be used to
1052 explicitly destroy a pinctrl object returned by devm_pinctrl_get().
1053 However, use of this function will be rare, due to the automatic cleanup
1054 that will occur even without calling it.
1055
1056 pinctrl_get() must be paired with a plain pinctrl_put().
1057 pinctrl_get() may not be paired with devm_pinctrl_put().
1058 devm_pinctrl_get() can optionally be paired with devm_pinctrl_put().
1059 devm_pinctrl_get() may not be paired with plain pinctrl_put().
1060
Linus Walleije93bcee2012-02-09 07:23:28 +01001061Usually the pin control core handled the get/put pair and call out to the
1062device drivers bookkeeping operations, like checking available functions and
1063the associated pins, whereas the enable/disable pass on to the pin controller
Linus Walleij2744e8a2011-05-02 20:50:54 +02001064driver which takes care of activating and/or deactivating the mux setting by
1065quickly poking some registers.
1066
Stephen Warren4be45fa2012-04-16 10:51:00 -06001067The pins are allocated for your device when you issue the devm_pinctrl_get()
1068call, after this you should be able to see this in the debugfs listing of all
1069pins.
Linus Walleij2744e8a2011-05-02 20:50:54 +02001070
Linus Walleija13f7d32012-04-10 10:00:38 +02001071NOTE: the pinctrl system will return -EPROBE_DEFER if it cannot find the
1072requested pinctrl handles, for example if the pinctrl driver has not yet
1073registered. Thus make sure that the error path in your driver gracefully
1074cleans up and is ready to retry the probing later in the startup process.
1075
Linus Walleij2744e8a2011-05-02 20:50:54 +02001076
Linus Walleij9b6740c2013-01-22 10:56:14 -07001077Drivers needing both pin control and GPIOs
1078==========================================
1079
1080Again, it is discouraged to let drivers lookup and select pin control states
1081themselves, but again sometimes this is unavoidable.
1082
1083So say that your driver is fetching its resources like this:
1084
1085#include <linux/pinctrl/consumer.h>
1086#include <linux/gpio.h>
1087
1088struct pinctrl *pinctrl;
1089int gpio;
1090
1091pinctrl = devm_pinctrl_get_select_default(&dev);
1092gpio = devm_gpio_request(&dev, 14, "foo");
1093
1094Here we first request a certain pin state and then request GPIO 14 to be
1095used. If you're using the subsystems orthogonally like this, you should
1096nominally always get your pinctrl handle and select the desired pinctrl
1097state BEFORE requesting the GPIO. This is a semantic convention to avoid
1098situations that can be electrically unpleasant, you will certainly want to
1099mux in and bias pins in a certain way before the GPIO subsystems starts to
1100deal with them.
1101
1102The above can be hidden: using the device core, the pinctrl core may be
1103setting up the config and muxing for the pins right before the device is
1104probing, nevertheless orthogonal to the GPIO subsystem.
1105
1106But there are also situations where it makes sense for the GPIO subsystem
1107to communicate directly with with the pinctrl subsystem, using the latter
1108as a back-end. This is when the GPIO driver may call out to the functions
1109described in the section "Pin control interaction with the GPIO subsystem"
1110above. This only involves per-pin multiplexing, and will be completely
1111hidden behind the gpio_*() function namespace. In this case, the driver
1112need not interact with the pin control subsystem at all.
1113
1114If a pin control driver and a GPIO driver is dealing with the same pins
1115and the use cases involve multiplexing, you MUST implement the pin controller
1116as a back-end for the GPIO driver like this, unless your hardware design
1117is such that the GPIO controller can override the pin controller's
1118multiplexing state through hardware without the need to interact with the
1119pin control system.
1120
1121
Linus Walleije93bcee2012-02-09 07:23:28 +01001122System pin control hogging
1123==========================
Linus Walleij2744e8a2011-05-02 20:50:54 +02001124
Stephen Warren1681f5a2012-02-22 14:25:58 -07001125Pin control map entries can be hogged by the core when the pin controller
Stephen Warren6e5e9592012-03-02 13:05:47 -07001126is registered. This means that the core will attempt to call pinctrl_get(),
1127lookup_state() and select_state() on it immediately after the pin control
1128device has been registered.
Linus Walleij2744e8a2011-05-02 20:50:54 +02001129
Stephen Warren6e5e9592012-03-02 13:05:47 -07001130This occurs for mapping table entries where the client device name is equal
1131to the pin controller device name, and the state name is PINCTRL_STATE_DEFAULT.
Linus Walleij2744e8a2011-05-02 20:50:54 +02001132
1133{
Stephen Warren806d3142012-02-23 17:04:39 -07001134 .dev_name = "pinctrl-foo",
Stephen Warren46919ae2012-03-01 18:48:32 -07001135 .name = PINCTRL_STATE_DEFAULT,
Stephen Warren1e2082b2012-03-02 13:05:48 -07001136 .type = PIN_MAP_TYPE_MUX_GROUP,
Stephen Warren51cd24e2011-12-09 16:59:05 -07001137 .ctrl_dev_name = "pinctrl-foo",
Linus Walleij2744e8a2011-05-02 20:50:54 +02001138 .function = "power_func",
Linus Walleij2744e8a2011-05-02 20:50:54 +02001139},
1140
1141Since it may be common to request the core to hog a few always-applicable
1142mux settings on the primary pin controller, there is a convenience macro for
1143this:
1144
Stephen Warren1e2082b2012-03-02 13:05:48 -07001145PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-foo", NULL /* group */, "power_func")
Linus Walleij2744e8a2011-05-02 20:50:54 +02001146
1147This gives the exact same result as the above construction.
1148
1149
1150Runtime pinmuxing
1151=================
1152
1153It is possible to mux a certain function in and out at runtime, say to move
1154an SPI port from one set of pins to another set of pins. Say for example for
1155spi0 in the example above, we expose two different groups of pins for the same
1156function, but with different named in the mapping as described under
Stephen Warren6e5e9592012-03-02 13:05:47 -07001157"Advanced mapping" above. So that for an SPI device, we have two states named
1158"pos-A" and "pos-B".
Linus Walleij2744e8a2011-05-02 20:50:54 +02001159
1160This snippet first muxes the function in the pins defined by group A, enables
1161it, disables and releases it, and muxes it in on the pins defined by group B:
1162
Linus Walleij28a8d142012-02-09 01:52:22 +01001163#include <linux/pinctrl/consumer.h>
1164
Stephen Warren4be45fa2012-04-16 10:51:00 -06001165struct pinctrl *p;
1166struct pinctrl_state *s1, *s2;
Stephen Warren6e5e9592012-03-02 13:05:47 -07001167
Stephen Warren4be45fa2012-04-16 10:51:00 -06001168foo_probe()
1169{
Stephen Warren6e5e9592012-03-02 13:05:47 -07001170 /* Setup */
Stephen Warren4be45fa2012-04-16 10:51:00 -06001171 p = devm_pinctrl_get(&device);
Stephen Warren6e5e9592012-03-02 13:05:47 -07001172 if (IS_ERR(p))
1173 ...
1174
1175 s1 = pinctrl_lookup_state(foo->p, "pos-A");
1176 if (IS_ERR(s1))
1177 ...
1178
1179 s2 = pinctrl_lookup_state(foo->p, "pos-B");
1180 if (IS_ERR(s2))
1181 ...
Stephen Warren4be45fa2012-04-16 10:51:00 -06001182}
Linus Walleij2744e8a2011-05-02 20:50:54 +02001183
Stephen Warren4be45fa2012-04-16 10:51:00 -06001184foo_switch()
1185{
Linus Walleij2744e8a2011-05-02 20:50:54 +02001186 /* Enable on position A */
Stephen Warren6e5e9592012-03-02 13:05:47 -07001187 ret = pinctrl_select_state(s1);
1188 if (ret < 0)
1189 ...
Linus Walleij2744e8a2011-05-02 20:50:54 +02001190
Stephen Warren6e5e9592012-03-02 13:05:47 -07001191 ...
Linus Walleij2744e8a2011-05-02 20:50:54 +02001192
1193 /* Enable on position B */
Stephen Warren6e5e9592012-03-02 13:05:47 -07001194 ret = pinctrl_select_state(s2);
1195 if (ret < 0)
1196 ...
1197
Linus Walleij2744e8a2011-05-02 20:50:54 +02001198 ...
Linus Walleij2744e8a2011-05-02 20:50:54 +02001199}
1200
Linus Walleij696b23a2012-10-17 20:51:54 +02001201The above has to be done from process context. The reservation of the pins
1202will be done when the state is activated, so in effect one specific pin
1203can be used by different functions at different times on a running system.