blob: a16a7fe0e6f935b3988f622c7ce3403da74fb834 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Hirokazu Takata3264f972007-08-01 21:09:31 +09002 * linux/arch/m32r/platforms/opsput/setup.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Setup routines for Renesas OPSPUT Board
5 *
Hirokazu Takata316240f2005-07-07 17:59:32 -07006 * Copyright (c) 2002-2005
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Hiroyuki Kondo, Hirokazu Takata,
8 * Hitoshi Yamamoto, Takeo Takahashi, Mamoru Sakugawa
9 *
10 * This file is subject to the terms and conditions of the GNU General
11 * Public License. See the file "COPYING" in the main directory of this
12 * archive for more details.
13 */
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/irq.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/system.h>
21#include <asm/m32r.h>
22#include <asm/io.h>
23
24/*
25 * OPSP Interrupt Control Unit (Level 1)
26 */
27#define irq2port(x) (M32R_ICU_CR1_PORTL + ((x - 1) * sizeof(unsigned long)))
28
Al Viroc51d9942005-08-23 22:47:22 +010029icu_data_t icu_data[OPSPUT_NUM_CPU_IRQ];
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31static void disable_opsput_irq(unsigned int irq)
32{
33 unsigned long port, data;
34
35 port = irq2port(irq);
36 data = icu_data[irq].icucr|M32R_ICUCR_ILEVEL7;
37 outl(data, port);
38}
39
40static void enable_opsput_irq(unsigned int irq)
41{
42 unsigned long port, data;
43
44 port = irq2port(irq);
45 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6;
46 outl(data, port);
47}
48
49static void mask_and_ack_opsput(unsigned int irq)
50{
51 disable_opsput_irq(irq);
52}
53
54static void end_opsput_irq(unsigned int irq)
55{
56 enable_opsput_irq(irq);
57}
58
59static unsigned int startup_opsput_irq(unsigned int irq)
60{
61 enable_opsput_irq(irq);
62 return (0);
63}
64
65static void shutdown_opsput_irq(unsigned int irq)
66{
67 unsigned long port;
68
69 port = irq2port(irq);
70 outl(M32R_ICUCR_ILEVEL7, port);
71}
72
Thomas Gleixner189e91f2009-06-16 15:33:26 -070073static struct irq_chip opsput_irq_type =
Linus Torvalds1da177e2005-04-16 15:20:36 -070074{
Thomas Gleixnerd1ea13c2010-09-23 18:40:07 +020075 .name = "OPSPUT-IRQ",
Hirokazu Takata6f973b02005-06-21 17:16:13 -070076 .startup = startup_opsput_irq,
77 .shutdown = shutdown_opsput_irq,
78 .enable = enable_opsput_irq,
79 .disable = disable_opsput_irq,
80 .ack = mask_and_ack_opsput,
81 .end = end_opsput_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
84/*
85 * Interrupt Control Unit of PLD on OPSPUT (Level 2)
86 */
87#define irq2pldirq(x) ((x) - OPSPUT_PLD_IRQ_BASE)
88#define pldirq2port(x) (unsigned long)((int)PLD_ICUCR1 + \
89 (((x) - 1) * sizeof(unsigned short)))
90
91typedef struct {
92 unsigned short icucr; /* ICU Control Register */
93} pld_icu_data_t;
94
95static pld_icu_data_t pld_icu_data[OPSPUT_NUM_PLD_IRQ];
96
97static void disable_opsput_pld_irq(unsigned int irq)
98{
99 unsigned long port, data;
100 unsigned int pldirq;
101
102 pldirq = irq2pldirq(irq);
103// disable_opsput_irq(M32R_IRQ_INT1);
104 port = pldirq2port(pldirq);
105 data = pld_icu_data[pldirq].icucr|PLD_ICUCR_ILEVEL7;
106 outw(data, port);
107}
108
109static void enable_opsput_pld_irq(unsigned int irq)
110{
111 unsigned long port, data;
112 unsigned int pldirq;
113
114 pldirq = irq2pldirq(irq);
115// enable_opsput_irq(M32R_IRQ_INT1);
116 port = pldirq2port(pldirq);
117 data = pld_icu_data[pldirq].icucr|PLD_ICUCR_IEN|PLD_ICUCR_ILEVEL6;
118 outw(data, port);
119}
120
121static void mask_and_ack_opsput_pld(unsigned int irq)
122{
123 disable_opsput_pld_irq(irq);
124// mask_and_ack_opsput(M32R_IRQ_INT1);
125}
126
127static void end_opsput_pld_irq(unsigned int irq)
128{
129 enable_opsput_pld_irq(irq);
130 end_opsput_irq(M32R_IRQ_INT1);
131}
132
133static unsigned int startup_opsput_pld_irq(unsigned int irq)
134{
135 enable_opsput_pld_irq(irq);
136 return (0);
137}
138
139static void shutdown_opsput_pld_irq(unsigned int irq)
140{
141 unsigned long port;
142 unsigned int pldirq;
143
144 pldirq = irq2pldirq(irq);
145// shutdown_opsput_irq(M32R_IRQ_INT1);
146 port = pldirq2port(pldirq);
147 outw(PLD_ICUCR_ILEVEL7, port);
148}
149
Thomas Gleixner189e91f2009-06-16 15:33:26 -0700150static struct irq_chip opsput_pld_irq_type =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Thomas Gleixnerd1ea13c2010-09-23 18:40:07 +0200152 .name = "OPSPUT-PLD-IRQ",
Hirokazu Takata6f973b02005-06-21 17:16:13 -0700153 .startup = startup_opsput_pld_irq,
154 .shutdown = shutdown_opsput_pld_irq,
155 .enable = enable_opsput_pld_irq,
156 .disable = disable_opsput_pld_irq,
157 .ack = mask_and_ack_opsput_pld,
158 .end = end_opsput_pld_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159};
160
161/*
162 * Interrupt Control Unit of PLD on OPSPUT-LAN (Level 2)
163 */
164#define irq2lanpldirq(x) ((x) - OPSPUT_LAN_PLD_IRQ_BASE)
165#define lanpldirq2port(x) (unsigned long)((int)OPSPUT_LAN_ICUCR1 + \
166 (((x) - 1) * sizeof(unsigned short)))
167
168static pld_icu_data_t lanpld_icu_data[OPSPUT_NUM_LAN_PLD_IRQ];
169
170static void disable_opsput_lanpld_irq(unsigned int irq)
171{
172 unsigned long port, data;
173 unsigned int pldirq;
174
175 pldirq = irq2lanpldirq(irq);
176 port = lanpldirq2port(pldirq);
177 data = lanpld_icu_data[pldirq].icucr|PLD_ICUCR_ILEVEL7;
178 outw(data, port);
179}
180
181static void enable_opsput_lanpld_irq(unsigned int irq)
182{
183 unsigned long port, data;
184 unsigned int pldirq;
185
186 pldirq = irq2lanpldirq(irq);
187 port = lanpldirq2port(pldirq);
188 data = lanpld_icu_data[pldirq].icucr|PLD_ICUCR_IEN|PLD_ICUCR_ILEVEL6;
189 outw(data, port);
190}
191
192static void mask_and_ack_opsput_lanpld(unsigned int irq)
193{
194 disable_opsput_lanpld_irq(irq);
195}
196
197static void end_opsput_lanpld_irq(unsigned int irq)
198{
199 enable_opsput_lanpld_irq(irq);
200 end_opsput_irq(M32R_IRQ_INT0);
201}
202
203static unsigned int startup_opsput_lanpld_irq(unsigned int irq)
204{
205 enable_opsput_lanpld_irq(irq);
206 return (0);
207}
208
209static void shutdown_opsput_lanpld_irq(unsigned int irq)
210{
211 unsigned long port;
212 unsigned int pldirq;
213
214 pldirq = irq2lanpldirq(irq);
215 port = lanpldirq2port(pldirq);
216 outw(PLD_ICUCR_ILEVEL7, port);
217}
218
Thomas Gleixner189e91f2009-06-16 15:33:26 -0700219static struct irq_chip opsput_lanpld_irq_type =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
Thomas Gleixnerd1ea13c2010-09-23 18:40:07 +0200221 .name = "OPSPUT-PLD-LAN-IRQ",
Hirokazu Takatad93f7de2006-12-08 02:35:57 -0800222 .startup = startup_opsput_lanpld_irq,
223 .shutdown = shutdown_opsput_lanpld_irq,
224 .enable = enable_opsput_lanpld_irq,
225 .disable = disable_opsput_lanpld_irq,
226 .ack = mask_and_ack_opsput_lanpld,
227 .end = end_opsput_lanpld_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
230/*
231 * Interrupt Control Unit of PLD on OPSPUT-LCD (Level 2)
232 */
233#define irq2lcdpldirq(x) ((x) - OPSPUT_LCD_PLD_IRQ_BASE)
234#define lcdpldirq2port(x) (unsigned long)((int)OPSPUT_LCD_ICUCR1 + \
235 (((x) - 1) * sizeof(unsigned short)))
236
237static pld_icu_data_t lcdpld_icu_data[OPSPUT_NUM_LCD_PLD_IRQ];
238
239static void disable_opsput_lcdpld_irq(unsigned int irq)
240{
241 unsigned long port, data;
242 unsigned int pldirq;
243
244 pldirq = irq2lcdpldirq(irq);
245 port = lcdpldirq2port(pldirq);
246 data = lcdpld_icu_data[pldirq].icucr|PLD_ICUCR_ILEVEL7;
247 outw(data, port);
248}
249
250static void enable_opsput_lcdpld_irq(unsigned int irq)
251{
252 unsigned long port, data;
253 unsigned int pldirq;
254
255 pldirq = irq2lcdpldirq(irq);
256 port = lcdpldirq2port(pldirq);
257 data = lcdpld_icu_data[pldirq].icucr|PLD_ICUCR_IEN|PLD_ICUCR_ILEVEL6;
258 outw(data, port);
259}
260
261static void mask_and_ack_opsput_lcdpld(unsigned int irq)
262{
263 disable_opsput_lcdpld_irq(irq);
264}
265
266static void end_opsput_lcdpld_irq(unsigned int irq)
267{
268 enable_opsput_lcdpld_irq(irq);
269 end_opsput_irq(M32R_IRQ_INT2);
270}
271
272static unsigned int startup_opsput_lcdpld_irq(unsigned int irq)
273{
274 enable_opsput_lcdpld_irq(irq);
275 return (0);
276}
277
278static void shutdown_opsput_lcdpld_irq(unsigned int irq)
279{
280 unsigned long port;
281 unsigned int pldirq;
282
283 pldirq = irq2lcdpldirq(irq);
284 port = lcdpldirq2port(pldirq);
285 outw(PLD_ICUCR_ILEVEL7, port);
286}
287
Thomas Gleixner189e91f2009-06-16 15:33:26 -0700288static struct irq_chip opsput_lcdpld_irq_type =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 "OPSPUT-PLD-LCD-IRQ",
291 startup_opsput_lcdpld_irq,
292 shutdown_opsput_lcdpld_irq,
293 enable_opsput_lcdpld_irq,
294 disable_opsput_lcdpld_irq,
295 mask_and_ack_opsput_lcdpld,
296 end_opsput_lcdpld_irq
297};
298
299void __init init_IRQ(void)
300{
301#if defined(CONFIG_SMC91X)
302 /* INT#0: LAN controller on OPSPUT-LAN (SMC91C111)*/
Thomas Gleixner863018a2010-09-22 19:13:16 +0200303 set_irq_chip(OPSPUT_LAN_IRQ_LAN, &opsput_lanpld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 lanpld_icu_data[irq2lanpldirq(OPSPUT_LAN_IRQ_LAN)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD02; /* "H" edge sense */
305 disable_opsput_lanpld_irq(OPSPUT_LAN_IRQ_LAN);
306#endif /* CONFIG_SMC91X */
307
308 /* MFT2 : system timer */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200309 set_irq_chip(M32R_IRQ_MFT2, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN;
311 disable_opsput_irq(M32R_IRQ_MFT2);
312
313 /* SIO0 : receive */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200314 set_irq_chip(M32R_IRQ_SIO0_R, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 icu_data[M32R_IRQ_SIO0_R].icucr = 0;
316 disable_opsput_irq(M32R_IRQ_SIO0_R);
317
318 /* SIO0 : send */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200319 set_irq_chip(M32R_IRQ_SIO0_S, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 icu_data[M32R_IRQ_SIO0_S].icucr = 0;
321 disable_opsput_irq(M32R_IRQ_SIO0_S);
322
323 /* SIO1 : receive */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200324 set_irq_chip(M32R_IRQ_SIO1_R, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 icu_data[M32R_IRQ_SIO1_R].icucr = 0;
326 disable_opsput_irq(M32R_IRQ_SIO1_R);
327
328 /* SIO1 : send */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200329 set_irq_chip(M32R_IRQ_SIO1_S, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 icu_data[M32R_IRQ_SIO1_S].icucr = 0;
331 disable_opsput_irq(M32R_IRQ_SIO1_S);
332
333 /* DMA1 : */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200334 set_irq_chip(M32R_IRQ_DMA1, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 icu_data[M32R_IRQ_DMA1].icucr = 0;
336 disable_opsput_irq(M32R_IRQ_DMA1);
337
338#ifdef CONFIG_SERIAL_M32R_PLDSIO
339 /* INT#1: SIO0 Receive on PLD */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200340 set_irq_chip(PLD_IRQ_SIO0_RCV, &opsput_pld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 pld_icu_data[irq2pldirq(PLD_IRQ_SIO0_RCV)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD03;
342 disable_opsput_pld_irq(PLD_IRQ_SIO0_RCV);
343
344 /* INT#1: SIO0 Send on PLD */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200345 set_irq_chip(PLD_IRQ_SIO0_SND, &opsput_pld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 pld_icu_data[irq2pldirq(PLD_IRQ_SIO0_SND)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD03;
347 disable_opsput_pld_irq(PLD_IRQ_SIO0_SND);
348#endif /* CONFIG_SERIAL_M32R_PLDSIO */
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 /* INT#1: CFC IREQ on PLD */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200351 set_irq_chip(PLD_IRQ_CFIREQ, &opsput_pld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pld_icu_data[irq2pldirq(PLD_IRQ_CFIREQ)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD01; /* 'L' level sense */
353 disable_opsput_pld_irq(PLD_IRQ_CFIREQ);
354
355 /* INT#1: CFC Insert on PLD */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200356 set_irq_chip(PLD_IRQ_CFC_INSERT, &opsput_pld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 pld_icu_data[irq2pldirq(PLD_IRQ_CFC_INSERT)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD00; /* 'L' edge sense */
358 disable_opsput_pld_irq(PLD_IRQ_CFC_INSERT);
359
360 /* INT#1: CFC Eject on PLD */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200361 set_irq_chip(PLD_IRQ_CFC_EJECT, &opsput_pld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 pld_icu_data[irq2pldirq(PLD_IRQ_CFC_EJECT)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD02; /* 'H' edge sense */
363 disable_opsput_pld_irq(PLD_IRQ_CFC_EJECT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 /*
366 * INT0# is used for LAN, DIO
367 * We enable it here.
368 */
369 icu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11;
370 enable_opsput_irq(M32R_IRQ_INT0);
371
372 /*
373 * INT1# is used for UART, MMC, CF Controller in FPGA.
374 * We enable it here.
375 */
376 icu_data[M32R_IRQ_INT1].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11;
377 enable_opsput_irq(M32R_IRQ_INT1);
378
379#if defined(CONFIG_USB)
380 outw(USBCR_OTGS, USBCR); /* USBCR: non-OTG */
381
Thomas Gleixner863018a2010-09-22 19:13:16 +0200382 set_irq_chip(OPSPUT_LCD_IRQ_USB_INT1, &opsput_lcdpld_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 lcdpld_icu_data[irq2lcdpldirq(OPSPUT_LCD_IRQ_USB_INT1)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD01; /* "L" level sense */
384 disable_opsput_lcdpld_irq(OPSPUT_LCD_IRQ_USB_INT1);
385#endif
386 /*
387 * INT2# is used for BAT, USB, AUDIO
388 * We enable it here.
389 */
390 icu_data[M32R_IRQ_INT2].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD01;
391 enable_opsput_irq(M32R_IRQ_INT2);
392
Hirokazu Takata316240f2005-07-07 17:59:32 -0700393#if defined(CONFIG_VIDEO_M32R_AR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /*
395 * INT3# is used for AR
396 */
Thomas Gleixner863018a2010-09-22 19:13:16 +0200397 set_irq_chip(M32R_IRQ_INT3, &opsput_irq_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10;
399 disable_opsput_irq(M32R_IRQ_INT3);
Hirokazu Takata316240f2005-07-07 17:59:32 -0700400#endif /* CONFIG_VIDEO_M32R_AR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401}
402
Hirokazu Takata316240f2005-07-07 17:59:32 -0700403#if defined(CONFIG_SMC91X)
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405#define LAN_IOSTART 0x300
406#define LAN_IOEND 0x320
407static struct resource smc91x_resources[] = {
408 [0] = {
409 .start = (LAN_IOSTART),
410 .end = (LAN_IOEND),
411 .flags = IORESOURCE_MEM,
412 },
413 [1] = {
414 .start = OPSPUT_LAN_IRQ_LAN,
415 .end = OPSPUT_LAN_IRQ_LAN,
416 .flags = IORESOURCE_IRQ,
417 }
418};
419
420static struct platform_device smc91x_device = {
421 .name = "smc91x",
422 .id = 0,
423 .num_resources = ARRAY_SIZE(smc91x_resources),
424 .resource = smc91x_resources,
425};
Hirokazu Takata316240f2005-07-07 17:59:32 -0700426#endif
427
428#if defined(CONFIG_FB_S1D13XXX)
429
430#include <video/s1d13xxxfb.h>
431#include <asm/s1d13806.h>
432
433static struct s1d13xxxfb_pdata s1d13xxxfb_data = {
434 .initregs = s1d13xxxfb_initregs,
435 .initregssize = ARRAY_SIZE(s1d13xxxfb_initregs),
436 .platform_init_video = NULL,
437#ifdef CONFIG_PM
438 .platform_suspend_video = NULL,
439 .platform_resume_video = NULL,
440#endif
441};
442
443static struct resource s1d13xxxfb_resources[] = {
444 [0] = {
445 .start = 0x10600000UL,
446 .end = 0x1073FFFFUL,
447 .flags = IORESOURCE_MEM,
448 },
449 [1] = {
450 .start = 0x10400000UL,
451 .end = 0x104001FFUL,
452 .flags = IORESOURCE_MEM,
453 }
454};
455
456static struct platform_device s1d13xxxfb_device = {
457 .name = S1D_DEVICENAME,
458 .id = 0,
459 .dev = {
460 .platform_data = &s1d13xxxfb_data,
461 },
462 .num_resources = ARRAY_SIZE(s1d13xxxfb_resources),
463 .resource = s1d13xxxfb_resources,
464};
465#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467static int __init platform_init(void)
468{
Hirokazu Takata316240f2005-07-07 17:59:32 -0700469#if defined(CONFIG_SMC91X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 platform_device_register(&smc91x_device);
Hirokazu Takata316240f2005-07-07 17:59:32 -0700471#endif
472#if defined(CONFIG_FB_S1D13XXX)
473 platform_device_register(&s1d13xxxfb_device);
474#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 return 0;
476}
477arch_initcall(platform_init);