blob: 6731763f028248d2569987d7f4f0c3585d5ae2c9 [file] [log] [blame]
Grant Likelyc6d4d652006-11-27 14:16:29 -07001/*
2 * Lite5200 board Device Tree Source
3 *
Grant Likely05cbbc62007-02-12 13:36:54 -07004 * Copyright 2006-2007 Secret Lab Technologies Ltd.
Grant Likelyc6d4d652006-11-27 14:16:29 -07005 * Grant Likely <grant.likely@secretlab.ca>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
Grant Likely121361f2007-01-19 00:00:14 -070013/*
14 * WARNING: Do not depend on this tree layout remaining static just yet.
15 * The MPC5200 device tree conventions are still in flux
16 * Keep an eye on the linuxppc-dev mailing list for more details
17 */
18
Grant Likelyc6d4d652006-11-27 14:16:29 -070019/ {
Grant Likely05cbbc62007-02-12 13:36:54 -070020 model = "fsl,lite5200";
21 // revision = "1.0";
Grant Likelydcccb372007-10-08 01:24:22 -060022 compatible = "fsl,lite5200","generic-mpc5200";
Grant Likelyc6d4d652006-11-27 14:16:29 -070023 #address-cells = <1>;
24 #size-cells = <1>;
25
26 cpus {
Grant Likelyc6d4d652006-11-27 14:16:29 -070027 #address-cells = <1>;
28 #size-cells = <0>;
29
30 PowerPC,5200@0 {
31 device_type = "cpu";
32 reg = <0>;
33 d-cache-line-size = <20>;
34 i-cache-line-size = <20>;
35 d-cache-size = <4000>; // L1, 16K
36 i-cache-size = <4000>; // L1, 16K
37 timebase-frequency = <0>; // from bootloader
38 bus-frequency = <0>; // from bootloader
39 clock-frequency = <0>; // from bootloader
Grant Likelyc6d4d652006-11-27 14:16:29 -070040 };
41 };
42
43 memory {
44 device_type = "memory";
45 reg = <00000000 04000000>; // 64MB
46 };
47
48 soc5200@f0000000 {
Grant Likely05cbbc62007-02-12 13:36:54 -070049 model = "fsl,mpc5200";
Domen Puncer0d0f4bc2007-05-07 01:38:48 +100050 compatible = "mpc5200";
Kumar Gala5c1992f2007-05-15 16:12:27 -050051 revision = ""; // from bootloader
Grant Likelyc6d4d652006-11-27 14:16:29 -070052 device_type = "soc";
Kumar Galaf0c8ac82007-09-12 11:52:31 -050053 ranges = <0 f0000000 0000c000>;
54 reg = <f0000000 00000100>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070055 bus-frequency = <0>; // from bootloader
Grant Likely05cbbc62007-02-12 13:36:54 -070056 system-frequency = <0>; // from bootloader
Grant Likelyc6d4d652006-11-27 14:16:29 -070057
58 cdm@200 {
Grant Likely05cbbc62007-02-12 13:36:54 -070059 compatible = "mpc5200-cdm";
Grant Likelyc6d4d652006-11-27 14:16:29 -070060 reg = <200 38>;
61 };
62
Kumar Gala5c1992f2007-05-15 16:12:27 -050063 mpc5200_pic: pic@500 {
Grant Likelyc6d4d652006-11-27 14:16:29 -070064 // 5200 interrupts are encoded into two levels;
Grant Likelyc6d4d652006-11-27 14:16:29 -070065 interrupt-controller;
66 #interrupt-cells = <3>;
67 device_type = "interrupt-controller";
Domen Puncerf2fb9eb2007-05-21 08:56:00 +020068 compatible = "mpc5200-pic";
Grant Likelyc6d4d652006-11-27 14:16:29 -070069 reg = <500 80>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070070 };
71
72 gpt@600 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +100073 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -070074 cell-index = <0>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070075 reg = <600 10>;
76 interrupts = <1 9 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -050077 interrupt-parent = <&mpc5200_pic>;
Marian Balakowiczd24bc312007-10-19 04:44:24 +100078 fsl,has-wdt;
Grant Likelyc6d4d652006-11-27 14:16:29 -070079 };
80
81 gpt@610 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +100082 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -070083 cell-index = <1>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070084 reg = <610 10>;
85 interrupts = <1 a 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -050086 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070087 };
88
89 gpt@620 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +100090 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -070091 cell-index = <2>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070092 reg = <620 10>;
93 interrupts = <1 b 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -050094 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -070095 };
96
97 gpt@630 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +100098 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -070099 cell-index = <3>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700100 reg = <630 10>;
101 interrupts = <1 c 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500102 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700103 };
104
105 gpt@640 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +1000106 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -0700107 cell-index = <4>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700108 reg = <640 10>;
109 interrupts = <1 d 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500110 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700111 };
112
113 gpt@650 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +1000114 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -0700115 cell-index = <5>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700116 reg = <650 10>;
117 interrupts = <1 e 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500118 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700119 };
120
121 gpt@660 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +1000122 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -0700123 cell-index = <6>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700124 reg = <660 10>;
125 interrupts = <1 f 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500126 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700127 };
128
129 gpt@670 { // General Purpose Timer
Marian Balakowiczd24bc312007-10-19 04:44:24 +1000130 compatible = "fsl,mpc5200-gpt";
Grant Likely05cbbc62007-02-12 13:36:54 -0700131 cell-index = <7>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700132 reg = <670 10>;
133 interrupts = <1 10 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500134 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700135 };
136
137 rtc@800 { // Real time clock
Grant Likely05cbbc62007-02-12 13:36:54 -0700138 compatible = "mpc5200-rtc";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700139 device_type = "rtc";
140 reg = <800 100>;
141 interrupts = <1 5 0 1 6 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500142 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700143 };
144
145 mscan@900 {
146 device_type = "mscan";
Grant Likely05cbbc62007-02-12 13:36:54 -0700147 compatible = "mpc5200-mscan";
148 cell-index = <0>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700149 interrupts = <2 11 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500150 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700151 reg = <900 80>;
152 };
153
154 mscan@980 {
155 device_type = "mscan";
Grant Likely05cbbc62007-02-12 13:36:54 -0700156 compatible = "mpc5200-mscan";
157 cell-index = <1>;
Domen Puncer0d0f4bc2007-05-07 01:38:48 +1000158 interrupts = <2 12 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500159 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700160 reg = <980 80>;
161 };
162
163 gpio@b00 {
Grant Likely05cbbc62007-02-12 13:36:54 -0700164 compatible = "mpc5200-gpio";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700165 reg = <b00 40>;
166 interrupts = <1 7 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500167 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700168 };
169
Domen Puncer0d0f4bc2007-05-07 01:38:48 +1000170 gpio-wkup@c00 {
Grant Likely05cbbc62007-02-12 13:36:54 -0700171 compatible = "mpc5200-gpio-wkup";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700172 reg = <c00 40>;
173 interrupts = <1 8 0 0 3 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500174 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700175 };
176
Grant Likelyc6d4d652006-11-27 14:16:29 -0700177 spi@f00 {
178 device_type = "spi";
Grant Likely05cbbc62007-02-12 13:36:54 -0700179 compatible = "mpc5200-spi";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700180 reg = <f00 20>;
181 interrupts = <2 d 0 2 e 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500182 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700183 };
184
185 usb@1000 {
186 device_type = "usb-ohci-be";
Grant Likelydcccb372007-10-08 01:24:22 -0600187 compatible = "mpc5200-ohci","ohci-be";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700188 reg = <1000 ff>;
189 interrupts = <2 6 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500190 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700191 };
192
193 bestcomm@1200 {
194 device_type = "dma-controller";
Grant Likely05cbbc62007-02-12 13:36:54 -0700195 compatible = "mpc5200-bestcomm";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700196 reg = <1200 80>;
197 interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
198 3 4 0 3 5 0 3 6 0 3 7 0
199 3 8 0 3 9 0 3 a 0 3 b 0
200 3 c 0 3 d 0 3 e 0 3 f 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500201 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700202 };
203
204 xlb@1f00 {
Grant Likely05cbbc62007-02-12 13:36:54 -0700205 compatible = "mpc5200-xlb";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700206 reg = <1f00 100>;
207 };
208
209 serial@2000 { // PSC1
210 device_type = "serial";
Grant Likely05cbbc62007-02-12 13:36:54 -0700211 compatible = "mpc5200-psc-uart";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700212 port-number = <0>; // Logical port assignment
Grant Likely05cbbc62007-02-12 13:36:54 -0700213 cell-index = <0>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700214 reg = <2000 100>;
215 interrupts = <2 1 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500216 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700217 };
218
Grant Likely05cbbc62007-02-12 13:36:54 -0700219 // PSC2 in ac97 mode example
220 //ac97@2200 { // PSC2
221 // device_type = "sound";
222 // compatible = "mpc5200-psc-ac97";
223 // cell-index = <1>;
224 // reg = <2200 100>;
225 // interrupts = <2 2 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500226 // interrupt-parent = <&mpc5200_pic>;
Grant Likely05cbbc62007-02-12 13:36:54 -0700227 //};
Grant Likelyc6d4d652006-11-27 14:16:29 -0700228
229 // PSC3 in CODEC mode example
Grant Likely05cbbc62007-02-12 13:36:54 -0700230 //i2s@2400 { // PSC3
231 // device_type = "sound";
232 // compatible = "mpc5200-psc-i2s";
233 // cell-index = <2>;
234 // reg = <2400 100>;
235 // interrupts = <2 3 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500236 // interrupt-parent = <&mpc5200_pic>;
Grant Likely05cbbc62007-02-12 13:36:54 -0700237 //};
Grant Likelyc6d4d652006-11-27 14:16:29 -0700238
Grant Likely05cbbc62007-02-12 13:36:54 -0700239 // PSC4 in uart mode example
Grant Likelyc6d4d652006-11-27 14:16:29 -0700240 //serial@2600 { // PSC4
241 // device_type = "serial";
Grant Likely05cbbc62007-02-12 13:36:54 -0700242 // compatible = "mpc5200-psc-uart";
243 // cell-index = <3>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700244 // reg = <2600 100>;
245 // interrupts = <2 b 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500246 // interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700247 //};
248
Grant Likely05cbbc62007-02-12 13:36:54 -0700249 // PSC5 in uart mode example
Grant Likelyc6d4d652006-11-27 14:16:29 -0700250 //serial@2800 { // PSC5
251 // device_type = "serial";
Grant Likely05cbbc62007-02-12 13:36:54 -0700252 // compatible = "mpc5200-psc-uart";
253 // cell-index = <4>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700254 // reg = <2800 100>;
255 // interrupts = <2 c 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500256 // interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700257 //};
258
Grant Likely05cbbc62007-02-12 13:36:54 -0700259 // PSC6 in spi mode example
260 //spi@2c00 { // PSC6
261 // device_type = "spi";
262 // compatible = "mpc5200-psc-spi";
263 // cell-index = <5>;
264 // reg = <2c00 100>;
265 // interrupts = <2 4 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500266 // interrupt-parent = <&mpc5200_pic>;
Grant Likely05cbbc62007-02-12 13:36:54 -0700267 //};
Grant Likelyc6d4d652006-11-27 14:16:29 -0700268
269 ethernet@3000 {
270 device_type = "network";
Grant Likely05cbbc62007-02-12 13:36:54 -0700271 compatible = "mpc5200-fec";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700272 reg = <3000 800>;
273 mac-address = [ 02 03 04 05 06 07 ]; // Bad!
274 interrupts = <2 5 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500275 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700276 };
277
278 ata@3a00 {
279 device_type = "ata";
Grant Likely05cbbc62007-02-12 13:36:54 -0700280 compatible = "mpc5200-ata";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700281 reg = <3a00 100>;
282 interrupts = <2 7 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500283 interrupt-parent = <&mpc5200_pic>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700284 };
285
286 i2c@3d00 {
287 device_type = "i2c";
Grant Likelydcccb372007-10-08 01:24:22 -0600288 compatible = "mpc5200-i2c","fsl-i2c";
Grant Likely05cbbc62007-02-12 13:36:54 -0700289 cell-index = <0>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700290 reg = <3d00 40>;
291 interrupts = <2 f 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500292 interrupt-parent = <&mpc5200_pic>;
Domen Puncer5cae84c2007-05-07 01:38:49 +1000293 fsl5200-clocking;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700294 };
295
296 i2c@3d40 {
297 device_type = "i2c";
Grant Likelydcccb372007-10-08 01:24:22 -0600298 compatible = "mpc5200-i2c","fsl-i2c";
Grant Likely05cbbc62007-02-12 13:36:54 -0700299 cell-index = <1>;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700300 reg = <3d40 40>;
301 interrupts = <2 10 0>;
Kumar Gala5c1992f2007-05-15 16:12:27 -0500302 interrupt-parent = <&mpc5200_pic>;
Domen Puncer5cae84c2007-05-07 01:38:49 +1000303 fsl5200-clocking;
Grant Likelyc6d4d652006-11-27 14:16:29 -0700304 };
305 sram@8000 {
306 device_type = "sram";
Grant Likelydcccb372007-10-08 01:24:22 -0600307 compatible = "mpc5200-sram","sram";
Grant Likelyc6d4d652006-11-27 14:16:29 -0700308 reg = <8000 4000>;
309 };
310 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500311
312 pci@f0000d00 {
313 #interrupt-cells = <1>;
314 #size-cells = <2>;
315 #address-cells = <3>;
316 device_type = "pci";
317 compatible = "mpc5200-pci";
318 reg = <f0000d00 100>;
319 interrupt-map-mask = <f800 0 0 7>;
320 interrupt-map = <c000 0 0 1 &mpc5200_pic 0 0 3
321 c000 0 0 2 &mpc5200_pic 0 0 3
322 c000 0 0 3 &mpc5200_pic 0 0 3
323 c000 0 0 4 &mpc5200_pic 0 0 3>;
324 clock-frequency = <0>; // From boot loader
325 interrupts = <2 8 0 2 9 0 2 a 0>;
326 interrupt-parent = <&mpc5200_pic>;
327 bus-range = <0 0>;
328 ranges = <42000000 0 80000000 80000000 0 20000000
329 02000000 0 a0000000 a0000000 0 10000000
330 01000000 0 00000000 b0000000 0 01000000>;
331 };
Grant Likelyc6d4d652006-11-27 14:16:29 -0700332};