blob: 91a7394cba57621bb562ea6f945a30bbcecc0807 [file] [log] [blame]
Praveen Chidambaramf27a5152013-02-01 11:44:53 -07001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Mitchel Humpherys3c075492012-09-06 11:36:33 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060023#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#include <linux/gpio.h>
49#include <linux/delay.h>
50#include <mach/mdm.h>
51#include <mach/rpm.h>
52#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040053#include <sound/apr_audio.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060054#include "rpm_log.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#include "rpm_stats.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053056#include <mach/mpm.h>
Jeff Ohlstein7e668552011-10-06 16:17:25 -070057#include "msm_watchdog.h"
Laura Abbottd92be422012-06-04 15:11:09 -070058#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x19800000
69#define MSM_GSBI9_PHYS 0x19900000
70#define MSM_GSBI10_PHYS 0x19A00000
71#define MSM_GSBI11_PHYS 0x19B00000
72#define MSM_GSBI12_PHYS 0x19C00000
73
74/* GSBI QUPe devices */
75#define MSM_GSBI1_QUP_PHYS 0x16080000
76#define MSM_GSBI2_QUP_PHYS 0x16180000
77#define MSM_GSBI3_QUP_PHYS 0x16280000
78#define MSM_GSBI4_QUP_PHYS 0x16380000
79#define MSM_GSBI5_QUP_PHYS 0x16480000
80#define MSM_GSBI6_QUP_PHYS 0x16580000
81#define MSM_GSBI7_QUP_PHYS 0x16680000
82#define MSM_GSBI8_QUP_PHYS 0x19880000
83#define MSM_GSBI9_QUP_PHYS 0x19980000
84#define MSM_GSBI10_QUP_PHYS 0x19A80000
85#define MSM_GSBI11_QUP_PHYS 0x19B80000
86#define MSM_GSBI12_QUP_PHYS 0x19C80000
87
88/* GSBI UART devices */
89#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
90#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
91#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
92#define MSM_UART2DM_PHYS 0x19C40000
93#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
94#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
95#define TCSR_BASE_PHYS 0x16b00000
96
97/* PRNG device */
98#define MSM_PRNG_PHYS 0x16C00000
99#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
100#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
101
Rohit Vaswanid2001522012-12-05 19:23:44 -0800102static struct resource msm_gpio_resources[] = {
103 {
104 .start = TLMM_MSM_SUMMARY_IRQ,
105 .end = TLMM_MSM_SUMMARY_IRQ,
106 .flags = IORESOURCE_IRQ,
107 },
108};
109
Rohit Vaswani341c2032012-11-08 18:49:29 -0800110static struct msm_gpio_pdata msm8660_gpio_pdata = {
111 .ngpio = 173,
Rohit Vaswanied0a4ef2012-12-11 15:14:42 -0800112 .direct_connect_irqs = 10,
Rohit Vaswani341c2032012-11-08 18:49:29 -0800113};
114
Rohit Vaswanib1cc4932012-07-23 21:30:11 -0700115struct platform_device msm_gpio_device = {
Rohit Vaswani341c2032012-11-08 18:49:29 -0800116 .name = "msmgpio",
117 .id = -1,
118 .num_resources = ARRAY_SIZE(msm_gpio_resources),
119 .resource = msm_gpio_resources,
120 .dev.platform_data = &msm8660_gpio_pdata,
Rohit Vaswanib1cc4932012-07-23 21:30:11 -0700121};
122
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700123static void charm_ap2mdm_kpdpwr_on(void)
124{
125 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700126 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700127}
128
129static void charm_ap2mdm_kpdpwr_off(void)
130{
131 int i;
132
133 gpio_direction_output(AP2MDM_ERRFATAL, 1);
134
135 for (i = 20; i > 0; i--) {
136 if (gpio_get_value(MDM2AP_STATUS) == 0)
137 break;
138 msleep(100);
139 }
140 gpio_direction_output(AP2MDM_ERRFATAL, 0);
141
142 if (i == 0) {
143 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
144 of the charm modem.\n", __func__);
145 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
146 /*
147 * Currently, there is a debounce timer on the charm PMIC. It is
148 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
149 * for the reset to fully take place. Sleep here to ensure the
150 * reset has occured before the function exits.
151 */
152 msleep(4000);
153 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
154 }
155}
156
157static struct resource charm_resources[] = {
158 /* MDM2AP_ERRFATAL */
159 {
160 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
161 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
162 .flags = IORESOURCE_IRQ,
163 },
164 /* MDM2AP_STATUS */
165 {
166 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
167 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
168 .flags = IORESOURCE_IRQ,
169 }
170};
171
172static struct charm_platform_data mdm_platform_data = {
173 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
174 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
175};
176
177struct platform_device msm_charm_modem = {
178 .name = "charm_modem",
179 .id = -1,
180 .num_resources = ARRAY_SIZE(charm_resources),
181 .resource = charm_resources,
182 .dev = {
183 .platform_data = &mdm_platform_data,
184 },
185};
186
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700187struct platform_device msm8x60_device_acpuclk = {
188 .name = "acpuclk-8x60",
189 .id = -1,
190};
191
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192#ifdef CONFIG_MSM_DSPS
193#define GSBI12_DEV (&msm_dsps_device.dev)
194#else
195#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
196#endif
197
198void __init msm8x60_init_irq(void)
199{
Praveen Chidambaram78499012011-11-01 17:15:17 -0600200 struct msm_mpm_device_data *data = NULL;
201
202#ifdef CONFIG_MSM_MPM
203 data = &msm8660_mpm_dev_data;
204#endif
205
206 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208}
209
Stephen Boyd2e19d932012-05-09 17:36:04 -0700210#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
211#define MSM_LPASS_QDSP6SS_WDOG_PHYS 0x28882000
212#define MSM_LPASS_QDSP6SS_IM_PHYS 0x288A0000
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700213
214static struct resource msm_8660_q6_resources[] = {
215 {
216 .start = MSM_LPASS_QDSP6SS_PHYS,
217 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
218 .flags = IORESOURCE_MEM,
219 },
Stephen Boyd2e19d932012-05-09 17:36:04 -0700220 {
221 .start = MSM_LPASS_QDSP6SS_IM_PHYS,
222 .end = MSM_LPASS_QDSP6SS_IM_PHYS + SZ_4K - 1,
223 .flags = IORESOURCE_MEM,
224 },
225 {
226 .start = MSM_LPASS_QDSP6SS_WDOG_PHYS,
227 .end = MSM_LPASS_QDSP6SS_WDOG_PHYS + SZ_4K - 1,
228 .flags = IORESOURCE_MEM,
229 },
230 {
Stephen Boyde24edf52012-07-12 17:46:19 -0700231 .start = 0x00900000,
232 .end = 0x00900000 + SZ_16K - 1,
233 .flags = IORESOURCE_MEM,
234 },
235 {
Stephen Boyd2e19d932012-05-09 17:36:04 -0700236 .start = LPASS_Q6SS_WDOG_EXPIRED,
237 .end = LPASS_Q6SS_WDOG_EXPIRED,
238 .flags = IORESOURCE_IRQ,
239 },
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700240};
241
242struct platform_device msm_pil_q6v3 = {
243 .name = "pil_qdsp6v3",
244 .id = -1,
245 .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
246 .resource = msm_8660_q6_resources,
247};
248
Stephen Boyd4eb885b2011-09-29 01:16:03 -0700249#define MSM_MSS_REGS_PHYS 0x10200000
Stephen Boyd3ac20732012-05-03 18:46:08 -0700250#define MSM_MSS_WDOG_PHYS 0x10020000
Stephen Boyd4eb885b2011-09-29 01:16:03 -0700251
252static struct resource msm_8660_modem_resources[] = {
253 {
254 .start = MSM_MSS_REGS_PHYS,
255 .end = MSM_MSS_REGS_PHYS + SZ_256 - 1,
256 .flags = IORESOURCE_MEM,
257 },
Stephen Boyd3ac20732012-05-03 18:46:08 -0700258 {
259 .start = MSM_MSS_WDOG_PHYS,
260 .end = MSM_MSS_WDOG_PHYS + SZ_4K - 1,
261 .flags = IORESOURCE_MEM,
262 },
263 {
Stephen Boyde24edf52012-07-12 17:46:19 -0700264 .start = 0x00900000,
265 .end = 0x00900000 + SZ_16K - 1,
266 .flags = IORESOURCE_MEM,
267 },
268 {
Stephen Boyd3ac20732012-05-03 18:46:08 -0700269 .start = MARM_WDOG_EXPIRED,
270 .end = MARM_WDOG_EXPIRED,
271 .flags = IORESOURCE_IRQ,
272 },
Stephen Boyd4eb885b2011-09-29 01:16:03 -0700273};
274
275struct platform_device msm_pil_modem = {
276 .name = "pil_modem",
277 .id = -1,
278 .num_resources = ARRAY_SIZE(msm_8660_modem_resources),
279 .resource = msm_8660_modem_resources,
280};
281
Stephen Boydd89eebe2011-09-28 23:28:11 -0700282struct platform_device msm_pil_tzapps = {
283 .name = "pil_tzapps",
284 .id = -1,
285};
286
Stephen Boyde24edf52012-07-12 17:46:19 -0700287static struct resource msm_pil_dsps_resources[] = {
288 {
289 .start = 0x00900000,
290 .end = 0x00900000 + SZ_16K - 1,
291 .flags = IORESOURCE_MEM,
292 },
293};
294
Stephen Boyd25c4a0b2011-09-20 00:12:36 -0700295struct platform_device msm_pil_dsps = {
296 .name = "pil_dsps",
297 .id = -1,
Stephen Boyde24edf52012-07-12 17:46:19 -0700298 .resource = msm_pil_dsps_resources,
299 .num_resources = ARRAY_SIZE(msm_pil_dsps_resources),
Stephen Boyd25c4a0b2011-09-20 00:12:36 -0700300 .dev.platform_data = "dsps",
301};
302
Riaz Rahamandd18ebf2012-06-27 16:06:34 +0530303struct platform_device msm_pil_vidc = {
304 .name = "pil_vidc",
305 .id = -1,
306};
307
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308static struct resource msm_uart1_dm_resources[] = {
309 {
310 .start = MSM_UART1DM_PHYS,
311 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
312 .flags = IORESOURCE_MEM,
313 },
314 {
315 .start = INT_UART1DM_IRQ,
316 .end = INT_UART1DM_IRQ,
317 .flags = IORESOURCE_IRQ,
318 },
319 {
320 /* GSBI6 is UARTDM1 */
321 .start = MSM_GSBI6_PHYS,
322 .end = MSM_GSBI6_PHYS + 4 - 1,
323 .name = "gsbi_resource",
324 .flags = IORESOURCE_MEM,
325 },
326 {
327 .start = DMOV_HSUART1_TX_CHAN,
328 .end = DMOV_HSUART1_RX_CHAN,
329 .name = "uartdm_channels",
330 .flags = IORESOURCE_DMA,
331 },
332 {
333 .start = DMOV_HSUART1_TX_CRCI,
334 .end = DMOV_HSUART1_RX_CRCI,
335 .name = "uartdm_crci",
336 .flags = IORESOURCE_DMA,
337 },
338};
339
340static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
341
342struct platform_device msm_device_uart_dm1 = {
343 .name = "msm_serial_hs",
344 .id = 0,
345 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
346 .resource = msm_uart1_dm_resources,
347 .dev = {
348 .dma_mask = &msm_uart_dm1_dma_mask,
349 .coherent_dma_mask = DMA_BIT_MASK(32),
350 },
351};
352
353static struct resource msm_uart3_dm_resources[] = {
354 {
355 .start = MSM_UART3DM_PHYS,
356 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
357 .name = "uartdm_resource",
358 .flags = IORESOURCE_MEM,
359 },
360 {
361 .start = INT_UART3DM_IRQ,
362 .end = INT_UART3DM_IRQ,
363 .flags = IORESOURCE_IRQ,
364 },
365 {
366 .start = MSM_GSBI3_PHYS,
367 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
368 .name = "gsbi_resource",
369 .flags = IORESOURCE_MEM,
370 },
371};
372
373struct platform_device msm_device_uart_dm3 = {
374 .name = "msm_serial_hsl",
375 .id = 2,
376 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
377 .resource = msm_uart3_dm_resources,
378};
379
380static struct resource msm_uart12_dm_resources[] = {
381 {
382 .start = MSM_UART2DM_PHYS,
383 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
384 .name = "uartdm_resource",
385 .flags = IORESOURCE_MEM,
386 },
387 {
388 .start = INT_UART2DM_IRQ,
389 .end = INT_UART2DM_IRQ,
390 .flags = IORESOURCE_IRQ,
391 },
392 {
393 /* GSBI 12 is UARTDM2 */
394 .start = MSM_GSBI12_PHYS,
395 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
396 .name = "gsbi_resource",
397 .flags = IORESOURCE_MEM,
398 },
399};
400
401struct platform_device msm_device_uart_dm12 = {
402 .name = "msm_serial_hsl",
403 .id = 0,
404 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
405 .resource = msm_uart12_dm_resources,
406};
407
408#ifdef CONFIG_MSM_GSBI9_UART
409static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
410 .config_gpio = 1,
411 .uart_tx_gpio = 67,
412 .uart_rx_gpio = 66,
Stepan Moskovchenko798fe552012-03-29 19:47:19 -0700413 .line = 1,
Mayank Rana965e9e72013-02-22 12:14:14 +0530414 .set_uart_clk_zero = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700415};
416
417static struct resource msm_uart_gsbi9_resources[] = {
418 {
419 .start = MSM_UART9DM_PHYS,
420 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
421 .name = "uartdm_resource",
422 .flags = IORESOURCE_MEM,
423 },
424 {
425 .start = INT_UART9DM_IRQ,
426 .end = INT_UART9DM_IRQ,
427 .flags = IORESOURCE_IRQ,
428 },
429 {
430 /* GSBI 9 is UART_GSBI9 */
431 .start = MSM_GSBI9_PHYS,
432 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
433 .name = "gsbi_resource",
434 .flags = IORESOURCE_MEM,
435 },
436};
437struct platform_device *msm_device_uart_gsbi9;
438struct platform_device *msm_add_gsbi9_uart(void)
439{
440 return platform_device_register_resndata(NULL, "msm_serial_hsl",
441 1, msm_uart_gsbi9_resources,
442 ARRAY_SIZE(msm_uart_gsbi9_resources),
443 &uart_gsbi9_pdata,
444 sizeof(uart_gsbi9_pdata));
445}
446#endif
447
448static struct resource gsbi3_qup_i2c_resources[] = {
449 {
450 .name = "qup_phys_addr",
451 .start = MSM_GSBI3_QUP_PHYS,
452 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
453 .flags = IORESOURCE_MEM,
454 },
455 {
456 .name = "gsbi_qup_i2c_addr",
457 .start = MSM_GSBI3_PHYS,
458 .end = MSM_GSBI3_PHYS + 4 - 1,
459 .flags = IORESOURCE_MEM,
460 },
461 {
462 .name = "qup_err_intr",
463 .start = GSBI3_QUP_IRQ,
464 .end = GSBI3_QUP_IRQ,
465 .flags = IORESOURCE_IRQ,
466 },
467 {
468 .name = "i2c_clk",
469 .start = 44,
470 .end = 44,
471 .flags = IORESOURCE_IO,
472 },
473 {
474 .name = "i2c_sda",
475 .start = 43,
476 .end = 43,
477 .flags = IORESOURCE_IO,
478 },
479};
480
481static struct resource gsbi4_qup_i2c_resources[] = {
482 {
483 .name = "qup_phys_addr",
484 .start = MSM_GSBI4_QUP_PHYS,
485 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
486 .flags = IORESOURCE_MEM,
487 },
488 {
489 .name = "gsbi_qup_i2c_addr",
490 .start = MSM_GSBI4_PHYS,
491 .end = MSM_GSBI4_PHYS + 4 - 1,
492 .flags = IORESOURCE_MEM,
493 },
494 {
495 .name = "qup_err_intr",
496 .start = GSBI4_QUP_IRQ,
497 .end = GSBI4_QUP_IRQ,
498 .flags = IORESOURCE_IRQ,
499 },
500};
501
502static struct resource gsbi7_qup_i2c_resources[] = {
503 {
504 .name = "qup_phys_addr",
505 .start = MSM_GSBI7_QUP_PHYS,
506 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
507 .flags = IORESOURCE_MEM,
508 },
509 {
510 .name = "gsbi_qup_i2c_addr",
511 .start = MSM_GSBI7_PHYS,
512 .end = MSM_GSBI7_PHYS + 4 - 1,
513 .flags = IORESOURCE_MEM,
514 },
515 {
516 .name = "qup_err_intr",
517 .start = GSBI7_QUP_IRQ,
518 .end = GSBI7_QUP_IRQ,
519 .flags = IORESOURCE_IRQ,
520 },
521 {
522 .name = "i2c_clk",
523 .start = 60,
524 .end = 60,
525 .flags = IORESOURCE_IO,
526 },
527 {
528 .name = "i2c_sda",
529 .start = 59,
530 .end = 59,
531 .flags = IORESOURCE_IO,
532 },
533};
534
535static struct resource gsbi8_qup_i2c_resources[] = {
536 {
537 .name = "qup_phys_addr",
538 .start = MSM_GSBI8_QUP_PHYS,
539 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
540 .flags = IORESOURCE_MEM,
541 },
542 {
543 .name = "gsbi_qup_i2c_addr",
544 .start = MSM_GSBI8_PHYS,
545 .end = MSM_GSBI8_PHYS + 4 - 1,
546 .flags = IORESOURCE_MEM,
547 },
548 {
549 .name = "qup_err_intr",
550 .start = GSBI8_QUP_IRQ,
551 .end = GSBI8_QUP_IRQ,
552 .flags = IORESOURCE_IRQ,
553 },
554};
555
556static struct resource gsbi9_qup_i2c_resources[] = {
557 {
558 .name = "qup_phys_addr",
559 .start = MSM_GSBI9_QUP_PHYS,
560 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
561 .flags = IORESOURCE_MEM,
562 },
563 {
564 .name = "gsbi_qup_i2c_addr",
565 .start = MSM_GSBI9_PHYS,
566 .end = MSM_GSBI9_PHYS + 4 - 1,
567 .flags = IORESOURCE_MEM,
568 },
569 {
570 .name = "qup_err_intr",
571 .start = GSBI9_QUP_IRQ,
572 .end = GSBI9_QUP_IRQ,
573 .flags = IORESOURCE_IRQ,
574 },
575};
576
577static struct resource gsbi12_qup_i2c_resources[] = {
578 {
579 .name = "qup_phys_addr",
580 .start = MSM_GSBI12_QUP_PHYS,
581 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
582 .flags = IORESOURCE_MEM,
583 },
584 {
585 .name = "gsbi_qup_i2c_addr",
586 .start = MSM_GSBI12_PHYS,
587 .end = MSM_GSBI12_PHYS + 4 - 1,
588 .flags = IORESOURCE_MEM,
589 },
590 {
591 .name = "qup_err_intr",
592 .start = GSBI12_QUP_IRQ,
593 .end = GSBI12_QUP_IRQ,
594 .flags = IORESOURCE_IRQ,
595 },
596};
597
598#ifdef CONFIG_MSM_BUS_SCALING
599static struct msm_bus_vectors grp3d_init_vectors[] = {
600 {
601 .src = MSM_BUS_MASTER_GRAPHICS_3D,
602 .dst = MSM_BUS_SLAVE_EBI_CH0,
603 .ab = 0,
604 .ib = 0,
605 },
606};
607
Lucille Sylvester293217d2011-08-19 17:50:52 -0600608static struct msm_bus_vectors grp3d_low_vectors[] = {
609 {
610 .src = MSM_BUS_MASTER_GRAPHICS_3D,
611 .dst = MSM_BUS_SLAVE_EBI_CH0,
612 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700613 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600614 },
615};
616
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
618 {
619 .src = MSM_BUS_MASTER_GRAPHICS_3D,
620 .dst = MSM_BUS_SLAVE_EBI_CH0,
621 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700622 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700623 },
624};
625
626static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
627 {
628 .src = MSM_BUS_MASTER_GRAPHICS_3D,
629 .dst = MSM_BUS_SLAVE_EBI_CH0,
630 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700631 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700632 },
633};
634
635static struct msm_bus_vectors grp3d_max_vectors[] = {
636 {
637 .src = MSM_BUS_MASTER_GRAPHICS_3D,
638 .dst = MSM_BUS_SLAVE_EBI_CH0,
639 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700640 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 },
642};
643
644static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
645 {
646 ARRAY_SIZE(grp3d_init_vectors),
647 grp3d_init_vectors,
648 },
649 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600650 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700651 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600652 },
653 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700654 ARRAY_SIZE(grp3d_nominal_low_vectors),
655 grp3d_nominal_low_vectors,
656 },
657 {
658 ARRAY_SIZE(grp3d_nominal_high_vectors),
659 grp3d_nominal_high_vectors,
660 },
661 {
662 ARRAY_SIZE(grp3d_max_vectors),
663 grp3d_max_vectors,
664 },
665};
666
667static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
668 grp3d_bus_scale_usecases,
669 ARRAY_SIZE(grp3d_bus_scale_usecases),
670 .name = "grp3d",
671};
672
673static struct msm_bus_vectors grp2d0_init_vectors[] = {
674 {
675 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
676 .dst = MSM_BUS_SLAVE_EBI_CH0,
677 .ab = 0,
678 .ib = 0,
679 },
680};
681
682static struct msm_bus_vectors grp2d0_max_vectors[] = {
683 {
684 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
685 .dst = MSM_BUS_SLAVE_EBI_CH0,
686 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700687 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688 },
689};
690
691static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
692 {
693 ARRAY_SIZE(grp2d0_init_vectors),
694 grp2d0_init_vectors,
695 },
696 {
697 ARRAY_SIZE(grp2d0_max_vectors),
698 grp2d0_max_vectors,
699 },
700};
701
702static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
703 grp2d0_bus_scale_usecases,
704 ARRAY_SIZE(grp2d0_bus_scale_usecases),
705 .name = "grp2d0",
706};
707
708static struct msm_bus_vectors grp2d1_init_vectors[] = {
709 {
710 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
711 .dst = MSM_BUS_SLAVE_EBI_CH0,
712 .ab = 0,
713 .ib = 0,
714 },
715};
716
717static struct msm_bus_vectors grp2d1_max_vectors[] = {
718 {
719 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
720 .dst = MSM_BUS_SLAVE_EBI_CH0,
721 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700722 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723 },
724};
725
726static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
727 {
728 ARRAY_SIZE(grp2d1_init_vectors),
729 grp2d1_init_vectors,
730 },
731 {
732 ARRAY_SIZE(grp2d1_max_vectors),
733 grp2d1_max_vectors,
734 },
735};
736
737static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
738 grp2d1_bus_scale_usecases,
739 ARRAY_SIZE(grp2d1_bus_scale_usecases),
740 .name = "grp2d1",
741};
742#endif
743
744#ifdef CONFIG_HW_RANDOM_MSM
745static struct resource rng_resources = {
746 .flags = IORESOURCE_MEM,
747 .start = MSM_PRNG_PHYS,
748 .end = MSM_PRNG_PHYS + SZ_512 - 1,
749};
750
751struct platform_device msm_device_rng = {
752 .name = "msm_rng",
753 .id = 0,
754 .num_resources = 1,
755 .resource = &rng_resources,
756};
757#endif
758
759static struct resource kgsl_3d0_resources[] = {
760 {
761 .name = KGSL_3D0_REG_MEMORY,
762 .start = 0x04300000, /* GFX3D address */
763 .end = 0x0431ffff,
764 .flags = IORESOURCE_MEM,
765 },
766 {
767 .name = KGSL_3D0_IRQ,
768 .start = GFX3D_IRQ,
769 .end = GFX3D_IRQ,
770 .flags = IORESOURCE_IRQ,
771 },
772};
773
774static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600775 .pwrlevel = {
776 {
777 .gpu_freq = 266667000,
778 .bus_freq = 4,
779 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700780 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600781 {
782 .gpu_freq = 228571000,
783 .bus_freq = 3,
784 .io_fraction = 33,
785 },
786 {
787 .gpu_freq = 200000000,
788 .bus_freq = 2,
789 .io_fraction = 100,
790 },
791 {
792 .gpu_freq = 177778000,
793 .bus_freq = 1,
794 .io_fraction = 100,
795 },
796 {
797 .gpu_freq = 27000000,
798 .bus_freq = 0,
799 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700800 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600801 .init_level = 0,
802 .num_levels = 5,
803 .set_grp_async = NULL,
804 .idle_timeout = HZ/5,
805 .nap_allowed = true,
806 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700807#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600808 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700810};
811
812struct platform_device msm_kgsl_3d0 = {
813 .name = "kgsl-3d0",
814 .id = 0,
815 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
816 .resource = kgsl_3d0_resources,
817 .dev = {
818 .platform_data = &kgsl_3d0_pdata,
819 },
820};
821
822static struct resource kgsl_2d0_resources[] = {
823 {
824 .name = KGSL_2D0_REG_MEMORY,
825 .start = 0x04100000, /* Z180 base address */
826 .end = 0x04100FFF,
827 .flags = IORESOURCE_MEM,
828 },
829 {
830 .name = KGSL_2D0_IRQ,
831 .start = GFX2D0_IRQ,
832 .end = GFX2D0_IRQ,
833 .flags = IORESOURCE_IRQ,
834 },
835};
836
837static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600838 .pwrlevel = {
839 {
840 .gpu_freq = 200000000,
841 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700842 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600843 {
844 .gpu_freq = 200000000,
845 .bus_freq = 0,
846 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700847 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600848 .init_level = 0,
849 .num_levels = 2,
850 .set_grp_async = NULL,
851 .idle_timeout = HZ/10,
852 .nap_allowed = true,
853 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700854#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600855 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700856#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700857};
858
859struct platform_device msm_kgsl_2d0 = {
860 .name = "kgsl-2d0",
861 .id = 0,
862 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
863 .resource = kgsl_2d0_resources,
864 .dev = {
865 .platform_data = &kgsl_2d0_pdata,
866 },
867};
868
869static struct resource kgsl_2d1_resources[] = {
870 {
871 .name = KGSL_2D1_REG_MEMORY,
872 .start = 0x04200000, /* Z180 device 1 base address */
873 .end = 0x04200FFF,
874 .flags = IORESOURCE_MEM,
875 },
876 {
877 .name = KGSL_2D1_IRQ,
878 .start = GFX2D1_IRQ,
879 .end = GFX2D1_IRQ,
880 .flags = IORESOURCE_IRQ,
881 },
882};
883
884static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600885 .pwrlevel = {
886 {
887 .gpu_freq = 200000000,
888 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700889 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600890 {
891 .gpu_freq = 200000000,
892 .bus_freq = 0,
893 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600895 .init_level = 0,
896 .num_levels = 2,
897 .set_grp_async = NULL,
898 .idle_timeout = HZ/10,
899 .nap_allowed = true,
900 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700901#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600902 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700903#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904};
905
906struct platform_device msm_kgsl_2d1 = {
907 .name = "kgsl-2d1",
908 .id = 1,
909 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
910 .resource = kgsl_2d1_resources,
911 .dev = {
912 .platform_data = &kgsl_2d1_pdata,
913 },
914};
915
916/*
917 * this a software workaround for not having two distinct board
918 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
919 * this workaround detects the cpu version to tell if the kernel is on a
920 * 8660v1, and should disable the 2d core. it is called from the board file
921 */
922void __init msm8x60_check_2d_hardware(void)
923{
924 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
925 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
926 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600927 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700928 }
929}
930
931/* Use GSBI3 QUP for /dev/i2c-0 */
932struct platform_device msm_gsbi3_qup_i2c_device = {
933 .name = "qup_i2c",
934 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
935 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
936 .resource = gsbi3_qup_i2c_resources,
937};
938
939/* Use GSBI4 QUP for /dev/i2c-1 */
940struct platform_device msm_gsbi4_qup_i2c_device = {
941 .name = "qup_i2c",
942 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
943 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
944 .resource = gsbi4_qup_i2c_resources,
945};
946
947/* Use GSBI8 QUP for /dev/i2c-3 */
948struct platform_device msm_gsbi8_qup_i2c_device = {
949 .name = "qup_i2c",
950 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
951 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
952 .resource = gsbi8_qup_i2c_resources,
953};
954
955/* Use GSBI9 QUP for /dev/i2c-2 */
956struct platform_device msm_gsbi9_qup_i2c_device = {
957 .name = "qup_i2c",
958 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
959 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
960 .resource = gsbi9_qup_i2c_resources,
961};
962
963/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
964struct platform_device msm_gsbi7_qup_i2c_device = {
965 .name = "qup_i2c",
966 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
967 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
968 .resource = gsbi7_qup_i2c_resources,
969};
970
971/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
972struct platform_device msm_gsbi12_qup_i2c_device = {
973 .name = "qup_i2c",
974 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
975 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
976 .resource = gsbi12_qup_i2c_resources,
977};
978
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530979#ifdef CONFIG_MSM_SSBI
980#define MSM_SSBI_PMIC1_PHYS 0x00500000
981static struct resource resources_ssbi_pmic1_resource[] = {
982 {
983 .start = MSM_SSBI_PMIC1_PHYS,
984 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
985 .flags = IORESOURCE_MEM,
986 },
987};
988
989struct platform_device msm_device_ssbi_pmic1 = {
990 .name = "msm_ssbi",
991 .id = 0,
992 .resource = resources_ssbi_pmic1_resource,
993 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
994};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530995
996#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
997static struct resource resources_ssbi_pmic2_resource[] = {
998 {
999 .start = MSM_SSBI2_PMIC2B_PHYS,
1000 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
1001 .flags = IORESOURCE_MEM,
1002 },
1003};
1004
1005struct platform_device msm_device_ssbi_pmic2 = {
1006 .name = "msm_ssbi",
1007 .id = 1,
1008 .resource = resources_ssbi_pmic2_resource,
1009 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
1010};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +05301011#endif
1012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001013#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001014/* CODEC SSBI on /dev/i2c-8 */
1015#define MSM_SSBI3_PHYS 0x18700000
1016static struct resource msm_ssbi3_resources[] = {
1017 {
1018 .name = "ssbi_base",
1019 .start = MSM_SSBI3_PHYS,
1020 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
1021 .flags = IORESOURCE_MEM,
1022 },
1023};
1024
1025struct platform_device msm_device_ssbi3 = {
1026 .name = "i2c_ssbi",
1027 .id = MSM_SSBI3_I2C_BUS_ID,
1028 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
1029 .resource = msm_ssbi3_resources,
1030};
1031#endif /* CONFIG_I2C_SSBI */
1032
1033static struct resource gsbi1_qup_spi_resources[] = {
1034 {
1035 .name = "spi_base",
1036 .start = MSM_GSBI1_QUP_PHYS,
1037 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1038 .flags = IORESOURCE_MEM,
1039 },
1040 {
1041 .name = "gsbi_base",
1042 .start = MSM_GSBI1_PHYS,
1043 .end = MSM_GSBI1_PHYS + 4 - 1,
1044 .flags = IORESOURCE_MEM,
1045 },
1046 {
1047 .name = "spi_irq_in",
1048 .start = GSBI1_QUP_IRQ,
1049 .end = GSBI1_QUP_IRQ,
1050 .flags = IORESOURCE_IRQ,
1051 },
1052 {
1053 .name = "spidm_channels",
1054 .start = 5,
1055 .end = 6,
1056 .flags = IORESOURCE_DMA,
1057 },
1058 {
1059 .name = "spidm_crci",
1060 .start = 8,
1061 .end = 7,
1062 .flags = IORESOURCE_DMA,
1063 },
1064 {
1065 .name = "spi_clk",
1066 .start = 36,
1067 .end = 36,
1068 .flags = IORESOURCE_IO,
1069 },
1070 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001071 .name = "spi_miso",
1072 .start = 34,
1073 .end = 34,
1074 .flags = IORESOURCE_IO,
1075 },
1076 {
1077 .name = "spi_mosi",
1078 .start = 33,
1079 .end = 33,
1080 .flags = IORESOURCE_IO,
1081 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -07001082 {
1083 .name = "spi_cs",
1084 .start = 35,
1085 .end = 35,
1086 .flags = IORESOURCE_IO,
1087 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001088};
1089
1090/* Use GSBI1 QUP for SPI-0 */
1091struct platform_device msm_gsbi1_qup_spi_device = {
1092 .name = "spi_qsd",
1093 .id = 0,
1094 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1095 .resource = gsbi1_qup_spi_resources,
1096};
1097
1098
1099static struct resource gsbi10_qup_spi_resources[] = {
1100 {
1101 .name = "spi_base",
1102 .start = MSM_GSBI10_QUP_PHYS,
1103 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1104 .flags = IORESOURCE_MEM,
1105 },
1106 {
1107 .name = "gsbi_base",
1108 .start = MSM_GSBI10_PHYS,
1109 .end = MSM_GSBI10_PHYS + 4 - 1,
1110 .flags = IORESOURCE_MEM,
1111 },
1112 {
1113 .name = "spi_irq_in",
1114 .start = GSBI10_QUP_IRQ,
1115 .end = GSBI10_QUP_IRQ,
1116 .flags = IORESOURCE_IRQ,
1117 },
1118 {
1119 .name = "spi_clk",
1120 .start = 73,
1121 .end = 73,
1122 .flags = IORESOURCE_IO,
1123 },
1124 {
1125 .name = "spi_cs",
1126 .start = 72,
1127 .end = 72,
1128 .flags = IORESOURCE_IO,
1129 },
1130 {
1131 .name = "spi_mosi",
1132 .start = 70,
1133 .end = 70,
1134 .flags = IORESOURCE_IO,
1135 },
1136};
1137
1138/* Use GSBI10 QUP for SPI-1 */
1139struct platform_device msm_gsbi10_qup_spi_device = {
1140 .name = "spi_qsd",
1141 .id = 1,
1142 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1143 .resource = gsbi10_qup_spi_resources,
1144};
1145#define MSM_SDC1_BASE 0x12400000
1146#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1147#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1148#define MSM_SDC2_BASE 0x12140000
1149#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1150#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1151#define MSM_SDC3_BASE 0x12180000
1152#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1153#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1154#define MSM_SDC4_BASE 0x121C0000
1155#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1156#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1157#define MSM_SDC5_BASE 0x12200000
1158#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1159#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1160
1161static struct resource resources_sdc1[] = {
1162 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301163 .name = "core_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001164 .start = MSM_SDC1_BASE,
1165 .end = MSM_SDC1_DML_BASE - 1,
1166 .flags = IORESOURCE_MEM,
1167 },
1168 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301169 .name = "core_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170 .start = SDC1_IRQ_0,
1171 .end = SDC1_IRQ_0,
1172 .flags = IORESOURCE_IRQ,
1173 },
1174#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1175 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301176 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001177 .start = MSM_SDC1_DML_BASE,
1178 .end = MSM_SDC1_BAM_BASE - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301182 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001183 .start = MSM_SDC1_BAM_BASE,
1184 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1185 .flags = IORESOURCE_MEM,
1186 },
1187 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301188 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001189 .start = SDC1_BAM_IRQ,
1190 .end = SDC1_BAM_IRQ,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193#else
1194 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301195 .name = "dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001196 .start = DMOV_SDC1_CHAN,
1197 .end = DMOV_SDC1_CHAN,
1198 .flags = IORESOURCE_DMA,
1199 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001200 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301201 .name = "dma_crci",
Krishna Konda25786ec2011-07-25 16:21:36 -07001202 .start = DMOV_SDC1_CRCI,
1203 .end = DMOV_SDC1_CRCI,
1204 .flags = IORESOURCE_DMA,
1205 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001206#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1207};
1208
1209static struct resource resources_sdc2[] = {
1210 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301211 .name = "core_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001212 .start = MSM_SDC2_BASE,
1213 .end = MSM_SDC2_DML_BASE - 1,
1214 .flags = IORESOURCE_MEM,
1215 },
1216 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301217 .name = "core_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001218 .start = SDC2_IRQ_0,
1219 .end = SDC2_IRQ_0,
1220 .flags = IORESOURCE_IRQ,
1221 },
1222#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1223 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301224 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001225 .start = MSM_SDC2_DML_BASE,
1226 .end = MSM_SDC2_BAM_BASE - 1,
1227 .flags = IORESOURCE_MEM,
1228 },
1229 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301230 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001231 .start = MSM_SDC2_BAM_BASE,
1232 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1233 .flags = IORESOURCE_MEM,
1234 },
1235 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301236 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001237 .start = SDC2_BAM_IRQ,
1238 .end = SDC2_BAM_IRQ,
1239 .flags = IORESOURCE_IRQ,
1240 },
1241#else
1242 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301243 .name = "dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001244 .start = DMOV_SDC2_CHAN,
1245 .end = DMOV_SDC2_CHAN,
1246 .flags = IORESOURCE_DMA,
1247 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001248 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301249 .name = "dma_crci",
Krishna Konda25786ec2011-07-25 16:21:36 -07001250 .start = DMOV_SDC2_CRCI,
1251 .end = DMOV_SDC2_CRCI,
1252 .flags = IORESOURCE_DMA,
1253 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001254#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1255};
1256
1257static struct resource resources_sdc3[] = {
1258 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301259 .name = "core_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001260 .start = MSM_SDC3_BASE,
1261 .end = MSM_SDC3_DML_BASE - 1,
1262 .flags = IORESOURCE_MEM,
1263 },
1264 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301265 .name = "core_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001266 .start = SDC3_IRQ_0,
1267 .end = SDC3_IRQ_0,
1268 .flags = IORESOURCE_IRQ,
1269 },
1270#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1271 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301272 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273 .start = MSM_SDC3_DML_BASE,
1274 .end = MSM_SDC3_BAM_BASE - 1,
1275 .flags = IORESOURCE_MEM,
1276 },
1277 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301278 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001279 .start = MSM_SDC3_BAM_BASE,
1280 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1281 .flags = IORESOURCE_MEM,
1282 },
1283 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301284 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 .start = SDC3_BAM_IRQ,
1286 .end = SDC3_BAM_IRQ,
1287 .flags = IORESOURCE_IRQ,
1288 },
1289#else
1290 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301291 .name = "dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001292 .start = DMOV_SDC3_CHAN,
1293 .end = DMOV_SDC3_CHAN,
1294 .flags = IORESOURCE_DMA,
1295 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001296 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301297 .name = "dma_crci",
Krishna Konda25786ec2011-07-25 16:21:36 -07001298 .start = DMOV_SDC3_CRCI,
1299 .end = DMOV_SDC3_CRCI,
1300 .flags = IORESOURCE_DMA,
1301 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001302#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1303};
1304
1305static struct resource resources_sdc4[] = {
1306 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301307 .name = "core_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001308 .start = MSM_SDC4_BASE,
1309 .end = MSM_SDC4_DML_BASE - 1,
1310 .flags = IORESOURCE_MEM,
1311 },
1312 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301313 .name = "core_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001314 .start = SDC4_IRQ_0,
1315 .end = SDC4_IRQ_0,
1316 .flags = IORESOURCE_IRQ,
1317 },
1318#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1319 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301320 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001321 .start = MSM_SDC4_DML_BASE,
1322 .end = MSM_SDC4_BAM_BASE - 1,
1323 .flags = IORESOURCE_MEM,
1324 },
1325 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301326 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001327 .start = MSM_SDC4_BAM_BASE,
1328 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1329 .flags = IORESOURCE_MEM,
1330 },
1331 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301332 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001333 .start = SDC4_BAM_IRQ,
1334 .end = SDC4_BAM_IRQ,
1335 .flags = IORESOURCE_IRQ,
1336 },
1337#else
1338 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301339 .name = "dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001340 .start = DMOV_SDC4_CHAN,
1341 .end = DMOV_SDC4_CHAN,
1342 .flags = IORESOURCE_DMA,
1343 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001344 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301345 .name = "dma_crci",
Krishna Konda25786ec2011-07-25 16:21:36 -07001346 .start = DMOV_SDC4_CRCI,
1347 .end = DMOV_SDC4_CRCI,
1348 .flags = IORESOURCE_DMA,
1349 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001350#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1351};
1352
1353static struct resource resources_sdc5[] = {
1354 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301355 .name = "core_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356 .start = MSM_SDC5_BASE,
1357 .end = MSM_SDC5_DML_BASE - 1,
1358 .flags = IORESOURCE_MEM,
1359 },
1360 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301361 .name = "core_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362 .start = SDC5_IRQ_0,
1363 .end = SDC5_IRQ_0,
1364 .flags = IORESOURCE_IRQ,
1365 },
1366#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1367 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301368 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001369 .start = MSM_SDC5_DML_BASE,
1370 .end = MSM_SDC5_BAM_BASE - 1,
1371 .flags = IORESOURCE_MEM,
1372 },
1373 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301374 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001375 .start = MSM_SDC5_BAM_BASE,
1376 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1377 .flags = IORESOURCE_MEM,
1378 },
1379 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301380 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001381 .start = SDC5_BAM_IRQ,
1382 .end = SDC5_BAM_IRQ,
1383 .flags = IORESOURCE_IRQ,
1384 },
1385#else
1386 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301387 .name = "dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001388 .start = DMOV_SDC5_CHAN,
1389 .end = DMOV_SDC5_CHAN,
1390 .flags = IORESOURCE_DMA,
1391 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001392 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301393 .name = "dma_crci",
Krishna Konda25786ec2011-07-25 16:21:36 -07001394 .start = DMOV_SDC5_CRCI,
1395 .end = DMOV_SDC5_CRCI,
1396 .flags = IORESOURCE_DMA,
1397 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1399};
1400
1401struct platform_device msm_device_sdc1 = {
1402 .name = "msm_sdcc",
1403 .id = 1,
1404 .num_resources = ARRAY_SIZE(resources_sdc1),
1405 .resource = resources_sdc1,
1406 .dev = {
1407 .coherent_dma_mask = 0xffffffff,
1408 },
1409};
1410
1411struct platform_device msm_device_sdc2 = {
1412 .name = "msm_sdcc",
1413 .id = 2,
1414 .num_resources = ARRAY_SIZE(resources_sdc2),
1415 .resource = resources_sdc2,
1416 .dev = {
1417 .coherent_dma_mask = 0xffffffff,
1418 },
1419};
1420
1421struct platform_device msm_device_sdc3 = {
1422 .name = "msm_sdcc",
1423 .id = 3,
1424 .num_resources = ARRAY_SIZE(resources_sdc3),
1425 .resource = resources_sdc3,
1426 .dev = {
1427 .coherent_dma_mask = 0xffffffff,
1428 },
1429};
1430
1431struct platform_device msm_device_sdc4 = {
1432 .name = "msm_sdcc",
1433 .id = 4,
1434 .num_resources = ARRAY_SIZE(resources_sdc4),
1435 .resource = resources_sdc4,
1436 .dev = {
1437 .coherent_dma_mask = 0xffffffff,
1438 },
1439};
1440
1441struct platform_device msm_device_sdc5 = {
1442 .name = "msm_sdcc",
1443 .id = 5,
1444 .num_resources = ARRAY_SIZE(resources_sdc5),
1445 .resource = resources_sdc5,
1446 .dev = {
1447 .coherent_dma_mask = 0xffffffff,
1448 },
1449};
1450
1451static struct platform_device *msm_sdcc_devices[] __initdata = {
1452 &msm_device_sdc1,
1453 &msm_device_sdc2,
1454 &msm_device_sdc3,
1455 &msm_device_sdc4,
1456 &msm_device_sdc5,
1457};
1458
1459int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1460{
1461 struct platform_device *pdev;
1462
1463 if (controller < 1 || controller > 5)
1464 return -EINVAL;
1465
1466 pdev = msm_sdcc_devices[controller-1];
1467 pdev->dev.platform_data = plat;
1468 return platform_device_register(pdev);
1469}
1470
Kevin Chan3be11612012-03-22 20:05:40 -07001471#ifdef CONFIG_MSM_CAMERA_V4L2
1472static struct resource msm_csic0_resources[] = {
1473 {
1474 .name = "csic",
1475 .start = 0x04800000,
1476 .end = 0x04800000 + 0x00000400 - 1,
1477 .flags = IORESOURCE_MEM,
1478 },
1479 {
1480 .name = "csic",
1481 .start = CSI_0_IRQ,
1482 .end = CSI_0_IRQ,
1483 .flags = IORESOURCE_IRQ,
1484 },
1485};
1486
1487static struct resource msm_csic1_resources[] = {
1488 {
1489 .name = "csic",
1490 .start = 0x04900000,
1491 .end = 0x04900000 + 0x00000400 - 1,
1492 .flags = IORESOURCE_MEM,
1493 },
1494 {
1495 .name = "csic",
1496 .start = CSI_1_IRQ,
1497 .end = CSI_1_IRQ,
1498 .flags = IORESOURCE_IRQ,
1499 },
1500};
1501
1502struct resource msm_vfe_resources[] = {
1503 {
1504 .name = "msm_vfe",
1505 .start = 0x04500000,
1506 .end = 0x04500000 + SZ_1M - 1,
1507 .flags = IORESOURCE_MEM,
1508 },
1509 {
1510 .name = "msm_vfe",
1511 .start = VFE_IRQ,
1512 .end = VFE_IRQ,
1513 .flags = IORESOURCE_IRQ,
1514 },
1515};
1516
1517static struct resource msm_vpe_resources[] = {
1518 {
1519 .name = "vpe",
1520 .start = 0x05300000,
1521 .end = 0x05300000 + SZ_1M - 1,
1522 .flags = IORESOURCE_MEM,
1523 },
1524 {
1525 .name = "vpe",
1526 .start = INT_VPE,
1527 .end = INT_VPE,
1528 .flags = IORESOURCE_IRQ,
1529 },
1530};
1531
1532struct platform_device msm_device_csic0 = {
1533 .name = "msm_csic",
1534 .id = 0,
1535 .resource = msm_csic0_resources,
1536 .num_resources = ARRAY_SIZE(msm_csic0_resources),
1537};
1538
1539struct platform_device msm_device_csic1 = {
1540 .name = "msm_csic",
1541 .id = 1,
1542 .resource = msm_csic1_resources,
1543 .num_resources = ARRAY_SIZE(msm_csic1_resources),
1544};
1545
1546struct platform_device msm_device_vfe = {
1547 .name = "msm_vfe",
1548 .id = 0,
1549 .resource = msm_vfe_resources,
1550 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1551};
1552
1553struct platform_device msm_device_vpe = {
1554 .name = "msm_vpe",
1555 .id = 0,
1556 .resource = msm_vpe_resources,
1557 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1558};
1559
1560#endif
1561
1562
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563#define MIPI_DSI_HW_BASE 0x04700000
1564#define ROTATOR_HW_BASE 0x04E00000
1565#define TVENC_HW_BASE 0x04F00000
1566#define MDP_HW_BASE 0x05100000
1567
1568static struct resource msm_mipi_dsi_resources[] = {
1569 {
1570 .name = "mipi_dsi",
1571 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001572 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001573 .flags = IORESOURCE_MEM,
1574 },
1575 {
1576 .start = DSI_IRQ,
1577 .end = DSI_IRQ,
1578 .flags = IORESOURCE_IRQ,
1579 },
1580};
1581
1582static struct platform_device msm_mipi_dsi_device = {
1583 .name = "mipi_dsi",
1584 .id = 1,
1585 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1586 .resource = msm_mipi_dsi_resources,
1587};
1588
1589static struct resource msm_mdp_resources[] = {
1590 {
1591 .name = "mdp",
1592 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001593 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001594 .flags = IORESOURCE_MEM,
1595 },
1596 {
1597 .start = INT_MDP,
1598 .end = INT_MDP,
1599 .flags = IORESOURCE_IRQ,
1600 },
1601};
1602
1603static struct platform_device msm_mdp_device = {
1604 .name = "mdp",
1605 .id = 0,
1606 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1607 .resource = msm_mdp_resources,
1608};
1609#ifdef CONFIG_MSM_ROTATOR
1610static struct resource resources_msm_rotator[] = {
1611 {
1612 .start = 0x04E00000,
1613 .end = 0x04F00000 - 1,
1614 .flags = IORESOURCE_MEM,
1615 },
1616 {
1617 .start = ROT_IRQ,
1618 .end = ROT_IRQ,
1619 .flags = IORESOURCE_IRQ,
1620 },
1621};
1622
1623static struct msm_rot_clocks rotator_clocks[] = {
1624 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001625 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001626 .clk_type = ROTATOR_CORE_CLK,
1627 .clk_rate = 160 * 1000 * 1000,
1628 },
1629 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001630 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001631 .clk_type = ROTATOR_PCLK,
1632 .clk_rate = 0,
1633 },
1634};
1635
1636static struct msm_rotator_platform_data rotator_pdata = {
1637 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1638 .hardware_version_number = 0x01010307,
1639 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001640#ifdef CONFIG_MSM_BUS_SCALING
1641 .bus_scale_table = &rotator_bus_scale_pdata,
1642#endif
Olav Hauganef95ae32012-05-15 09:50:30 -07001643 .rot_iommu_split_domain = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001644};
1645
1646struct platform_device msm_rotator_device = {
1647 .name = "msm_rotator",
1648 .id = 0,
1649 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1650 .resource = resources_msm_rotator,
1651 .dev = {
1652 .platform_data = &rotator_pdata,
1653 },
1654};
1655#endif
1656
1657
1658/* Sensors DSPS platform data */
1659#ifdef CONFIG_MSM_DSPS
1660
1661#define PPSS_REG_PHYS_BASE 0x12080000
karthik karuppasamy9dac5492012-06-19 15:03:10 -07001662#define PPSS_PAUSE_REG 0x1804
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001663
1664#define MHZ (1000*1000)
1665
Wentao Xu7a1c9302011-09-19 17:57:43 -04001666#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1667
1668#define GSBI_IRQ_MUX_SEL_MASK 0xF
1669#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1670
1671static void dsps_init1(struct msm_dsps_platform_data *data)
1672{
1673 int val;
1674
1675 /* route GSBI12 interrutps to DSPS */
1676 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1677 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1678 val |= GSBI_IRQ_MUX_SEL_DSPS;
1679 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1680}
1681
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001682static struct dsps_clk_info dsps_clks[] = {
1683 {
Matt Wagantall5bb16ca2012-04-19 11:34:01 -07001684 .name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001685 .rate = 0, /* no rate just on/off */
1686 },
1687 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001688 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001689 .rate = 0, /* no rate just on/off */
1690 },
1691 {
1692 .name = "gsbi_qup_clk",
1693 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1694 },
1695 {
1696 .name = "dfab_dsps_clk",
1697 .rate = 64 * MHZ, /* Same rate as USB. */
1698 }
1699};
1700
1701static struct dsps_regulator_info dsps_regs[] = {
1702 {
1703 .name = "8058_l5",
1704 .volt = 2850000, /* in uV */
1705 },
1706 {
1707 .name = "8058_s3",
1708 .volt = 1800000, /* in uV */
1709 }
1710};
1711
1712/*
1713 * Note: GPIOs field is intialized in run-time at the function
1714 * msm8x60_init_dsps().
1715 */
1716
1717struct msm_dsps_platform_data msm_dsps_pdata = {
1718 .clks = dsps_clks,
1719 .clks_num = ARRAY_SIZE(dsps_clks),
1720 .gpios = NULL,
1721 .gpios_num = 0,
1722 .regs = dsps_regs,
1723 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001724 .init = dsps_init1,
karthik karuppasamy9dac5492012-06-19 15:03:10 -07001725 .ppss_pause_reg = PPSS_PAUSE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001726 .signature = DSPS_SIGNATURE,
1727};
1728
1729static struct resource msm_dsps_resources[] = {
1730 {
1731 .start = PPSS_REG_PHYS_BASE,
1732 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1733 .name = "ppss_reg",
1734 .flags = IORESOURCE_MEM,
1735 },
1736};
1737
1738struct platform_device msm_dsps_device = {
1739 .name = "msm_dsps",
1740 .id = 0,
1741 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1742 .resource = msm_dsps_resources,
1743 .dev.platform_data = &msm_dsps_pdata,
1744};
1745
1746#endif /* CONFIG_MSM_DSPS */
1747
1748#ifdef CONFIG_FB_MSM_TVOUT
1749static struct resource msm_tvenc_resources[] = {
1750 {
1751 .name = "tvenc",
1752 .start = TVENC_HW_BASE,
1753 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1754 .flags = IORESOURCE_MEM,
1755 }
1756};
1757
1758static struct resource tvout_device_resources[] = {
1759 {
1760 .name = "tvout_device_irq",
1761 .start = TV_ENC_IRQ,
1762 .end = TV_ENC_IRQ,
1763 .flags = IORESOURCE_IRQ,
1764 },
1765};
1766#endif
1767static void __init msm_register_device(struct platform_device *pdev, void *data)
1768{
1769 int ret;
1770
1771 pdev->dev.platform_data = data;
1772
1773 ret = platform_device_register(pdev);
1774 if (ret)
1775 dev_err(&pdev->dev,
1776 "%s: platform_device_register() failed = %d\n",
1777 __func__, ret);
1778}
1779
Padmanabhan Komandurue77bcf52012-07-26 12:43:39 +05301780struct platform_device msm_lcdc_device = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001781 .name = "lcdc",
1782 .id = 0,
1783};
1784
1785#ifdef CONFIG_FB_MSM_TVOUT
1786static struct platform_device msm_tvenc_device = {
1787 .name = "tvenc",
1788 .id = 0,
1789 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1790 .resource = msm_tvenc_resources,
1791};
1792
1793static struct platform_device msm_tvout_device = {
1794 .name = "tvout_device",
1795 .id = 0,
1796 .num_resources = ARRAY_SIZE(tvout_device_resources),
1797 .resource = tvout_device_resources,
1798};
1799#endif
1800
1801#ifdef CONFIG_MSM_BUS_SCALING
1802static struct platform_device msm_dtv_device = {
1803 .name = "dtv",
1804 .id = 0,
1805};
1806#endif
1807
1808void __init msm_fb_register_device(char *name, void *data)
1809{
1810 if (!strncmp(name, "mdp", 3))
1811 msm_register_device(&msm_mdp_device, data);
1812 else if (!strncmp(name, "lcdc", 4))
1813 msm_register_device(&msm_lcdc_device, data);
1814 else if (!strncmp(name, "mipi_dsi", 8))
1815 msm_register_device(&msm_mipi_dsi_device, data);
1816#ifdef CONFIG_FB_MSM_TVOUT
1817 else if (!strncmp(name, "tvenc", 5))
1818 msm_register_device(&msm_tvenc_device, data);
1819 else if (!strncmp(name, "tvout_device", 12))
1820 msm_register_device(&msm_tvout_device, data);
1821#endif
1822#ifdef CONFIG_MSM_BUS_SCALING
1823 else if (!strncmp(name, "dtv", 3))
1824 msm_register_device(&msm_dtv_device, data);
1825#endif
1826 else
1827 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1828}
1829
1830static struct resource resources_otg[] = {
1831 {
1832 .start = 0x12500000,
1833 .end = 0x12500000 + SZ_1K - 1,
1834 .flags = IORESOURCE_MEM,
1835 },
1836 {
1837 .start = USB1_HS_IRQ,
1838 .end = USB1_HS_IRQ,
1839 .flags = IORESOURCE_IRQ,
1840 },
1841};
1842
1843struct platform_device msm_device_otg = {
1844 .name = "msm_otg",
1845 .id = -1,
1846 .num_resources = ARRAY_SIZE(resources_otg),
1847 .resource = resources_otg,
1848};
1849
1850static u64 dma_mask = 0xffffffffULL;
1851struct platform_device msm_device_gadget_peripheral = {
1852 .name = "msm_hsusb",
1853 .id = -1,
1854 .dev = {
1855 .dma_mask = &dma_mask,
1856 .coherent_dma_mask = 0xffffffffULL,
1857 },
1858};
1859#ifdef CONFIG_USB_EHCI_MSM_72K
1860static struct resource resources_hsusb_host[] = {
1861 {
1862 .start = 0x12500000,
1863 .end = 0x12500000 + SZ_1K - 1,
1864 .flags = IORESOURCE_MEM,
1865 },
1866 {
1867 .start = USB1_HS_IRQ,
1868 .end = USB1_HS_IRQ,
1869 .flags = IORESOURCE_IRQ,
1870 },
1871};
1872
1873struct platform_device msm_device_hsusb_host = {
1874 .name = "msm_hsusb_host",
1875 .id = 0,
1876 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1877 .resource = resources_hsusb_host,
1878 .dev = {
1879 .dma_mask = &dma_mask,
1880 .coherent_dma_mask = 0xffffffffULL,
1881 },
1882};
1883
1884static struct platform_device *msm_host_devices[] = {
1885 &msm_device_hsusb_host,
1886};
1887
1888int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1889{
1890 struct platform_device *pdev;
1891
1892 pdev = msm_host_devices[host];
1893 if (!pdev)
1894 return -ENODEV;
1895 pdev->dev.platform_data = plat;
1896 return platform_device_register(pdev);
1897}
1898#endif
1899
1900#define MSM_TSIF0_PHYS (0x18200000)
1901#define MSM_TSIF1_PHYS (0x18201000)
1902#define MSM_TSIF_SIZE (0x200)
1903#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1904
1905#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1906 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1907#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1908 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1909#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1910 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1911#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1912 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1913#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1914 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1915#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1916 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1917#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1918 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1919#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1920 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1921
1922static const struct msm_gpio tsif0_gpios[] = {
1923 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1924 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1925 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1926 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1927};
1928
1929static const struct msm_gpio tsif1_gpios[] = {
1930 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1931 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1932 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1933 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1934};
1935
1936static void tsif_release(struct device *dev)
1937{
1938}
1939
1940static void tsif_init1(struct msm_tsif_platform_data *data)
1941{
1942 int val;
1943
1944 /* configure mux to use correct tsif instance */
1945 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1946 val |= 0x80000000;
1947 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1948}
1949
1950struct msm_tsif_platform_data tsif1_platform_data = {
1951 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1952 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001953 .tsif_pclk = "iface_clk",
1954 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001955 .init = tsif_init1
1956};
1957
1958struct resource tsif1_resources[] = {
1959 [0] = {
1960 .flags = IORESOURCE_IRQ,
1961 .start = TSIF2_IRQ,
1962 .end = TSIF2_IRQ,
1963 },
1964 [1] = {
1965 .flags = IORESOURCE_MEM,
1966 .start = MSM_TSIF1_PHYS,
1967 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1968 },
1969 [2] = {
1970 .flags = IORESOURCE_DMA,
1971 .start = DMOV_TSIF_CHAN,
1972 .end = DMOV_TSIF_CRCI,
1973 },
1974};
1975
1976static void tsif_init0(struct msm_tsif_platform_data *data)
1977{
1978 int val;
1979
1980 /* configure mux to use correct tsif instance */
1981 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1982 val &= 0x7FFFFFFF;
1983 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1984}
1985
1986struct msm_tsif_platform_data tsif0_platform_data = {
1987 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1988 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001989 .tsif_pclk = "iface_clk",
1990 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001991 .init = tsif_init0
1992};
1993struct resource tsif0_resources[] = {
1994 [0] = {
1995 .flags = IORESOURCE_IRQ,
1996 .start = TSIF1_IRQ,
1997 .end = TSIF1_IRQ,
1998 },
1999 [1] = {
2000 .flags = IORESOURCE_MEM,
2001 .start = MSM_TSIF0_PHYS,
2002 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2003 },
2004 [2] = {
2005 .flags = IORESOURCE_DMA,
2006 .start = DMOV_TSIF_CHAN,
2007 .end = DMOV_TSIF_CRCI,
2008 },
2009};
2010
2011struct platform_device msm_device_tsif[2] = {
2012 {
2013 .name = "msm_tsif",
2014 .id = 0,
2015 .num_resources = ARRAY_SIZE(tsif0_resources),
2016 .resource = tsif0_resources,
2017 .dev = {
2018 .release = tsif_release,
2019 .platform_data = &tsif0_platform_data
2020 },
2021 },
2022 {
2023 .name = "msm_tsif",
2024 .id = 1,
2025 .num_resources = ARRAY_SIZE(tsif1_resources),
2026 .resource = tsif1_resources,
2027 .dev = {
2028 .release = tsif_release,
2029 .platform_data = &tsif1_platform_data
2030 },
2031 }
2032};
2033
2034struct platform_device msm_device_smd = {
2035 .name = "msm_smd",
2036 .id = -1,
2037};
2038
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002039static struct msm_watchdog_pdata msm_watchdog_pdata = {
2040 .pet_time = 10000,
2041 .bark_time = 11000,
2042 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07002043 .base = MSM_TMR0_BASE + WDT0_OFFSET,
2044};
2045
2046static struct resource msm_watchdog_resources[] = {
2047 {
2048 .start = WDT0_ACCSCSSNBARK_INT,
2049 .end = WDT0_ACCSCSSNBARK_INT,
2050 .flags = IORESOURCE_IRQ,
2051 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002052};
2053
2054struct platform_device msm8660_device_watchdog = {
2055 .name = "msm_watchdog",
2056 .id = -1,
2057 .dev = {
2058 .platform_data = &msm_watchdog_pdata,
2059 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07002060 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
2061 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002062};
2063
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07002064static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002065 {
2066 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002067 .flags = IORESOURCE_IRQ,
2068 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07002069 {
2070 .start = 0x18320000,
2071 .end = 0x18320000 + SZ_1M - 1,
2072 .flags = IORESOURCE_MEM,
2073 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002074};
2075
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07002076static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002077 {
2078 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002079 .flags = IORESOURCE_IRQ,
2080 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07002081 {
2082 .start = 0x18420000,
2083 .end = 0x18420000 + SZ_1M - 1,
2084 .flags = IORESOURCE_MEM,
2085 },
2086};
2087
2088static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
2089 .sd = 1,
2090 .sd_size = 0x800,
2091};
2092
2093static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
2094 .sd = 1,
2095 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002096};
2097
2098struct platform_device msm_device_dmov_adm0 = {
2099 .name = "msm_dmov",
2100 .id = 0,
2101 .resource = msm_dmov_resource_adm0,
2102 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07002103 .dev = {
2104 .platform_data = &msm_dmov_pdata_adm0,
2105 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002106};
2107
2108struct platform_device msm_device_dmov_adm1 = {
2109 .name = "msm_dmov",
2110 .id = 1,
2111 .resource = msm_dmov_resource_adm1,
2112 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07002113 .dev = {
2114 .platform_data = &msm_dmov_pdata_adm1,
2115 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002116};
2117
2118/* MSM Video core device */
2119#ifdef CONFIG_MSM_BUS_SCALING
2120static struct msm_bus_vectors vidc_init_vectors[] = {
2121 {
2122 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2123 .dst = MSM_BUS_SLAVE_SMI,
2124 .ab = 0,
2125 .ib = 0,
2126 },
2127 {
2128 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2129 .dst = MSM_BUS_SLAVE_SMI,
2130 .ab = 0,
2131 .ib = 0,
2132 },
2133 {
2134 .src = MSM_BUS_MASTER_AMPSS_M0,
2135 .dst = MSM_BUS_SLAVE_EBI_CH0,
2136 .ab = 0,
2137 .ib = 0,
2138 },
2139 {
2140 .src = MSM_BUS_MASTER_AMPSS_M0,
2141 .dst = MSM_BUS_SLAVE_SMI,
2142 .ab = 0,
2143 .ib = 0,
2144 },
2145};
2146static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
2147 {
2148 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2149 .dst = MSM_BUS_SLAVE_SMI,
2150 .ab = 54525952,
2151 .ib = 436207616,
2152 },
2153 {
2154 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2155 .dst = MSM_BUS_SLAVE_SMI,
2156 .ab = 72351744,
2157 .ib = 289406976,
2158 },
2159 {
2160 .src = MSM_BUS_MASTER_AMPSS_M0,
2161 .dst = MSM_BUS_SLAVE_EBI_CH0,
2162 .ab = 500000,
2163 .ib = 1000000,
2164 },
2165 {
2166 .src = MSM_BUS_MASTER_AMPSS_M0,
2167 .dst = MSM_BUS_SLAVE_SMI,
2168 .ab = 500000,
2169 .ib = 1000000,
2170 },
2171};
2172static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
2173 {
2174 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2175 .dst = MSM_BUS_SLAVE_SMI,
2176 .ab = 40894464,
2177 .ib = 327155712,
2178 },
2179 {
2180 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2181 .dst = MSM_BUS_SLAVE_SMI,
2182 .ab = 48234496,
2183 .ib = 192937984,
2184 },
2185 {
2186 .src = MSM_BUS_MASTER_AMPSS_M0,
2187 .dst = MSM_BUS_SLAVE_EBI_CH0,
2188 .ab = 500000,
2189 .ib = 2000000,
2190 },
2191 {
2192 .src = MSM_BUS_MASTER_AMPSS_M0,
2193 .dst = MSM_BUS_SLAVE_SMI,
2194 .ab = 500000,
2195 .ib = 2000000,
2196 },
2197};
2198static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
2199 {
2200 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2201 .dst = MSM_BUS_SLAVE_SMI,
2202 .ab = 163577856,
2203 .ib = 1308622848,
2204 },
2205 {
2206 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2207 .dst = MSM_BUS_SLAVE_SMI,
2208 .ab = 219152384,
2209 .ib = 876609536,
2210 },
2211 {
2212 .src = MSM_BUS_MASTER_AMPSS_M0,
2213 .dst = MSM_BUS_SLAVE_EBI_CH0,
2214 .ab = 1750000,
2215 .ib = 3500000,
2216 },
2217 {
2218 .src = MSM_BUS_MASTER_AMPSS_M0,
2219 .dst = MSM_BUS_SLAVE_SMI,
2220 .ab = 1750000,
2221 .ib = 3500000,
2222 },
2223};
2224static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2225 {
2226 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2227 .dst = MSM_BUS_SLAVE_SMI,
2228 .ab = 121634816,
2229 .ib = 973078528,
2230 },
2231 {
2232 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2233 .dst = MSM_BUS_SLAVE_SMI,
2234 .ab = 155189248,
2235 .ib = 620756992,
2236 },
2237 {
2238 .src = MSM_BUS_MASTER_AMPSS_M0,
2239 .dst = MSM_BUS_SLAVE_EBI_CH0,
2240 .ab = 1750000,
2241 .ib = 7000000,
2242 },
2243 {
2244 .src = MSM_BUS_MASTER_AMPSS_M0,
2245 .dst = MSM_BUS_SLAVE_SMI,
2246 .ab = 1750000,
2247 .ib = 7000000,
2248 },
2249};
2250static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2251 {
2252 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2253 .dst = MSM_BUS_SLAVE_SMI,
2254 .ab = 372244480,
2255 .ib = 1861222400,
2256 },
2257 {
2258 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2259 .dst = MSM_BUS_SLAVE_SMI,
2260 .ab = 501219328,
2261 .ib = 2004877312,
2262 },
2263 {
2264 .src = MSM_BUS_MASTER_AMPSS_M0,
2265 .dst = MSM_BUS_SLAVE_EBI_CH0,
2266 .ab = 2500000,
2267 .ib = 5000000,
2268 },
2269 {
2270 .src = MSM_BUS_MASTER_AMPSS_M0,
2271 .dst = MSM_BUS_SLAVE_SMI,
2272 .ab = 2500000,
2273 .ib = 5000000,
2274 },
2275};
2276static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2277 {
2278 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2279 .dst = MSM_BUS_SLAVE_SMI,
2280 .ab = 222298112,
2281 .ib = 1778384896,
2282 },
2283 {
2284 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2285 .dst = MSM_BUS_SLAVE_SMI,
2286 .ab = 330301440,
2287 .ib = 1321205760,
2288 },
2289 {
2290 .src = MSM_BUS_MASTER_AMPSS_M0,
2291 .dst = MSM_BUS_SLAVE_EBI_CH0,
2292 .ab = 2500000,
2293 .ib = 700000000,
2294 },
2295 {
2296 .src = MSM_BUS_MASTER_AMPSS_M0,
2297 .dst = MSM_BUS_SLAVE_SMI,
2298 .ab = 2500000,
2299 .ib = 10000000,
2300 },
2301};
2302
2303static struct msm_bus_paths vidc_bus_client_config[] = {
2304 {
2305 ARRAY_SIZE(vidc_init_vectors),
2306 vidc_init_vectors,
2307 },
2308 {
2309 ARRAY_SIZE(vidc_venc_vga_vectors),
2310 vidc_venc_vga_vectors,
2311 },
2312 {
2313 ARRAY_SIZE(vidc_vdec_vga_vectors),
2314 vidc_vdec_vga_vectors,
2315 },
2316 {
2317 ARRAY_SIZE(vidc_venc_720p_vectors),
2318 vidc_venc_720p_vectors,
2319 },
2320 {
2321 ARRAY_SIZE(vidc_vdec_720p_vectors),
2322 vidc_vdec_720p_vectors,
2323 },
2324 {
2325 ARRAY_SIZE(vidc_venc_1080p_vectors),
2326 vidc_venc_1080p_vectors,
2327 },
2328 {
2329 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2330 vidc_vdec_1080p_vectors,
2331 },
2332};
2333
2334static struct msm_bus_scale_pdata vidc_bus_client_data = {
2335 vidc_bus_client_config,
2336 ARRAY_SIZE(vidc_bus_client_config),
2337 .name = "vidc",
2338};
2339
2340#endif
2341
2342#define MSM_VIDC_BASE_PHYS 0x04400000
2343#define MSM_VIDC_BASE_SIZE 0x00100000
2344
2345static struct resource msm_device_vidc_resources[] = {
2346 {
2347 .start = MSM_VIDC_BASE_PHYS,
2348 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2349 .flags = IORESOURCE_MEM,
2350 },
2351 {
2352 .start = VCODEC_IRQ,
2353 .end = VCODEC_IRQ,
2354 .flags = IORESOURCE_IRQ,
2355 },
2356};
2357
2358struct msm_vidc_platform_data vidc_platform_data = {
2359#ifdef CONFIG_MSM_BUS_SCALING
2360 .vidc_bus_client_pdata = &vidc_bus_client_data,
2361#endif
Riaz Rahamanca0b72b2012-07-23 14:28:50 +05302362#ifdef CONFIG_MSM_VIDC_CONTENT_PROTECTION
2363 .cp_enabled = 1,
2364#else
2365 .cp_enabled = 0,
2366#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002367#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur59955cb2011-12-08 10:23:01 -08002368 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002369 .enable_ion = 1,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05302370 .secure_wb_heap = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002371#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002372 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002373 .enable_ion = 0,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05302374 .secure_wb_heap = 0,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002375#endif
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05302376 .disable_dmx = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08002377 .disable_fullhd = 0,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -07002378 .cont_mode_dpb_count = 8,
2379 .disable_turbo = 1,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05302380 .fw_addr = 0x38000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002381};
2382
2383struct platform_device msm_device_vidc = {
2384 .name = "msm_vidc",
2385 .id = 0,
2386 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2387 .resource = msm_device_vidc_resources,
2388 .dev = {
2389 .platform_data = &vidc_platform_data,
2390 },
2391};
2392
Praveen Chidambaram78499012011-11-01 17:15:17 -06002393#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
2394static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2395 .phys_addr_base = 0x00106000,
2396 .reg_offsets = {
2397 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
2398 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
2399 },
2400 .phys_size = SZ_8K,
2401 .log_len = 4096, /* log's buffer length in bytes */
2402 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2403};
2404
2405struct platform_device msm8660_rpm_log_device = {
2406 .name = "msm_rpm_log",
2407 .id = -1,
2408 .dev = {
2409 .platform_data = &msm_rpm_log_pdata,
2410 },
2411};
2412#endif
2413
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002414#if defined(CONFIG_MSM_RPM_STATS_LOG)
2415static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2416 .phys_addr_base = 0x00107E04,
2417 .phys_size = SZ_8K,
2418};
2419
Praveen Chidambaram78499012011-11-01 17:15:17 -06002420struct platform_device msm8660_rpm_stat_device = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002421 .name = "msm_rpm_stat",
2422 .id = -1,
2423 .dev = {
2424 .platform_data = &msm_rpm_stat_pdata,
2425 },
2426};
2427#endif
2428
Mona Hossainceca6152012-04-10 09:55:41 -07002429#define SHARED_IMEM_TZ_BASE 0x2a05f720
2430static struct resource tzlog_resources[] = {
2431 {
2432 .start = SHARED_IMEM_TZ_BASE,
2433 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
2434 .flags = IORESOURCE_MEM,
2435 },
2436};
2437
2438struct platform_device msm_device_tz_log = {
2439 .name = "tz_log",
2440 .id = 0,
2441 .num_resources = ARRAY_SIZE(tzlog_resources),
2442 .resource = tzlog_resources,
2443};
2444
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002445#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002446static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002447 [1] = MSM_GPIO_TO_INT(61),
2448 [4] = MSM_GPIO_TO_INT(87),
2449 [5] = MSM_GPIO_TO_INT(88),
2450 [6] = MSM_GPIO_TO_INT(89),
2451 [7] = MSM_GPIO_TO_INT(90),
2452 [8] = MSM_GPIO_TO_INT(91),
2453 [9] = MSM_GPIO_TO_INT(34),
2454 [10] = MSM_GPIO_TO_INT(38),
2455 [11] = MSM_GPIO_TO_INT(42),
2456 [12] = MSM_GPIO_TO_INT(46),
2457 [13] = MSM_GPIO_TO_INT(50),
2458 [14] = MSM_GPIO_TO_INT(54),
2459 [15] = MSM_GPIO_TO_INT(58),
2460 [16] = MSM_GPIO_TO_INT(63),
2461 [17] = MSM_GPIO_TO_INT(160),
2462 [18] = MSM_GPIO_TO_INT(162),
2463 [19] = MSM_GPIO_TO_INT(144),
2464 [20] = MSM_GPIO_TO_INT(146),
2465 [25] = USB1_HS_IRQ,
2466 [26] = TV_ENC_IRQ,
2467 [27] = HDMI_IRQ,
2468 [29] = MSM_GPIO_TO_INT(123),
2469 [30] = MSM_GPIO_TO_INT(172),
2470 [31] = MSM_GPIO_TO_INT(99),
2471 [32] = MSM_GPIO_TO_INT(96),
2472 [33] = MSM_GPIO_TO_INT(67),
2473 [34] = MSM_GPIO_TO_INT(71),
2474 [35] = MSM_GPIO_TO_INT(105),
2475 [36] = MSM_GPIO_TO_INT(117),
2476 [37] = MSM_GPIO_TO_INT(29),
2477 [38] = MSM_GPIO_TO_INT(30),
2478 [39] = MSM_GPIO_TO_INT(31),
2479 [40] = MSM_GPIO_TO_INT(37),
2480 [41] = MSM_GPIO_TO_INT(40),
2481 [42] = MSM_GPIO_TO_INT(41),
2482 [43] = MSM_GPIO_TO_INT(45),
2483 [44] = MSM_GPIO_TO_INT(51),
2484 [45] = MSM_GPIO_TO_INT(52),
2485 [46] = MSM_GPIO_TO_INT(57),
2486 [47] = MSM_GPIO_TO_INT(73),
2487 [48] = MSM_GPIO_TO_INT(93),
2488 [49] = MSM_GPIO_TO_INT(94),
2489 [50] = MSM_GPIO_TO_INT(103),
2490 [51] = MSM_GPIO_TO_INT(104),
2491 [52] = MSM_GPIO_TO_INT(106),
2492 [53] = MSM_GPIO_TO_INT(115),
2493 [54] = MSM_GPIO_TO_INT(124),
2494 [55] = MSM_GPIO_TO_INT(125),
2495 [56] = MSM_GPIO_TO_INT(126),
2496 [57] = MSM_GPIO_TO_INT(127),
2497 [58] = MSM_GPIO_TO_INT(128),
2498 [59] = MSM_GPIO_TO_INT(129),
2499};
2500
Praveen Chidambaram78499012011-11-01 17:15:17 -06002501static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002502 TLMM_MSM_SUMMARY_IRQ,
2503 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2504 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2505 RPM_SCSS_CPU0_GP_LOW_IRQ,
2506 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2507 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2508 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2509 RPM_SCSS_CPU1_GP_LOW_IRQ,
2510 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2511 MARM_SCSS_GP_IRQ_0,
2512 MARM_SCSS_GP_IRQ_1,
2513 MARM_SCSS_GP_IRQ_2,
2514 MARM_SCSS_GP_IRQ_3,
2515 MARM_SCSS_GP_IRQ_4,
2516 MARM_SCSS_GP_IRQ_5,
2517 MARM_SCSS_GP_IRQ_6,
2518 MARM_SCSS_GP_IRQ_7,
2519 MARM_SCSS_GP_IRQ_8,
2520 MARM_SCSS_GP_IRQ_9,
2521 LPASS_SCSS_GP_LOW_IRQ,
2522 LPASS_SCSS_GP_MEDIUM_IRQ,
2523 LPASS_SCSS_GP_HIGH_IRQ,
2524 SDC4_IRQ_0,
2525 SPS_MTI_31,
2526};
2527
Praveen Chidambaram78499012011-11-01 17:15:17 -06002528struct msm_mpm_device_data msm8660_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002529 .irqs_m2a = msm_mpm_irqs_m2a,
2530 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2531 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2532 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2533 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2534 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2535 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2536 .mpm_apps_ipc_val = BIT(1),
2537 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2538
2539};
2540#endif
2541
2542
2543#ifdef CONFIG_MSM_BUS_SCALING
2544struct platform_device msm_bus_sys_fabric = {
2545 .name = "msm_bus_fabric",
2546 .id = MSM_BUS_FAB_SYSTEM,
2547};
2548struct platform_device msm_bus_apps_fabric = {
2549 .name = "msm_bus_fabric",
2550 .id = MSM_BUS_FAB_APPSS,
2551};
2552struct platform_device msm_bus_mm_fabric = {
2553 .name = "msm_bus_fabric",
2554 .id = MSM_BUS_FAB_MMSS,
2555};
2556struct platform_device msm_bus_sys_fpb = {
2557 .name = "msm_bus_fabric",
2558 .id = MSM_BUS_FAB_SYSTEM_FPB,
2559};
2560struct platform_device msm_bus_cpss_fpb = {
2561 .name = "msm_bus_fabric",
2562 .id = MSM_BUS_FAB_CPSS_FPB,
2563};
2564#endif
2565
Lei Zhou01366a42011-08-19 13:12:00 -04002566#ifdef CONFIG_SND_SOC_MSM8660_APQ
2567struct platform_device msm_pcm = {
2568 .name = "msm-pcm-dsp",
2569 .id = -1,
2570};
2571
2572struct platform_device msm_pcm_routing = {
2573 .name = "msm-pcm-routing",
2574 .id = -1,
2575};
2576
2577struct platform_device msm_cpudai0 = {
2578 .name = "msm-dai-q6",
2579 .id = PRIMARY_I2S_RX,
2580};
2581
2582struct platform_device msm_cpudai1 = {
2583 .name = "msm-dai-q6",
2584 .id = PRIMARY_I2S_TX,
2585};
2586
2587struct platform_device msm_cpudai_hdmi_rx = {
2588 .name = "msm-dai-q6",
2589 .id = HDMI_RX,
2590};
2591
2592struct platform_device msm_cpudai_bt_rx = {
2593 .name = "msm-dai-q6",
2594 .id = INT_BT_SCO_RX,
2595};
2596
2597struct platform_device msm_cpudai_bt_tx = {
2598 .name = "msm-dai-q6",
2599 .id = INT_BT_SCO_TX,
2600};
2601
2602struct platform_device msm_cpudai_fm_rx = {
2603 .name = "msm-dai-q6",
2604 .id = INT_FM_RX,
2605};
2606
2607struct platform_device msm_cpudai_fm_tx = {
2608 .name = "msm-dai-q6",
2609 .id = INT_FM_TX,
2610};
2611
2612struct platform_device msm_cpu_fe = {
2613 .name = "msm-dai-fe",
2614 .id = -1,
2615};
2616
2617struct platform_device msm_stub_codec = {
2618 .name = "msm-stub-codec",
2619 .id = 1,
2620};
2621
2622struct platform_device msm_voice = {
2623 .name = "msm-pcm-voice",
2624 .id = -1,
2625};
2626
2627struct platform_device msm_voip = {
2628 .name = "msm-voip-dsp",
2629 .id = -1,
2630};
2631
2632struct platform_device msm_lpa_pcm = {
2633 .name = "msm-pcm-lpa",
2634 .id = -1,
2635};
2636
2637struct platform_device msm_pcm_hostless = {
2638 .name = "msm-pcm-hostless",
2639 .id = -1,
2640};
2641#endif
2642
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002643struct platform_device asoc_msm_pcm = {
2644 .name = "msm-dsp-audio",
2645 .id = 0,
2646};
2647
2648struct platform_device asoc_msm_dai0 = {
2649 .name = "msm-codec-dai",
2650 .id = 0,
2651};
2652
2653struct platform_device asoc_msm_dai1 = {
2654 .name = "msm-cpu-dai",
2655 .id = 0,
2656};
2657
2658#if defined (CONFIG_MSM_8x60_VOIP)
2659struct platform_device asoc_msm_mvs = {
2660 .name = "msm-mvs-audio",
2661 .id = 0,
2662};
2663
2664struct platform_device asoc_mvs_dai0 = {
2665 .name = "mvs-codec-dai",
2666 .id = 0,
2667};
2668
2669struct platform_device asoc_mvs_dai1 = {
2670 .name = "mvs-cpu-dai",
2671 .id = 0,
2672};
2673#endif
2674
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002675static struct fs_driver_data gfx2d0_fs_data = {
2676 .clks = (struct fs_clk_data[]){
2677 { .name = "core_clk" },
2678 { .name = "iface_clk" },
2679 { 0 }
2680 },
2681 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002682};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002683
2684static struct fs_driver_data gfx2d1_fs_data = {
2685 .clks = (struct fs_clk_data[]){
2686 { .name = "core_clk" },
2687 { .name = "iface_clk" },
2688 { 0 }
2689 },
2690 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2691};
2692
2693static struct fs_driver_data gfx3d_fs_data = {
2694 .clks = (struct fs_clk_data[]){
2695 { .name = "core_clk", .reset_rate = 27000000 },
2696 { .name = "iface_clk" },
2697 { 0 }
2698 },
2699 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2700};
2701
2702static struct fs_driver_data ijpeg_fs_data = {
2703 .clks = (struct fs_clk_data[]){
2704 { .name = "core_clk" },
2705 { .name = "iface_clk" },
2706 { .name = "bus_clk" },
2707 { 0 }
2708 },
2709 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2710};
2711
2712static struct fs_driver_data mdp_fs_data = {
2713 .clks = (struct fs_clk_data[]){
2714 { .name = "core_clk" },
2715 { .name = "iface_clk" },
2716 { .name = "bus_clk" },
2717 { .name = "vsync_clk" },
2718 { .name = "tv_src_clk" },
2719 { .name = "tv_clk" },
2720 { .name = "pixel_mdp_clk" },
2721 { .name = "pixel_lcdc_clk" },
2722 { 0 }
2723 },
2724 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2725 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2726};
2727
2728static struct fs_driver_data rot_fs_data = {
2729 .clks = (struct fs_clk_data[]){
2730 { .name = "core_clk" },
2731 { .name = "iface_clk" },
2732 { .name = "bus_clk" },
2733 { 0 }
2734 },
2735 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2736};
2737
2738static struct fs_driver_data ved_fs_data = {
2739 .clks = (struct fs_clk_data[]){
2740 { .name = "core_clk" },
2741 { .name = "iface_clk" },
2742 { .name = "bus_clk" },
2743 { 0 }
2744 },
2745 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2746 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2747};
2748
2749static struct fs_driver_data vfe_fs_data = {
2750 .clks = (struct fs_clk_data[]){
2751 { .name = "core_clk" },
2752 { .name = "iface_clk" },
2753 { .name = "bus_clk" },
2754 { 0 }
2755 },
2756 .bus_port0 = MSM_BUS_MASTER_VFE,
2757};
2758
2759static struct fs_driver_data vpe_fs_data = {
2760 .clks = (struct fs_clk_data[]){
2761 { .name = "core_clk" },
2762 { .name = "iface_clk" },
2763 { .name = "bus_clk" },
2764 { 0 }
2765 },
2766 .bus_port0 = MSM_BUS_MASTER_VPE,
2767};
2768
2769struct platform_device *msm8660_footswitch[] __initdata = {
Matt Wagantalle4454b82012-05-03 20:48:01 -07002770 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002771 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002772 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002773 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002774 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2775 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002776 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2777 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2778 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002779};
2780unsigned msm8660_num_footswitch __initdata = ARRAY_SIZE(msm8660_footswitch);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002781
Praveen Chidambaram78499012011-11-01 17:15:17 -06002782struct msm_rpm_platform_data msm8660_rpm_data __initdata = {
2783 .reg_base_addrs = {
2784 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2785 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2786 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2787 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2788 },
2789 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002790 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002791 .irq_wakeup = RPM_SCSS_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002792 .ipc_rpm_reg = MSM_GCC_BASE + 0x008,
2793 .ipc_rpm_val = 4,
2794 .target_id = {
2795 MSM_RPM_MAP(8660, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 8),
2796 MSM_RPM_MAP(8660, NOTIFICATION_REGISTERED_0, NOTIFICATION, 8),
2797 MSM_RPM_MAP(8660, INVALIDATE_0, INVALIDATE, 8),
2798 MSM_RPM_MAP(8660, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2799 MSM_RPM_MAP(8660, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2800 MSM_RPM_MAP(8660, TRIGGER_SET_FROM, TRIGGER_SET, 1),
2801 MSM_RPM_MAP(8660, TRIGGER_SET_TO, TRIGGER_SET, 1),
2802 MSM_RPM_MAP(8660, TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2803 MSM_RPM_MAP(8660, TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2804 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2805 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002806
Praveen Chidambaram78499012011-11-01 17:15:17 -06002807 MSM_RPM_MAP(8660, CXO_CLK, CXO_CLK, 1),
2808 MSM_RPM_MAP(8660, PXO_CLK, PXO_CLK, 1),
2809 MSM_RPM_MAP(8660, PLL_4, PLL_4, 1),
2810 MSM_RPM_MAP(8660, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2811 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2812 MSM_RPM_MAP(8660, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2813 MSM_RPM_MAP(8660, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2814 MSM_RPM_MAP(8660, SFPB_CLK, SFPB_CLK, 1),
2815 MSM_RPM_MAP(8660, CFPB_CLK, CFPB_CLK, 1),
2816 MSM_RPM_MAP(8660, MMFPB_CLK, MMFPB_CLK, 1),
2817 MSM_RPM_MAP(8660, SMI_CLK, SMI_CLK, 1),
2818 MSM_RPM_MAP(8660, EBI1_CLK, EBI1_CLK, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002819
Praveen Chidambaram78499012011-11-01 17:15:17 -06002820 MSM_RPM_MAP(8660, APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002821
Praveen Chidambaram78499012011-11-01 17:15:17 -06002822 MSM_RPM_MAP(8660, APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2823 MSM_RPM_MAP(8660, APPS_FABRIC_CLOCK_MODE_0,
2824 APPS_FABRIC_CLOCK_MODE, 3),
2825 MSM_RPM_MAP(8660, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002826
Praveen Chidambaram78499012011-11-01 17:15:17 -06002827 MSM_RPM_MAP(8660, SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2828 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE_0,
2829 SYSTEM_FABRIC_CLOCK_MODE, 3),
2830 MSM_RPM_MAP(8660, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002831
Praveen Chidambaram78499012011-11-01 17:15:17 -06002832 MSM_RPM_MAP(8660, MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2833 MSM_RPM_MAP(8660, MM_FABRIC_CLOCK_MODE_0,
2834 MM_FABRIC_CLOCK_MODE, 3),
2835 MSM_RPM_MAP(8660, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002836
Praveen Chidambaram78499012011-11-01 17:15:17 -06002837 MSM_RPM_MAP(8660, SMPS0B_0, SMPS0B, 2),
2838 MSM_RPM_MAP(8660, SMPS1B_0, SMPS1B, 2),
2839 MSM_RPM_MAP(8660, SMPS2B_0, SMPS2B, 2),
2840 MSM_RPM_MAP(8660, SMPS3B_0, SMPS3B, 2),
2841 MSM_RPM_MAP(8660, SMPS4B_0, SMPS4B, 2),
2842 MSM_RPM_MAP(8660, LDO0B_0, LDO0B, 2),
2843 MSM_RPM_MAP(8660, LDO1B_0, LDO1B, 2),
2844 MSM_RPM_MAP(8660, LDO2B_0, LDO2B, 2),
2845 MSM_RPM_MAP(8660, LDO3B_0, LDO3B, 2),
2846 MSM_RPM_MAP(8660, LDO4B_0, LDO4B, 2),
2847 MSM_RPM_MAP(8660, LDO5B_0, LDO5B, 2),
2848 MSM_RPM_MAP(8660, LDO6B_0, LDO6B, 2),
2849 MSM_RPM_MAP(8660, LVS0B, LVS0B, 1),
2850 MSM_RPM_MAP(8660, LVS1B, LVS1B, 1),
2851 MSM_RPM_MAP(8660, LVS2B, LVS2B, 1),
2852 MSM_RPM_MAP(8660, LVS3B, LVS3B, 1),
2853 MSM_RPM_MAP(8660, MVS, MVS, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002854
Praveen Chidambaram78499012011-11-01 17:15:17 -06002855 MSM_RPM_MAP(8660, SMPS0_0, SMPS0, 2),
2856 MSM_RPM_MAP(8660, SMPS1_0, SMPS1, 2),
2857 MSM_RPM_MAP(8660, SMPS2_0, SMPS2, 2),
2858 MSM_RPM_MAP(8660, SMPS3_0, SMPS3, 2),
2859 MSM_RPM_MAP(8660, SMPS4_0, SMPS4, 2),
2860 MSM_RPM_MAP(8660, LDO0_0, LDO0, 2),
2861 MSM_RPM_MAP(8660, LDO1_0, LDO1, 2),
2862 MSM_RPM_MAP(8660, LDO2_0, LDO2, 2),
2863 MSM_RPM_MAP(8660, LDO3_0, LDO3, 2),
2864 MSM_RPM_MAP(8660, LDO4_0, LDO4, 2),
2865 MSM_RPM_MAP(8660, LDO5_0, LDO5, 2),
2866 MSM_RPM_MAP(8660, LDO6_0, LDO6, 2),
2867 MSM_RPM_MAP(8660, LDO7_0, LDO7, 2),
2868 MSM_RPM_MAP(8660, LDO8_0, LDO8, 2),
2869 MSM_RPM_MAP(8660, LDO9_0, LDO9, 2),
2870 MSM_RPM_MAP(8660, LDO10_0, LDO10, 2),
2871 MSM_RPM_MAP(8660, LDO11_0, LDO11, 2),
2872 MSM_RPM_MAP(8660, LDO12_0, LDO12, 2),
2873 MSM_RPM_MAP(8660, LDO13_0, LDO13, 2),
2874 MSM_RPM_MAP(8660, LDO14_0, LDO14, 2),
2875 MSM_RPM_MAP(8660, LDO15_0, LDO15, 2),
2876 MSM_RPM_MAP(8660, LDO16_0, LDO16, 2),
2877 MSM_RPM_MAP(8660, LDO17_0, LDO17, 2),
2878 MSM_RPM_MAP(8660, LDO18_0, LDO18, 2),
2879 MSM_RPM_MAP(8660, LDO19_0, LDO19, 2),
2880 MSM_RPM_MAP(8660, LDO20_0, LDO20, 2),
2881 MSM_RPM_MAP(8660, LDO21_0, LDO21, 2),
2882 MSM_RPM_MAP(8660, LDO22_0, LDO22, 2),
2883 MSM_RPM_MAP(8660, LDO23_0, LDO23, 2),
2884 MSM_RPM_MAP(8660, LDO24_0, LDO24, 2),
2885 MSM_RPM_MAP(8660, LDO25_0, LDO25, 2),
2886 MSM_RPM_MAP(8660, LVS0, LVS0, 1),
2887 MSM_RPM_MAP(8660, LVS1, LVS1, 1),
2888 MSM_RPM_MAP(8660, NCP_0, NCP, 2),
2889 MSM_RPM_MAP(8660, CXO_BUFFERS, CXO_BUFFERS, 1),
2890 },
2891 .target_status = {
2892 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MAJOR),
2893 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MINOR),
2894 MSM_RPM_STATUS_ID_MAP(8660, VERSION_BUILD),
2895 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_0),
2896 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_1),
2897 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_2),
2898 MSM_RPM_STATUS_ID_MAP(8660, SEQUENCE),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002899
Praveen Chidambaram78499012011-11-01 17:15:17 -06002900 MSM_RPM_STATUS_ID_MAP(8660, CXO_CLK),
2901 MSM_RPM_STATUS_ID_MAP(8660, PXO_CLK),
2902 MSM_RPM_STATUS_ID_MAP(8660, PLL_4),
2903 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLK),
2904 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLK),
2905 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLK),
2906 MSM_RPM_STATUS_ID_MAP(8660, DAYTONA_FABRIC_CLK),
2907 MSM_RPM_STATUS_ID_MAP(8660, SFPB_CLK),
2908 MSM_RPM_STATUS_ID_MAP(8660, CFPB_CLK),
2909 MSM_RPM_STATUS_ID_MAP(8660, MMFPB_CLK),
2910 MSM_RPM_STATUS_ID_MAP(8660, SMI_CLK),
2911 MSM_RPM_STATUS_ID_MAP(8660, EBI1_CLK),
2912
2913 MSM_RPM_STATUS_ID_MAP(8660, APPS_L2_CACHE_CTL),
2914
2915 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_HALT),
2916 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLOCK_MODE),
2917 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_ARB),
2918
2919 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_HALT),
2920 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE),
2921 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_ARB),
2922
2923 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_HALT),
2924 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLOCK_MODE),
2925 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_ARB),
2926
2927
2928 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_0),
2929 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_1),
2930 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_0),
2931 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_1),
2932 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_0),
2933 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_1),
2934 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_0),
2935 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_1),
2936 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_0),
2937 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_1),
2938 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_0),
2939 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_1),
2940 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_0),
2941 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_1),
2942 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_0),
2943 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_1),
2944 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_0),
2945 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_1),
2946 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_0),
2947 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_1),
2948 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_0),
2949 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_1),
2950 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_0),
2951 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_1),
2952 MSM_RPM_STATUS_ID_MAP(8660, LVS0B),
2953 MSM_RPM_STATUS_ID_MAP(8660, LVS1B),
2954 MSM_RPM_STATUS_ID_MAP(8660, LVS2B),
2955 MSM_RPM_STATUS_ID_MAP(8660, LVS3B),
2956 MSM_RPM_STATUS_ID_MAP(8660, MVS),
2957
2958
2959 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_0),
2960 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_1),
2961 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_0),
2962 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_1),
2963 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_0),
2964 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_1),
2965 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_0),
2966 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_1),
2967 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_0),
2968 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_1),
2969 MSM_RPM_STATUS_ID_MAP(8660, LDO0_0),
2970 MSM_RPM_STATUS_ID_MAP(8660, LDO0_1),
2971 MSM_RPM_STATUS_ID_MAP(8660, LDO1_0),
2972 MSM_RPM_STATUS_ID_MAP(8660, LDO1_1),
2973 MSM_RPM_STATUS_ID_MAP(8660, LDO2_0),
2974 MSM_RPM_STATUS_ID_MAP(8660, LDO2_1),
2975 MSM_RPM_STATUS_ID_MAP(8660, LDO3_0),
2976 MSM_RPM_STATUS_ID_MAP(8660, LDO3_1),
2977 MSM_RPM_STATUS_ID_MAP(8660, LDO4_0),
2978 MSM_RPM_STATUS_ID_MAP(8660, LDO4_1),
2979 MSM_RPM_STATUS_ID_MAP(8660, LDO5_0),
2980 MSM_RPM_STATUS_ID_MAP(8660, LDO5_1),
2981 MSM_RPM_STATUS_ID_MAP(8660, LDO6_0),
2982 MSM_RPM_STATUS_ID_MAP(8660, LDO6_1),
2983 MSM_RPM_STATUS_ID_MAP(8660, LDO7_0),
2984 MSM_RPM_STATUS_ID_MAP(8660, LDO7_1),
2985 MSM_RPM_STATUS_ID_MAP(8660, LDO8_0),
2986 MSM_RPM_STATUS_ID_MAP(8660, LDO8_1),
2987 MSM_RPM_STATUS_ID_MAP(8660, LDO9_0),
2988 MSM_RPM_STATUS_ID_MAP(8660, LDO9_1),
2989 MSM_RPM_STATUS_ID_MAP(8660, LDO10_0),
2990 MSM_RPM_STATUS_ID_MAP(8660, LDO10_1),
2991 MSM_RPM_STATUS_ID_MAP(8660, LDO11_0),
2992 MSM_RPM_STATUS_ID_MAP(8660, LDO11_1),
2993 MSM_RPM_STATUS_ID_MAP(8660, LDO12_0),
2994 MSM_RPM_STATUS_ID_MAP(8660, LDO12_1),
2995 MSM_RPM_STATUS_ID_MAP(8660, LDO13_0),
2996 MSM_RPM_STATUS_ID_MAP(8660, LDO13_1),
2997 MSM_RPM_STATUS_ID_MAP(8660, LDO14_0),
2998 MSM_RPM_STATUS_ID_MAP(8660, LDO14_1),
2999 MSM_RPM_STATUS_ID_MAP(8660, LDO15_0),
3000 MSM_RPM_STATUS_ID_MAP(8660, LDO15_1),
3001 MSM_RPM_STATUS_ID_MAP(8660, LDO16_0),
3002 MSM_RPM_STATUS_ID_MAP(8660, LDO16_1),
3003 MSM_RPM_STATUS_ID_MAP(8660, LDO17_0),
3004 MSM_RPM_STATUS_ID_MAP(8660, LDO17_1),
3005 MSM_RPM_STATUS_ID_MAP(8660, LDO18_0),
3006 MSM_RPM_STATUS_ID_MAP(8660, LDO18_1),
3007 MSM_RPM_STATUS_ID_MAP(8660, LDO19_0),
3008 MSM_RPM_STATUS_ID_MAP(8660, LDO19_1),
3009 MSM_RPM_STATUS_ID_MAP(8660, LDO20_0),
3010 MSM_RPM_STATUS_ID_MAP(8660, LDO20_1),
3011 MSM_RPM_STATUS_ID_MAP(8660, LDO21_0),
3012 MSM_RPM_STATUS_ID_MAP(8660, LDO21_1),
3013 MSM_RPM_STATUS_ID_MAP(8660, LDO22_0),
3014 MSM_RPM_STATUS_ID_MAP(8660, LDO22_1),
3015 MSM_RPM_STATUS_ID_MAP(8660, LDO23_0),
3016 MSM_RPM_STATUS_ID_MAP(8660, LDO23_1),
3017 MSM_RPM_STATUS_ID_MAP(8660, LDO24_0),
3018 MSM_RPM_STATUS_ID_MAP(8660, LDO24_1),
3019 MSM_RPM_STATUS_ID_MAP(8660, LDO25_0),
3020 MSM_RPM_STATUS_ID_MAP(8660, LDO25_1),
3021 MSM_RPM_STATUS_ID_MAP(8660, LVS0),
3022 MSM_RPM_STATUS_ID_MAP(8660, LVS1),
3023 MSM_RPM_STATUS_ID_MAP(8660, NCP_0),
3024 MSM_RPM_STATUS_ID_MAP(8660, NCP_1),
3025 MSM_RPM_STATUS_ID_MAP(8660, CXO_BUFFERS),
3026 },
3027 .target_ctrl_id = {
3028 MSM_RPM_CTRL_MAP(8660, VERSION_MAJOR),
3029 MSM_RPM_CTRL_MAP(8660, VERSION_MINOR),
3030 MSM_RPM_CTRL_MAP(8660, VERSION_BUILD),
3031 MSM_RPM_CTRL_MAP(8660, REQ_CTX_0),
3032 MSM_RPM_CTRL_MAP(8660, REQ_SEL_0),
3033 MSM_RPM_CTRL_MAP(8660, ACK_CTX_0),
3034 MSM_RPM_CTRL_MAP(8660, ACK_SEL_0),
3035 },
3036 .sel_invalidate = MSM_RPM_8660_SEL_INVALIDATE,
3037 .sel_notification = MSM_RPM_8660_SEL_NOTIFICATION,
3038 .sel_last = MSM_RPM_8660_SEL_LAST,
3039 .ver = {2, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003040};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003041
Praveen Chidambaram78499012011-11-01 17:15:17 -06003042struct platform_device msm8660_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003043 .name = "msm_rpm",
3044 .id = -1,
3045};
Laura Abbottd92be422012-06-04 15:11:09 -07003046
3047struct msm_iommu_domain_name msm8660_iommu_ctx_names[] = {
3048 /* Camera */
3049 {
Laura Abbottd92be422012-06-04 15:11:09 -07003050 .name = "ijpeg_src",
3051 .domain = CAMERA_DOMAIN,
3052 },
3053 /* Camera */
3054 {
3055 .name = "ijpeg_dst",
3056 .domain = CAMERA_DOMAIN,
3057 },
3058 /* Camera */
3059 {
3060 .name = "jpegd_src",
3061 .domain = CAMERA_DOMAIN,
3062 },
3063 /* Camera */
3064 {
3065 .name = "jpegd_dst",
3066 .domain = CAMERA_DOMAIN,
3067 },
3068 /* Rotator */
3069 {
3070 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003071 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbottd92be422012-06-04 15:11:09 -07003072 },
3073 /* Rotator */
3074 {
3075 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003076 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbottd92be422012-06-04 15:11:09 -07003077 },
3078 /* Video */
3079 {
3080 .name = "vcodec_a_mm1",
3081 .domain = VIDEO_DOMAIN,
3082 },
3083 /* Video */
3084 {
3085 .name = "vcodec_b_mm2",
3086 .domain = VIDEO_DOMAIN,
3087 },
3088 /* Video */
3089 {
3090 .name = "vcodec_a_stream",
3091 .domain = VIDEO_DOMAIN,
3092 },
3093};
3094
3095static struct mem_pool msm8660_video_pools[] = {
3096 /*
3097 * Video hardware has the following requirements:
3098 * 1. All video addresses used by the video hardware must be at a higher
3099 * address than video firmware address.
3100 * 2. Video hardware can only access a range of 256MB from the base of
3101 * the video firmware.
3102 */
3103 [VIDEO_FIRMWARE_POOL] =
3104 /* Low addresses, intended for video firmware */
3105 {
3106 .paddr = SZ_128K,
3107 .size = SZ_16M - SZ_128K,
3108 },
3109 [VIDEO_MAIN_POOL] =
3110 /* Main video pool */
3111 {
3112 .paddr = SZ_16M,
3113 .size = SZ_256M - SZ_16M,
3114 },
3115 [GEN_POOL] =
3116 /* Remaining address space up to 2G */
3117 {
3118 .paddr = SZ_256M,
3119 .size = SZ_2G - SZ_256M,
3120 },
3121};
3122
3123static struct mem_pool msm8660_camera_pools[] = {
3124 [GEN_POOL] =
3125 /* One address space for camera */
3126 {
3127 .paddr = SZ_128K,
3128 .size = SZ_2G - SZ_128K,
3129 },
3130};
3131
3132static struct mem_pool msm8660_display_pools[] = {
3133 [GEN_POOL] =
3134 /* One address space for display */
3135 {
3136 .paddr = SZ_128K,
3137 .size = SZ_2G - SZ_128K,
3138 },
3139};
3140
3141static struct mem_pool msm8660_rotator_pools[] = {
3142 [GEN_POOL] =
3143 /* One address space for rotator */
3144 {
3145 .paddr = SZ_128K,
3146 .size = SZ_2G - SZ_128K,
3147 },
3148};
3149
3150static struct msm_iommu_domain msm8660_iommu_domains[] = {
3151 [VIDEO_DOMAIN] = {
3152 .iova_pools = msm8660_video_pools,
3153 .npools = ARRAY_SIZE(msm8660_video_pools),
3154 },
3155 [CAMERA_DOMAIN] = {
3156 .iova_pools = msm8660_camera_pools,
3157 .npools = ARRAY_SIZE(msm8660_camera_pools),
3158 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003159 [DISPLAY_READ_DOMAIN] = {
Laura Abbottd92be422012-06-04 15:11:09 -07003160 .iova_pools = msm8660_display_pools,
3161 .npools = ARRAY_SIZE(msm8660_display_pools),
3162 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003163 [ROTATOR_SRC_DOMAIN] = {
Laura Abbottd92be422012-06-04 15:11:09 -07003164 .iova_pools = msm8660_rotator_pools,
3165 .npools = ARRAY_SIZE(msm8660_rotator_pools),
3166 },
3167};
3168
3169struct iommu_domains_pdata msm8660_iommu_domain_pdata = {
3170 .domains = msm8660_iommu_domains,
3171 .ndomains = ARRAY_SIZE(msm8660_iommu_domains),
3172 .domain_names = msm8660_iommu_ctx_names,
3173 .nnames = ARRAY_SIZE(msm8660_iommu_ctx_names),
3174 .domain_alloc_flags = 0,
3175};
3176
3177struct platform_device msm8660_iommu_domain_device = {
3178 .name = "iommu_domains",
3179 .id = -1,
3180 .dev = {
3181 .platform_data = &msm8660_iommu_domain_pdata,
3182 }
3183};
Praveen Chidambaramf27a5152013-02-01 11:44:53 -07003184
3185struct platform_device msm8660_pm_8x60 = {
3186 .name = "pm-8x60",
3187 .id = -1,
3188};
3189