blob: a7069a608e6f7d1a62b0b6bf6554282cac4f458d [file] [log] [blame]
Banajit Goswamieb1fa162013-02-05 15:11:27 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Bhalchandra Gajareea898742013-03-05 18:15:53 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9306_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/soc-dapm.h>
31#include <sound/tlv.h>
32#include <linux/bitops.h>
33#include <linux/delay.h>
34#include <linux/pm_runtime.h>
35#include <linux/kernel.h>
36#include <linux/gpio.h>
37#include "wcd9306.h"
38#include "wcd9xxx-resmgr.h"
Bhalchandra Gajareea898742013-03-05 18:15:53 -080039#include "wcd9xxx-common.h"
40
41static atomic_t kp_tapan_priv;
42static int spkr_drv_wrnd_param_set(const char *val,
43 const struct kernel_param *kp);
44static int spkr_drv_wrnd = 1;
45
46static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
47 .set = spkr_drv_wrnd_param_set,
48 .get = param_get_int,
49};
50module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
51MODULE_PARM_DESC(spkr_drv_wrnd,
52 "Run software workaround to avoid leakage on the speaker drive");
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080053
54#define WCD9306_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
55 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
56 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
57
58#define NUM_DECIMATORS 4
59#define NUM_INTERPOLATORS 4
60#define BITS_PER_REG 8
Bhalchandra Gajareea898742013-03-05 18:15:53 -080061/* This actual number of TX ports supported in slimbus slave */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080062#define TAPAN_TX_PORT_NUMBER 16
63
Bhalchandra Gajareea898742013-03-05 18:15:53 -080064/* Nummer of TX ports actually connected from Slimbus slave to codec Digital */
65#define TAPAN_SLIM_CODEC_TX_PORTS 5
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080066
Bhalchandra Gajareea898742013-03-05 18:15:53 -080067#define TAPAN_I2S_MASTER_MODE_MASK 0x08
68#define TAPAN_MCLK_CLK_12P288MHZ 12288000
69#define TAPAN_MCLK_CLK_9P6HZ 9600000
70
71#define TAPAN_SLIM_CLOSE_TIMEOUT 1000
72#define TAPAN_SLIM_IRQ_OVERFLOW (1 << 0)
73#define TAPAN_SLIM_IRQ_UNDERFLOW (1 << 1)
74#define TAPAN_SLIM_IRQ_PORT_CLOSED (1 << 2)
75#define TAPAN_MCLK_CLK_12P288MHZ 12288000
76#define TAPAN_MCLK_CLK_9P6HZ 9600000
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080077enum {
78 AIF1_PB = 0,
79 AIF1_CAP,
80 AIF2_PB,
81 AIF2_CAP,
82 AIF3_PB,
83 AIF3_CAP,
84 NUM_CODEC_DAIS,
85};
86
87enum {
88 RX_MIX1_INP_SEL_ZERO = 0,
89 RX_MIX1_INP_SEL_SRC1,
90 RX_MIX1_INP_SEL_SRC2,
91 RX_MIX1_INP_SEL_IIR1,
92 RX_MIX1_INP_SEL_IIR2,
93 RX_MIX1_INP_SEL_RX1,
94 RX_MIX1_INP_SEL_RX2,
95 RX_MIX1_INP_SEL_RX3,
96 RX_MIX1_INP_SEL_RX4,
97 RX_MIX1_INP_SEL_RX5,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080098 RX_MIX1_INP_SEL_AUXRX,
99};
100
101#define TAPAN_COMP_DIGITAL_GAIN_OFFSET 3
102
103static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
104static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
105static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
106static struct snd_soc_dai_driver tapan_dai[];
107static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
108
109/* Codec supports 2 IIR filters */
110enum {
111 IIR1 = 0,
112 IIR2,
113 IIR_MAX,
114};
115/* Codec supports 5 bands */
116enum {
117 BAND1 = 0,
118 BAND2,
119 BAND3,
120 BAND4,
121 BAND5,
122 BAND_MAX,
123};
124
125enum {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800126 COMPANDER_0,
127 COMPANDER_1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800128 COMPANDER_2,
129 COMPANDER_MAX,
130};
131
132enum {
133 COMPANDER_FS_8KHZ = 0,
134 COMPANDER_FS_16KHZ,
135 COMPANDER_FS_32KHZ,
136 COMPANDER_FS_48KHZ,
137 COMPANDER_FS_96KHZ,
138 COMPANDER_FS_192KHZ,
139 COMPANDER_FS_MAX,
140};
141
142struct comp_sample_dependent_params {
143 u32 peak_det_timeout;
144 u32 rms_meter_div_fact;
145 u32 rms_meter_resamp_fact;
146};
147
148struct hpf_work {
149 struct tapan_priv *tapan;
150 u32 decimator;
151 u8 tx_hpf_cut_of_freq;
152 struct delayed_work dwork;
153};
154
155static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
156
157static const struct wcd9xxx_ch tapan_rx_chs[TAPAN_RX_MAX] = {
158 WCD9XXX_CH(16, 0),
159 WCD9XXX_CH(17, 1),
160 WCD9XXX_CH(18, 2),
161 WCD9XXX_CH(19, 3),
162 WCD9XXX_CH(20, 4),
163};
164
165static const struct wcd9xxx_ch tapan_tx_chs[TAPAN_TX_MAX] = {
166 WCD9XXX_CH(0, 0),
167 WCD9XXX_CH(1, 1),
168 WCD9XXX_CH(2, 2),
169 WCD9XXX_CH(3, 3),
170 WCD9XXX_CH(4, 4),
171};
172
173static const u32 vport_check_table[NUM_CODEC_DAIS] = {
174 0, /* AIF1_PB */
175 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
176 0, /* AIF2_PB */
177 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
178 0, /* AIF2_PB */
179 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
180};
181
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800182static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
183 0, /* AIF1_PB */
184 0, /* AIF1_CAP */
185};
186
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800187struct tapan_priv {
188 struct snd_soc_codec *codec;
189 u32 adc_count;
190 u32 rx_bias_count;
191 s32 dmic_1_2_clk_cnt;
192 s32 dmic_3_4_clk_cnt;
193 s32 dmic_5_6_clk_cnt;
194
195 u32 anc_slot;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700196 bool anc_func;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800197
198 /*track tapan interface type*/
199 u8 intf_type;
200
201 /* num of slim ports required */
202 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
203
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800204 /*compander*/
205 int comp_enabled[COMPANDER_MAX];
206 u32 comp_fs[COMPANDER_MAX];
207
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800208 /* Maintain the status of AUX PGA */
209 int aux_pga_cnt;
210 u8 aux_l_gain;
211 u8 aux_r_gain;
212
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800213 bool spkr_pa_widget_on;
214
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800215 /* resmgr module */
216 struct wcd9xxx_resmgr resmgr;
217 /* mbhc module */
218 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800219
220 /* class h specific data */
221 struct wcd9xxx_clsh_cdc_data clsh_d;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800222};
223
224static const u32 comp_shift[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800225 4, /* Compander 0's clock source is on interpolator 7 */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800226 0,
227 2,
228};
229
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800230static const int comp_rx_path[] = {
231 COMPANDER_1,
232 COMPANDER_1,
233 COMPANDER_2,
234 COMPANDER_2,
235 COMPANDER_2,
236 COMPANDER_2,
237 COMPANDER_0,
238 COMPANDER_MAX,
239};
240
241static const struct comp_sample_dependent_params comp_samp_params[] = {
242 {
243 /* 8 Khz */
244 .peak_det_timeout = 0x02,
245 .rms_meter_div_fact = 0x09,
246 .rms_meter_resamp_fact = 0x06,
247 },
248 {
249 /* 16 Khz */
250 .peak_det_timeout = 0x03,
251 .rms_meter_div_fact = 0x0A,
252 .rms_meter_resamp_fact = 0x0C,
253 },
254 {
255 /* 32 Khz */
256 .peak_det_timeout = 0x05,
257 .rms_meter_div_fact = 0x0B,
258 .rms_meter_resamp_fact = 0x1E,
259 },
260 {
261 /* 48 Khz */
262 .peak_det_timeout = 0x05,
263 .rms_meter_div_fact = 0x0B,
264 .rms_meter_resamp_fact = 0x28,
265 },
266 {
267 /* 96 Khz */
268 .peak_det_timeout = 0x06,
269 .rms_meter_div_fact = 0x0C,
270 .rms_meter_resamp_fact = 0x50,
271 },
272 {
273 /* 192 Khz */
274 .peak_det_timeout = 0x07,
275 .rms_meter_div_fact = 0xD,
276 .rms_meter_resamp_fact = 0xA0,
277 },
278};
279
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800280static unsigned short rx_digital_gain_reg[] = {
281 TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
282 TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
283 TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
284 TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
285};
286
287static unsigned short tx_digital_gain_reg[] = {
288 TAPAN_A_CDC_TX1_VOL_CTL_GAIN,
289 TAPAN_A_CDC_TX2_VOL_CTL_GAIN,
290 TAPAN_A_CDC_TX3_VOL_CTL_GAIN,
291 TAPAN_A_CDC_TX4_VOL_CTL_GAIN,
292};
293
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800294static int spkr_drv_wrnd_param_set(const char *val,
295 const struct kernel_param *kp)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800296{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800297 struct snd_soc_codec *codec;
298 int ret, old;
299 struct tapan_priv *priv;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800300
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800301 priv = (struct tapan_priv *)atomic_read(&kp_tapan_priv);
302 if (!priv) {
303 pr_debug("%s: codec isn't yet registered\n", __func__);
304 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800305 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800306
307 WCD9XXX_BCL_LOCK(&priv->resmgr);
308 old = spkr_drv_wrnd;
309 ret = param_set_int(val, kp);
310 if (ret) {
311 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
312 return ret;
313 }
314
315 codec = priv->codec;
316 dev_dbg(codec->dev, "%s: spkr_drv_wrnd %d -> %d\n",
317 __func__, old, spkr_drv_wrnd);
318 if (old == 0 && spkr_drv_wrnd == 1) {
319 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
320 WCD9XXX_BANDGAP_AUDIO_MODE);
321 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
322 } else if (old == 1 && spkr_drv_wrnd == 0) {
323 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
324 WCD9XXX_BANDGAP_AUDIO_MODE);
325 if (!priv->spkr_pa_widget_on)
326 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
327 0x00);
328 }
329
330 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800331 return 0;
332}
333
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800334static int tapan_get_anc_slot(struct snd_kcontrol *kcontrol,
335 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800336{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800337 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
338 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
339 ucontrol->value.integer.value[0] = tapan->anc_slot;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800340 return 0;
341}
342
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800343static int tapan_put_anc_slot(struct snd_kcontrol *kcontrol,
344 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800345{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800346 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
347 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
348 tapan->anc_slot = ucontrol->value.integer.value[0];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800349 return 0;
350}
351
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700352static int tapan_get_anc_func(struct snd_kcontrol *kcontrol,
353 struct snd_ctl_elem_value *ucontrol)
354{
355 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
356 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
357
358 ucontrol->value.integer.value[0] = (tapan->anc_func == true ? 1 : 0);
359 return 0;
360}
361
362static int tapan_put_anc_func(struct snd_kcontrol *kcontrol,
363 struct snd_ctl_elem_value *ucontrol)
364{
365 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
366 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
367 struct snd_soc_dapm_context *dapm = &codec->dapm;
368
369 mutex_lock(&dapm->codec->mutex);
370 tapan->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
371
372 dev_err(codec->dev, "%s: anc_func %x", __func__, tapan->anc_func);
373
374 if (tapan->anc_func == true) {
375 pr_info("enable anc virtual widgets");
376 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
377 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
378 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
379 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
380 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
381 snd_soc_dapm_disable_pin(dapm, "HPHR");
382 snd_soc_dapm_disable_pin(dapm, "HPHL");
383 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
384 snd_soc_dapm_disable_pin(dapm, "EAR PA");
385 snd_soc_dapm_disable_pin(dapm, "EAR");
386 } else {
387 pr_info("disable anc virtual widgets");
388 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
389 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
390 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
391 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
392 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
393 snd_soc_dapm_enable_pin(dapm, "HPHR");
394 snd_soc_dapm_enable_pin(dapm, "HPHL");
395 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
396 snd_soc_dapm_enable_pin(dapm, "EAR PA");
397 snd_soc_dapm_enable_pin(dapm, "EAR");
398 }
399 snd_soc_dapm_sync(dapm);
400 mutex_unlock(&dapm->codec->mutex);
401 return 0;
402}
403
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800404static int tapan_pa_gain_get(struct snd_kcontrol *kcontrol,
405 struct snd_ctl_elem_value *ucontrol)
406{
407 u8 ear_pa_gain;
408 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
409
410 ear_pa_gain = snd_soc_read(codec, TAPAN_A_RX_EAR_GAIN);
411
412 ear_pa_gain = ear_pa_gain >> 5;
413
414 if (ear_pa_gain == 0x00) {
415 ucontrol->value.integer.value[0] = 0;
416 } else if (ear_pa_gain == 0x04) {
417 ucontrol->value.integer.value[0] = 1;
418 } else {
419 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
420 __func__, ear_pa_gain);
421 return -EINVAL;
422 }
423
424 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
425
426 return 0;
427}
428
429static int tapan_pa_gain_put(struct snd_kcontrol *kcontrol,
430 struct snd_ctl_elem_value *ucontrol)
431{
432 u8 ear_pa_gain;
433 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
434
435 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
436 __func__, ucontrol->value.integer.value[0]);
437
438 switch (ucontrol->value.integer.value[0]) {
439 case 0:
440 ear_pa_gain = 0x00;
441 break;
442 case 1:
443 ear_pa_gain = 0x80;
444 break;
445 default:
446 return -EINVAL;
447 }
448
449 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
450 return 0;
451}
452
453static int tapan_get_iir_enable_audio_mixer(
454 struct snd_kcontrol *kcontrol,
455 struct snd_ctl_elem_value *ucontrol)
456{
457 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
458 int iir_idx = ((struct soc_multi_mixer_control *)
459 kcontrol->private_value)->reg;
460 int band_idx = ((struct soc_multi_mixer_control *)
461 kcontrol->private_value)->shift;
462
463 ucontrol->value.integer.value[0] =
464 snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
465 (1 << band_idx);
466
467 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
468 iir_idx, band_idx,
469 (uint32_t)ucontrol->value.integer.value[0]);
470 return 0;
471}
472
473static int tapan_put_iir_enable_audio_mixer(
474 struct snd_kcontrol *kcontrol,
475 struct snd_ctl_elem_value *ucontrol)
476{
477 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
478 int iir_idx = ((struct soc_multi_mixer_control *)
479 kcontrol->private_value)->reg;
480 int band_idx = ((struct soc_multi_mixer_control *)
481 kcontrol->private_value)->shift;
482 int value = ucontrol->value.integer.value[0];
483
484 /* Mask first 5 bits, 6-8 are reserved */
485 snd_soc_update_bits(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx),
486 (1 << band_idx), (value << band_idx));
487
488 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
489 iir_idx, band_idx, value);
490 return 0;
491}
492static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
493 int iir_idx, int band_idx,
494 int coeff_idx)
495{
496 /* Address does not automatically update if reading */
497 snd_soc_write(codec,
498 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
499 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
500
501 /* Mask bits top 2 bits since they are reserved */
502 return ((snd_soc_read(codec,
503 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 24)) &
504 0x3FFFFFFF;
505}
506
507static int tapan_get_iir_band_audio_mixer(
508 struct snd_kcontrol *kcontrol,
509 struct snd_ctl_elem_value *ucontrol)
510{
511 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
512 int iir_idx = ((struct soc_multi_mixer_control *)
513 kcontrol->private_value)->reg;
514 int band_idx = ((struct soc_multi_mixer_control *)
515 kcontrol->private_value)->shift;
516
517 ucontrol->value.integer.value[0] =
518 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
519 ucontrol->value.integer.value[1] =
520 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
521 ucontrol->value.integer.value[2] =
522 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
523 ucontrol->value.integer.value[3] =
524 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
525 ucontrol->value.integer.value[4] =
526 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
527
528 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
529 "%s: IIR #%d band #%d b1 = 0x%x\n"
530 "%s: IIR #%d band #%d b2 = 0x%x\n"
531 "%s: IIR #%d band #%d a1 = 0x%x\n"
532 "%s: IIR #%d band #%d a2 = 0x%x\n",
533 __func__, iir_idx, band_idx,
534 (uint32_t)ucontrol->value.integer.value[0],
535 __func__, iir_idx, band_idx,
536 (uint32_t)ucontrol->value.integer.value[1],
537 __func__, iir_idx, band_idx,
538 (uint32_t)ucontrol->value.integer.value[2],
539 __func__, iir_idx, band_idx,
540 (uint32_t)ucontrol->value.integer.value[3],
541 __func__, iir_idx, band_idx,
542 (uint32_t)ucontrol->value.integer.value[4]);
543 return 0;
544}
545
546static void set_iir_band_coeff(struct snd_soc_codec *codec,
547 int iir_idx, int band_idx,
548 int coeff_idx, uint32_t value)
549{
550 /* Mask top 3 bits, 6-8 are reserved */
551 /* Update address manually each time */
552 snd_soc_write(codec,
553 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
554 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
555
556 /* Mask top 2 bits, 7-8 are reserved */
557 snd_soc_write(codec,
558 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
559 (value >> 24) & 0x3F);
560
561}
562
563static int tapan_put_iir_band_audio_mixer(
564 struct snd_kcontrol *kcontrol,
565 struct snd_ctl_elem_value *ucontrol)
566{
567 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
568 int iir_idx = ((struct soc_multi_mixer_control *)
569 kcontrol->private_value)->reg;
570 int band_idx = ((struct soc_multi_mixer_control *)
571 kcontrol->private_value)->shift;
572
573 set_iir_band_coeff(codec, iir_idx, band_idx, 0,
574 ucontrol->value.integer.value[0]);
575 set_iir_band_coeff(codec, iir_idx, band_idx, 1,
576 ucontrol->value.integer.value[1]);
577 set_iir_band_coeff(codec, iir_idx, band_idx, 2,
578 ucontrol->value.integer.value[2]);
579 set_iir_band_coeff(codec, iir_idx, band_idx, 3,
580 ucontrol->value.integer.value[3]);
581 set_iir_band_coeff(codec, iir_idx, band_idx, 4,
582 ucontrol->value.integer.value[4]);
583
584 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
585 "%s: IIR #%d band #%d b1 = 0x%x\n"
586 "%s: IIR #%d band #%d b2 = 0x%x\n"
587 "%s: IIR #%d band #%d a1 = 0x%x\n"
588 "%s: IIR #%d band #%d a2 = 0x%x\n",
589 __func__, iir_idx, band_idx,
590 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
591 __func__, iir_idx, band_idx,
592 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
593 __func__, iir_idx, band_idx,
594 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
595 __func__, iir_idx, band_idx,
596 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
597 __func__, iir_idx, band_idx,
598 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
599 return 0;
600}
601
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800602static int tapan_get_compander(struct snd_kcontrol *kcontrol,
603 struct snd_ctl_elem_value *ucontrol)
604{
605
606 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
607 int comp = ((struct soc_multi_mixer_control *)
608 kcontrol->private_value)->shift;
609 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
610
611 ucontrol->value.integer.value[0] = tapan->comp_enabled[comp];
612 return 0;
613}
614
615static int tapan_set_compander(struct snd_kcontrol *kcontrol,
616 struct snd_ctl_elem_value *ucontrol)
617{
618 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
619 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
620 int comp = ((struct soc_multi_mixer_control *)
621 kcontrol->private_value)->shift;
622 int value = ucontrol->value.integer.value[0];
623
624 dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
625 __func__, comp, tapan->comp_enabled[comp], value);
626 tapan->comp_enabled[comp] = value;
627 return 0;
628}
629
630static int tapan_config_gain_compander(struct snd_soc_codec *codec,
631 int comp, bool enable)
632{
633 int ret = 0;
634
635 switch (comp) {
636 case COMPANDER_0:
637 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_GAIN,
638 1 << 2, !enable << 2);
639 break;
640 case COMPANDER_1:
641 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_L_GAIN,
642 1 << 5, !enable << 5);
643 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_R_GAIN,
644 1 << 5, !enable << 5);
645 break;
646 case COMPANDER_2:
647 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_1_GAIN,
648 1 << 5, !enable << 5);
649 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_2_GAIN,
650 1 << 5, !enable << 5);
651 break;
652 default:
653 WARN_ON(1);
654 ret = -EINVAL;
655 }
656
657 return ret;
658}
659
660static void tapan_discharge_comp(struct snd_soc_codec *codec, int comp)
661{
662 /* Update RSM to 1, DIVF to 5 */
663 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8), 1);
664 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
665 1 << 5);
666 /* Wait for 1ms */
667 usleep_range(1000, 1000);
668}
669
670static int tapan_config_compander(struct snd_soc_dapm_widget *w,
671 struct snd_kcontrol *kcontrol, int event)
672{
673 int mask, emask;
674 bool timedout;
675 unsigned long timeout;
676 struct snd_soc_codec *codec = w->codec;
677 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
678 const int comp = w->shift;
679 const u32 rate = tapan->comp_fs[comp];
680 const struct comp_sample_dependent_params *comp_params =
681 &comp_samp_params[rate];
682
683 dev_dbg(codec->dev, "%s: %s event %d compander %d, enabled %d",
684 __func__, w->name, event, comp, tapan->comp_enabled[comp]);
685
686 if (!tapan->comp_enabled[comp])
687 return 0;
688
689 /* Compander 0 has single channel */
690 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
691 emask = (comp == COMPANDER_0 ? 0x02 : 0x03);
692
693 switch (event) {
694 case SND_SOC_DAPM_PRE_PMU:
695 /* Set gain source to compander */
696 tapan_config_gain_compander(codec, comp, true);
697 /* Enable RX interpolation path clocks */
698 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
699 mask << comp_shift[comp],
700 mask << comp_shift[comp]);
701
702 tapan_discharge_comp(codec, comp);
703
704 /* Clear compander halt */
705 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B1_CTL +
706 (comp * 8),
707 1 << 2, 0);
708 /* Toggle compander reset bits */
709 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
710 mask << comp_shift[comp],
711 mask << comp_shift[comp]);
712 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
713 mask << comp_shift[comp], 0);
714 break;
715 case SND_SOC_DAPM_POST_PMU:
716 /* Set sample rate dependent paramater */
717 snd_soc_update_bits(codec,
718 TAPAN_A_CDC_COMP0_FS_CFG + (comp * 8),
719 0x07, rate);
720 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8),
721 comp_params->rms_meter_resamp_fact);
722 snd_soc_update_bits(codec,
723 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
724 0x0F, comp_params->peak_det_timeout);
725 snd_soc_update_bits(codec,
726 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
727 0xF0, comp_params->rms_meter_div_fact << 4);
728 /* Compander enable */
729 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B1_CTL +
730 (comp * 8), emask, emask);
731 break;
732 case SND_SOC_DAPM_PRE_PMD:
733 /* Halt compander */
734 snd_soc_update_bits(codec,
735 TAPAN_A_CDC_COMP0_B1_CTL + (comp * 8),
736 1 << 2, 1 << 2);
737 /* Wait up to a second for shutdown complete */
738 timeout = jiffies + HZ;
739 do {
740 if ((snd_soc_read(codec,
741 TAPAN_A_CDC_COMP0_SHUT_DOWN_STATUS +
742 (comp * 8)) & mask) == mask)
743 break;
744 } while (!(timedout = time_after(jiffies, timeout)));
745 dev_dbg(codec->dev, "%s: Compander %d shutdown %s in %dms\n",
746 __func__, comp, timedout ? "timedout" : "completed",
747 jiffies_to_msecs(timeout - HZ - jiffies));
748 break;
749 case SND_SOC_DAPM_POST_PMD:
750 /* Disable compander */
751 snd_soc_update_bits(codec,
752 TAPAN_A_CDC_COMP0_B1_CTL + (comp * 8),
753 emask, 0x00);
754 /* Turn off the clock for compander in pair */
755 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
756 mask << comp_shift[comp], 0);
757 /* Set gain source to register */
758 tapan_config_gain_compander(codec, comp, false);
759 break;
760 }
761 return 0;
762}
763
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800764static const char * const tapan_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
765static const struct soc_enum tapan_ear_pa_gain_enum[] = {
766 SOC_ENUM_SINGLE_EXT(2, tapan_ear_pa_gain_text),
767};
768
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700769static const char *const tapan_anc_func_text[] = {"OFF", "ON"};
770static const struct soc_enum tapan_anc_func_enum =
771 SOC_ENUM_SINGLE_EXT(2, tapan_anc_func_text);
772
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800773/*cut of frequency for high pass filter*/
774static const char * const cf_text[] = {
775 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
776};
777
778static const struct soc_enum cf_dec1_enum =
779 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
780
781static const struct soc_enum cf_dec2_enum =
782 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
783
784static const struct soc_enum cf_dec3_enum =
785 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
786
787static const struct soc_enum cf_dec4_enum =
788 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
789
790static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800791 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800792
793static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800794 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800795
796static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800797 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800798
799static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800800 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800801
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800802static const char * const class_h_dsm_text[] = {
803 "ZERO", "RX_HPHL", "RX_SPKR"
804};
805
806static const struct soc_enum class_h_dsm_enum =
807 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_CLSH_CTL, 2, 3, class_h_dsm_text);
808
809static const struct snd_kcontrol_new class_h_dsm_mux =
810 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
811
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800812static const struct snd_kcontrol_new tapan_snd_controls[] = {
813
814 SOC_ENUM_EXT("EAR PA Gain", tapan_ear_pa_gain_enum[0],
815 tapan_pa_gain_get, tapan_pa_gain_put),
816
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800817 SOC_SINGLE_TLV("HPHL Volume", TAPAN_A_RX_HPH_L_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800818 line_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800819 SOC_SINGLE_TLV("HPHR Volume", TAPAN_A_RX_HPH_R_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800820 line_gain),
821
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800822 SOC_SINGLE_TLV("LINEOUT1 Volume", TAPAN_A_RX_LINE_1_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800823 line_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800824 SOC_SINGLE_TLV("LINEOUT2 Volume", TAPAN_A_RX_LINE_2_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800825 line_gain),
826
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800827 SOC_SINGLE_TLV("SPK DRV Volume", TAPAN_A_SPKR_DRV_GAIN, 3, 7, 1,
828 line_gain),
829
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700830 SOC_SINGLE_TLV("ADC1 Volume", TAPAN_A_TX_1_EN, 2, 19, 0, analog_gain),
831 SOC_SINGLE_TLV("ADC2 Volume", TAPAN_A_TX_2_EN, 2, 19, 0, analog_gain),
832 SOC_SINGLE_TLV("ADC3 Volume", TAPAN_A_TX_3_EN, 2, 19, 0, analog_gain),
833 SOC_SINGLE_TLV("ADC4 Volume", TAPAN_A_TX_4_EN, 2, 19, 0, analog_gain),
834 SOC_SINGLE_TLV("ADC5 Volume", TAPAN_A_TX_5_EN, 2, 19, 0, analog_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800835
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800836 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
837 -84, 40, digital_gain),
838 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
839 -84, 40, digital_gain),
840 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
841 -84, 40, digital_gain),
842 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
843 -84, 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800844
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800845 SOC_SINGLE_S8_TLV("DEC1 Volume", TAPAN_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
846 digital_gain),
847 SOC_SINGLE_S8_TLV("DEC2 Volume", TAPAN_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
848 digital_gain),
849 SOC_SINGLE_S8_TLV("DEC3 Volume", TAPAN_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
850 digital_gain),
851 SOC_SINGLE_S8_TLV("DEC4 Volume", TAPAN_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
852 digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800853
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800854 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAPAN_A_CDC_IIR1_GAIN_B1_CTL, -84,
855 40, digital_gain),
856 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAPAN_A_CDC_IIR1_GAIN_B2_CTL, -84,
857 40, digital_gain),
858 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAPAN_A_CDC_IIR1_GAIN_B3_CTL, -84,
859 40, digital_gain),
860 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAPAN_A_CDC_IIR1_GAIN_B4_CTL, -84,
861 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800862
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700863 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tapan_get_anc_slot,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800864 tapan_put_anc_slot),
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700865 SOC_ENUM_EXT("ANC Function", tapan_anc_func_enum, tapan_get_anc_func,
866 tapan_put_anc_func),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800867 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
868 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
869 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
870 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
871
872 SOC_SINGLE("TX1 HPF Switch", TAPAN_A_CDC_TX1_MUX_CTL, 3, 1, 0),
873 SOC_SINGLE("TX2 HPF Switch", TAPAN_A_CDC_TX2_MUX_CTL, 3, 1, 0),
874 SOC_SINGLE("TX3 HPF Switch", TAPAN_A_CDC_TX3_MUX_CTL, 3, 1, 0),
875 SOC_SINGLE("TX4 HPF Switch", TAPAN_A_CDC_TX4_MUX_CTL, 3, 1, 0),
876
877 SOC_SINGLE("RX1 HPF Switch", TAPAN_A_CDC_RX1_B5_CTL, 2, 1, 0),
878 SOC_SINGLE("RX2 HPF Switch", TAPAN_A_CDC_RX2_B5_CTL, 2, 1, 0),
879 SOC_SINGLE("RX3 HPF Switch", TAPAN_A_CDC_RX3_B5_CTL, 2, 1, 0),
880 SOC_SINGLE("RX4 HPF Switch", TAPAN_A_CDC_RX4_B5_CTL, 2, 1, 0),
881
882 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
883 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
884 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
885 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
886
887 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
888 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
889 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
890 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
891 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
892 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
893 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
894 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
895 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
896 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
897 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
898 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
899 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
900 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
901 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
902 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
903 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
904 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
905 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
906 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
907
908 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
909 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
910 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
911 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
912 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
913 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
914 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
915 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
916 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
917 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
918 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
919 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
920 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
921 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
922 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
923 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
924 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
925 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
926 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
927 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
928
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800929 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
930 tapan_get_compander, tapan_set_compander),
931 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
932 tapan_get_compander, tapan_set_compander),
933 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
934 tapan_get_compander, tapan_set_compander),
935
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800936};
937
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800938static const char * const rx_1_2_mix1_text[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800939 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800940 "RX5", "AUXRX", "AUXTX1"
941};
942
943static const char * const rx_3_4_mix1_text[] = {
944 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
945 "RX5", "AUXRX", "AUXTX1", "AUXTX2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800946};
947
948static const char * const rx_mix2_text[] = {
949 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
950};
951
952static const char * const rx_rdac5_text[] = {
953 "DEM4", "DEM3_INV"
954};
955
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800956static const char * const sb_tx_1_2_mux_text[] = {
957 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
958 "RSVD", "RSVD", "RSVD",
959 "DEC1", "DEC2", "DEC3", "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800960};
961
962static const char * const sb_tx3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800963 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
964 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
965 "DEC3"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800966};
967
968static const char * const sb_tx4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800969 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
970 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
971 "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800972};
973
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800974static const char * const sb_tx5_mux_text[] = {
975 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
976 "RSVD", "RSVD", "RSVD",
977 "DEC1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800978};
979
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800980static const char * const dec_1_2_mux_text[] = {
981 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADCMB",
982 "DMIC1", "DMIC2", "DMIC3", "DMIC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800983};
984
985static const char * const dec3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800986 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
987 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
988 "ANCFBTUNE1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800989};
990
991static const char * const dec4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800992 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
993 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
994 "ANCFBTUNE2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800995};
996
997static const char * const anc_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800998 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5",
999 "RSVD", "RSVD", "RSVD",
1000 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1001 "RSVD", "RSVD"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001002};
1003
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001004static const char * const anc1_fb_mux_text[] = {
1005 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1006};
1007
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001008static const char * const iir1_inp1_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001009 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4",
1010 "RX1", "RX2", "RX3", "RX4", "RX5"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001011};
1012
1013static const struct soc_enum rx_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001014 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001015
1016static const struct soc_enum rx_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001017 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001018
1019static const struct soc_enum rx_mix1_inp3_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001020 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001021
1022static const struct soc_enum rx2_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001023 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001024
1025static const struct soc_enum rx2_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001026 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001027
1028static const struct soc_enum rx3_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001029 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001030
1031static const struct soc_enum rx3_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001032 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001033
1034static const struct soc_enum rx4_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001035 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001036
1037static const struct soc_enum rx4_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001038 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001039
1040static const struct soc_enum rx1_mix2_inp1_chain_enum =
1041 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1042
1043static const struct soc_enum rx1_mix2_inp2_chain_enum =
1044 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1045
1046static const struct soc_enum rx2_mix2_inp1_chain_enum =
1047 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1048
1049static const struct soc_enum rx2_mix2_inp2_chain_enum =
1050 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1051
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001052static const struct soc_enum rx4_mix2_inp1_chain_enum =
1053 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 0, 5, rx_mix2_text);
1054
1055static const struct soc_enum rx4_mix2_inp2_chain_enum =
1056 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 3, 5, rx_mix2_text);
1057
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001058static const struct soc_enum rx_rdac5_enum =
1059 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
1060
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001061static const struct soc_enum sb_tx1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001062 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0, 12,
1063 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001064
1065static const struct soc_enum sb_tx2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001066 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0, 12,
1067 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001068
1069static const struct soc_enum sb_tx3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001070 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0, 11, sb_tx3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001071
1072static const struct soc_enum sb_tx4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001073 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0, 12, sb_tx4_mux_text);
1074
1075static const struct soc_enum sb_tx5_mux_enum =
1076 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001077
1078static const struct soc_enum dec1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001079 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 0, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001080
1081static const struct soc_enum dec2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001082 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 4, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001083
1084static const struct soc_enum dec3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001085 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 0, 12, dec3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001086
1087static const struct soc_enum dec4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001088 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 4, 12, dec4_mux_text);
1089
1090static const struct soc_enum anc1_mux_enum =
1091 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 0, 15, anc_mux_text);
1092
1093static const struct soc_enum anc2_mux_enum =
1094 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 4, 15, anc_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001095
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001096static const struct soc_enum anc1_fb_mux_enum =
1097 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1098
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001099static const struct soc_enum iir1_inp1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001100 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_EQ1_B1_CTL, 0, 10, iir1_inp1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001101
1102static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1103 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1104
1105static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1106 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1107
1108static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1109 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1110
1111static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1112 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1113
1114static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1115 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1116
1117static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1118 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1119
1120static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1121 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1122
1123static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1124 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1125
1126static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1127 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1128
1129static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1130 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1131
1132static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1133 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1134
1135static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1136 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1137
1138static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1139 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1140
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001141static const struct snd_kcontrol_new rx4_mix2_inp1_mux =
1142 SOC_DAPM_ENUM("RX4 MIX2 INP1 Mux", rx4_mix2_inp1_chain_enum);
1143
1144static const struct snd_kcontrol_new rx4_mix2_inp2_mux =
1145 SOC_DAPM_ENUM("RX4 MIX2 INP2 Mux", rx4_mix2_inp2_chain_enum);
1146
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001147static const struct snd_kcontrol_new rx_dac5_mux =
1148 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
1149
1150static const struct snd_kcontrol_new sb_tx1_mux =
1151 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1152
1153static const struct snd_kcontrol_new sb_tx2_mux =
1154 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1155
1156static const struct snd_kcontrol_new sb_tx3_mux =
1157 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1158
1159static const struct snd_kcontrol_new sb_tx4_mux =
1160 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1161
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001162static const struct snd_kcontrol_new sb_tx5_mux =
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001163 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001164
1165static int wcd9306_put_dec_enum(struct snd_kcontrol *kcontrol,
1166 struct snd_ctl_elem_value *ucontrol)
1167{
1168 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1169 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1170 struct snd_soc_codec *codec = w->codec;
1171 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1172 unsigned int dec_mux, decimator;
1173 char *dec_name = NULL;
1174 char *widget_name = NULL;
1175 char *temp;
1176 u16 tx_mux_ctl_reg;
1177 u8 adc_dmic_sel = 0x0;
1178 int ret = 0;
1179
1180 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1181 return -EINVAL;
1182
1183 dec_mux = ucontrol->value.enumerated.item[0];
1184
1185 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1186 if (!widget_name)
1187 return -ENOMEM;
1188 temp = widget_name;
1189
1190 dec_name = strsep(&widget_name, " ");
1191 widget_name = temp;
1192 if (!dec_name) {
1193 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1194 ret = -EINVAL;
1195 goto out;
1196 }
1197
1198 ret = kstrtouint(strpbrk(dec_name, "1234"), 10, &decimator);
1199 if (ret < 0) {
1200 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1201 ret = -EINVAL;
1202 goto out;
1203 }
1204
1205 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1206 , __func__, w->name, decimator, dec_mux);
1207
1208 switch (decimator) {
1209 case 1:
1210 case 2:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001211 if ((dec_mux >= 1) && (dec_mux <= 5))
1212 adc_dmic_sel = 0x0;
1213 else if ((dec_mux >= 6) && (dec_mux <= 9))
1214 adc_dmic_sel = 0x1;
1215 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001216 case 3:
1217 case 4:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001218 if ((dec_mux >= 1) && (dec_mux <= 6))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001219 adc_dmic_sel = 0x0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001220 else if ((dec_mux >= 7) && (dec_mux <= 10))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001221 adc_dmic_sel = 0x1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001222 break;
1223 default:
1224 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1225 ret = -EINVAL;
1226 goto out;
1227 }
1228
1229 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1230
1231 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1232
1233 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1234
1235out:
1236 kfree(widget_name);
1237 return ret;
1238}
1239
1240#define WCD9306_DEC_ENUM(xname, xenum) \
1241{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1242 .info = snd_soc_info_enum_double, \
1243 .get = snd_soc_dapm_get_enum_double, \
1244 .put = wcd9306_put_dec_enum, \
1245 .private_value = (unsigned long)&xenum }
1246
1247static const struct snd_kcontrol_new dec1_mux =
1248 WCD9306_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1249
1250static const struct snd_kcontrol_new dec2_mux =
1251 WCD9306_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1252
1253static const struct snd_kcontrol_new dec3_mux =
1254 WCD9306_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1255
1256static const struct snd_kcontrol_new dec4_mux =
1257 WCD9306_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1258
1259static const struct snd_kcontrol_new iir1_inp1_mux =
1260 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1261
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001262static const struct snd_kcontrol_new anc1_mux =
1263 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1264
1265static const struct snd_kcontrol_new anc2_mux =
1266 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1267
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001268static const struct snd_kcontrol_new anc1_fb_mux =
1269 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1270
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001271static const struct snd_kcontrol_new dac1_switch[] = {
1272 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_EAR_EN, 5, 1, 0)
1273};
1274static const struct snd_kcontrol_new hphl_switch[] = {
1275 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1276};
1277
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001278static const struct snd_kcontrol_new spk_dac_switch[] = {
1279 SOC_DAPM_SINGLE("Switch", TAPAN_A_SPKR_DRV_DAC_CTL, 2, 1, 0)
1280};
1281
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001282static const struct snd_kcontrol_new hphl_pa_mix[] = {
1283 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1284 7, 1, 0),
1285};
1286
1287static const struct snd_kcontrol_new hphr_pa_mix[] = {
1288 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1289 6, 1, 0),
1290};
1291
1292static const struct snd_kcontrol_new ear_pa_mix[] = {
1293 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1294 5, 1, 0),
1295};
1296static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1297 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1298 4, 1, 0),
1299};
1300
1301static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1302 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1303 3, 1, 0),
1304};
1305
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001306
1307/* virtual port entries */
1308static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1309 struct snd_ctl_elem_value *ucontrol)
1310{
1311 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1312 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1313
1314 ucontrol->value.integer.value[0] = widget->value;
1315 return 0;
1316}
1317
1318static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1319 struct snd_ctl_elem_value *ucontrol)
1320{
1321 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1322 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1323 struct snd_soc_codec *codec = widget->codec;
1324 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1325 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1326 struct soc_multi_mixer_control *mixer =
1327 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1328 u32 dai_id = widget->shift;
1329 u32 port_id = mixer->shift;
1330 u32 enable = ucontrol->value.integer.value[0];
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001331 u32 vtable = vport_check_table[dai_id];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001332
1333 dev_dbg(codec->dev, "%s: wname %s cname %s\n",
1334 __func__, widget->name, ucontrol->id.name);
1335 dev_dbg(codec->dev, "%s: value %u shift %d item %ld\n",
1336 __func__, widget->value, widget->shift,
1337 ucontrol->value.integer.value[0]);
1338
1339 mutex_lock(&codec->mutex);
1340
1341 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1342 if (dai_id != AIF1_CAP) {
1343 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1344 __func__);
1345 mutex_unlock(&codec->mutex);
1346 return -EINVAL;
1347 }
1348 }
1349 switch (dai_id) {
1350 case AIF1_CAP:
1351 case AIF2_CAP:
1352 case AIF3_CAP:
1353 /* only add to the list if value not set
1354 */
1355 if (enable && !(widget->value & 1 << port_id)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001356 if (tapan_p->intf_type ==
1357 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
1358 vtable = vport_check_table[dai_id];
1359 if (tapan_p->intf_type ==
1360 WCD9XXX_INTERFACE_TYPE_I2C)
1361 vtable = vport_i2s_check_table[dai_id];
1362
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001363 if (wcd9xxx_tx_vport_validation(
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001364 vtable,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001365 port_id,
1366 tapan_p->dai)) {
1367 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
1368 __func__, port_id + 1);
1369 mutex_unlock(&codec->mutex);
1370 return -EINVAL;
1371 }
1372 widget->value |= 1 << port_id;
1373 list_add_tail(&core->tx_chs[port_id].list,
1374 &tapan_p->dai[dai_id].wcd9xxx_ch_list
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001375 );
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001376 } else if (!enable && (widget->value & 1 << port_id)) {
1377 widget->value &= ~(1 << port_id);
1378 list_del_init(&core->tx_chs[port_id].list);
1379 } else {
1380 if (enable)
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001381 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
1382 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001383 __func__, port_id + 1);
1384 else
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001385 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
1386 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001387 __func__, port_id + 1);
1388 /* avoid update power function */
1389 mutex_unlock(&codec->mutex);
1390 return 0;
1391 }
1392 break;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001393 default:
1394 dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
1395 mutex_unlock(&codec->mutex);
1396 return -EINVAL;
1397 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001398 dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
1399 __func__, widget->name, widget->sname,
1400 widget->value, widget->shift);
1401
1402 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
1403
1404 mutex_unlock(&codec->mutex);
1405 return 0;
1406}
1407
1408static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1409 struct snd_ctl_elem_value *ucontrol)
1410{
1411 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1412 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1413
1414 ucontrol->value.enumerated.item[0] = widget->value;
1415 return 0;
1416}
1417
1418static const char *const slim_rx_mux_text[] = {
1419 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
1420};
1421
1422static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1423 struct snd_ctl_elem_value *ucontrol)
1424{
1425 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1426 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1427 struct snd_soc_codec *codec = widget->codec;
1428 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1429 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1430 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1431 u32 port_id = widget->shift;
1432
1433 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1434 __func__, widget->name, ucontrol->id.name, widget->value,
1435 widget->shift, ucontrol->value.integer.value[0]);
1436
1437 widget->value = ucontrol->value.enumerated.item[0];
1438
1439 mutex_lock(&codec->mutex);
1440
1441 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1442 if (widget->value > 1) {
1443 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1444 __func__);
1445 goto err;
1446 }
1447 }
1448 /* value need to match the Virtual port and AIF number
1449 */
1450 switch (widget->value) {
1451 case 0:
1452 list_del_init(&core->rx_chs[port_id].list);
1453 break;
1454 case 1:
1455 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
1456 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list))
1457 goto pr_err;
1458 list_add_tail(&core->rx_chs[port_id].list,
1459 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list);
1460 break;
1461 case 2:
1462 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001463 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001464 goto pr_err;
1465 list_add_tail(&core->rx_chs[port_id].list,
1466 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list);
1467 break;
1468 case 3:
1469 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001470 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001471 goto pr_err;
1472 list_add_tail(&core->rx_chs[port_id].list,
1473 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list);
1474 break;
1475 default:
1476 pr_err("Unknown AIF %d\n", widget->value);
1477 goto err;
1478 }
1479
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001480 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001481
1482 mutex_unlock(&codec->mutex);
1483 return 0;
1484pr_err:
1485 pr_err("%s: RX%u is used by current requesting AIF_PB itself\n",
1486 __func__, port_id + 1);
1487err:
1488 mutex_unlock(&codec->mutex);
1489 return -EINVAL;
1490}
1491
1492static const struct soc_enum slim_rx_mux_enum =
1493 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
1494
1495static const struct snd_kcontrol_new slim_rx_mux[TAPAN_RX_MAX] = {
1496 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
1497 slim_rx_mux_get, slim_rx_mux_put),
1498 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
1499 slim_rx_mux_get, slim_rx_mux_put),
1500 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
1501 slim_rx_mux_get, slim_rx_mux_put),
1502 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
1503 slim_rx_mux_get, slim_rx_mux_put),
1504 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
1505 slim_rx_mux_get, slim_rx_mux_put),
1506};
1507
1508static const struct snd_kcontrol_new aif_cap_mixer[] = {
1509 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAPAN_TX1, 1, 0,
1510 slim_tx_mixer_get, slim_tx_mixer_put),
1511 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAPAN_TX2, 1, 0,
1512 slim_tx_mixer_get, slim_tx_mixer_put),
1513 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAPAN_TX3, 1, 0,
1514 slim_tx_mixer_get, slim_tx_mixer_put),
1515 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAPAN_TX4, 1, 0,
1516 slim_tx_mixer_get, slim_tx_mixer_put),
1517 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAPAN_TX5, 1, 0,
1518 slim_tx_mixer_get, slim_tx_mixer_put),
1519};
1520
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001521static int tapan_codec_enable_adc(struct snd_soc_dapm_widget *w,
1522 struct snd_kcontrol *kcontrol, int event)
1523{
1524 struct snd_soc_codec *codec = w->codec;
1525 u16 adc_reg;
1526 u8 init_bit_shift;
1527
1528 dev_dbg(codec->dev, "%s(): %s %d\n", __func__, w->name, event);
1529
1530 if (w->reg == TAPAN_A_TX_1_EN) {
1531 init_bit_shift = 7;
1532 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1533 } else if (w->reg == TAPAN_A_TX_2_EN) {
1534 init_bit_shift = 6;
1535 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1536 } else if (w->reg == TAPAN_A_TX_3_EN) {
1537 init_bit_shift = 6;
1538 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1539 } else if (w->reg == TAPAN_A_TX_4_EN) {
1540 init_bit_shift = 7;
1541 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1542 } else if (w->reg == TAPAN_A_TX_5_EN) {
1543 init_bit_shift = 6;
1544 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1545 } else {
1546 pr_err("%s: Error, invalid adc register\n", __func__);
1547 return -EINVAL;
1548 }
1549
1550 switch (event) {
1551 case SND_SOC_DAPM_PRE_PMU:
1552 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1553 1 << init_bit_shift);
1554 break;
1555 case SND_SOC_DAPM_POST_PMU:
1556
1557 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1558
1559 break;
1560 }
1561 return 0;
1562}
1563
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001564static int tapan_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
1565 struct snd_kcontrol *kcontrol, int event)
1566{
1567 struct snd_soc_codec *codec = w->codec;
1568 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1569
1570 dev_dbg(codec->dev, "%s: %d\n", __func__, event);
1571
1572 switch (event) {
1573 case SND_SOC_DAPM_PRE_PMU:
1574 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1575 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
1576 WCD9XXX_BANDGAP_AUDIO_MODE);
1577 /* AUX PGA requires RCO or MCLK */
1578 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
1579 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
1580 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
1581 break;
1582
1583 case SND_SOC_DAPM_POST_PMD:
1584 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1585 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
1586 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
1587 WCD9XXX_BANDGAP_AUDIO_MODE);
1588 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
1589 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
1590 break;
1591 }
1592 return 0;
1593}
1594
1595static int tapan_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1596 struct snd_kcontrol *kcontrol, int event)
1597{
1598 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001599 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001600 u16 lineout_gain_reg;
1601
1602 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
1603
1604 switch (w->shift) {
1605 case 0:
1606 lineout_gain_reg = TAPAN_A_RX_LINE_1_GAIN;
1607 break;
1608 case 1:
1609 lineout_gain_reg = TAPAN_A_RX_LINE_2_GAIN;
1610 break;
1611 default:
1612 pr_err("%s: Error, incorrect lineout register value\n",
1613 __func__);
1614 return -EINVAL;
1615 }
1616
1617 switch (event) {
1618 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001619 break;
1620 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001621 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1622 WCD9XXX_CLSH_STATE_LO,
1623 WCD9XXX_CLSH_REQ_ENABLE,
1624 WCD9XXX_CLSH_EVENT_POST_PA);
1625 dev_dbg(codec->dev, "%s: sleeping 3 ms after %s PA turn on\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001626 __func__, w->name);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001627 usleep_range(3000, 3010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001628 break;
1629 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001630 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1631 WCD9XXX_CLSH_STATE_LO,
1632 WCD9XXX_CLSH_REQ_DISABLE,
1633 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001634 break;
1635 }
1636 return 0;
1637}
1638
1639static int tapan_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
1640 struct snd_kcontrol *kcontrol, int event)
1641{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001642 struct snd_soc_codec *codec = w->codec;
1643 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1644
1645 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
1646 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1647 switch (event) {
1648 case SND_SOC_DAPM_PRE_PMU:
1649 tapan->spkr_pa_widget_on = true;
1650 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
1651 break;
1652 case SND_SOC_DAPM_POST_PMD:
1653 tapan->spkr_pa_widget_on = false;
1654 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x00);
1655 break;
1656 }
1657 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001658 return 0;
1659}
1660
1661static int tapan_codec_enable_dmic(struct snd_soc_dapm_widget *w,
1662 struct snd_kcontrol *kcontrol, int event)
1663{
1664 struct snd_soc_codec *codec = w->codec;
1665 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1666 u8 dmic_clk_en;
1667 u16 dmic_clk_reg;
1668 s32 *dmic_clk_cnt;
1669 unsigned int dmic;
1670 int ret;
1671
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001672 ret = kstrtouint(strpbrk(w->name, "1234"), 10, &dmic);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001673 if (ret < 0) {
1674 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
1675 return -EINVAL;
1676 }
1677
1678 switch (dmic) {
1679 case 1:
1680 case 2:
1681 dmic_clk_en = 0x01;
1682 dmic_clk_cnt = &(tapan->dmic_1_2_clk_cnt);
1683 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1684 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
1685 __func__, event, dmic, *dmic_clk_cnt);
1686
1687 break;
1688
1689 case 3:
1690 case 4:
1691 dmic_clk_en = 0x10;
1692 dmic_clk_cnt = &(tapan->dmic_3_4_clk_cnt);
1693 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1694
1695 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
1696 __func__, event, dmic, *dmic_clk_cnt);
1697 break;
1698
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001699 default:
1700 pr_err("%s: Invalid DMIC Selection\n", __func__);
1701 return -EINVAL;
1702 }
1703
1704 switch (event) {
1705 case SND_SOC_DAPM_PRE_PMU:
1706
1707 (*dmic_clk_cnt)++;
1708 if (*dmic_clk_cnt == 1)
1709 snd_soc_update_bits(codec, dmic_clk_reg,
1710 dmic_clk_en, dmic_clk_en);
1711
1712 break;
1713 case SND_SOC_DAPM_POST_PMD:
1714
1715 (*dmic_clk_cnt)--;
1716 if (*dmic_clk_cnt == 0)
1717 snd_soc_update_bits(codec, dmic_clk_reg,
1718 dmic_clk_en, 0);
1719 break;
1720 }
1721 return 0;
1722}
1723
1724static int tapan_codec_enable_anc(struct snd_soc_dapm_widget *w,
1725 struct snd_kcontrol *kcontrol, int event)
1726{
1727 struct snd_soc_codec *codec = w->codec;
1728 const char *filename;
1729 const struct firmware *fw;
1730 int i;
1731 int ret;
1732 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05301733 struct wcd9xxx_anc_header *anc_head;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001734 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1735 u32 anc_writes_size = 0;
1736 int anc_size_remaining;
1737 u32 *anc_ptr;
1738 u16 reg;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001739 u8 mask, val, old_val;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001740
1741 dev_dbg(codec->dev, "%s %d\n", __func__, event);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001742 if (tapan->anc_func == 0)
1743 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001744 switch (event) {
1745 case SND_SOC_DAPM_PRE_PMU:
1746
1747 filename = "wcd9306/wcd9306_anc.bin";
1748
1749 ret = request_firmware(&fw, filename, codec->dev);
1750 if (ret != 0) {
1751 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
1752 ret);
1753 return -ENODEV;
1754 }
1755
Simmi Pateriyadf675e92013-04-05 01:15:54 +05301756 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001757 dev_err(codec->dev, "Not enough data\n");
1758 release_firmware(fw);
1759 return -ENOMEM;
1760 }
1761
1762 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05301763 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
1764 anc_ptr = (u32 *)((u32)fw->data +
1765 sizeof(struct wcd9xxx_anc_header));
1766 anc_size_remaining = fw->size -
1767 sizeof(struct wcd9xxx_anc_header);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001768 num_anc_slots = anc_head->num_anc_slots;
1769
1770 if (tapan->anc_slot >= num_anc_slots) {
1771 dev_err(codec->dev, "Invalid ANC slot selected\n");
1772 release_firmware(fw);
1773 return -EINVAL;
1774 }
1775
1776 for (i = 0; i < num_anc_slots; i++) {
1777
1778 if (anc_size_remaining < TAPAN_PACKED_REG_SIZE) {
1779 dev_err(codec->dev, "Invalid register format\n");
1780 release_firmware(fw);
1781 return -EINVAL;
1782 }
1783 anc_writes_size = (u32)(*anc_ptr);
1784 anc_size_remaining -= sizeof(u32);
1785 anc_ptr += 1;
1786
1787 if (anc_writes_size * TAPAN_PACKED_REG_SIZE
1788 > anc_size_remaining) {
1789 dev_err(codec->dev, "Invalid register format\n");
1790 release_firmware(fw);
1791 return -ENOMEM;
1792 }
1793
1794 if (tapan->anc_slot == i)
1795 break;
1796
1797 anc_size_remaining -= (anc_writes_size *
1798 TAPAN_PACKED_REG_SIZE);
1799 anc_ptr += anc_writes_size;
1800 }
1801 if (i == num_anc_slots) {
1802 dev_err(codec->dev, "Selected ANC slot not present\n");
1803 release_firmware(fw);
1804 return -ENOMEM;
1805 }
1806
1807 for (i = 0; i < anc_writes_size; i++) {
1808 TAPAN_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
1809 mask, val);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001810 old_val = snd_soc_read(codec, reg);
1811 snd_soc_write(codec, reg, (old_val & ~mask) |
1812 (val & mask));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001813 }
1814 release_firmware(fw);
1815
1816 break;
1817 case SND_SOC_DAPM_POST_PMD:
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001818 msleep(40);
1819 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
1820 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
1821 msleep(20);
1822 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001823 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001824 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001825 break;
1826 }
1827 return 0;
1828}
1829
1830static int tapan_codec_enable_micbias(struct snd_soc_dapm_widget *w,
1831 struct snd_kcontrol *kcontrol, int event)
1832{
1833 struct snd_soc_codec *codec = w->codec;
1834 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1835 u16 micb_int_reg;
1836 u8 cfilt_sel_val = 0;
1837 char *internal1_text = "Internal1";
1838 char *internal2_text = "Internal2";
1839 char *internal3_text = "Internal3";
1840 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
1841
1842 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1843 switch (w->reg) {
1844 case TAPAN_A_MICB_1_CTL:
1845 micb_int_reg = TAPAN_A_MICB_1_INT_RBIAS;
1846 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias1_cfilt_sel;
1847 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
1848 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
1849 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
1850 break;
1851 case TAPAN_A_MICB_2_CTL:
1852 micb_int_reg = TAPAN_A_MICB_2_INT_RBIAS;
1853 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias2_cfilt_sel;
1854 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
1855 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
1856 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
1857 break;
1858 case TAPAN_A_MICB_3_CTL:
1859 micb_int_reg = TAPAN_A_MICB_3_INT_RBIAS;
1860 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias3_cfilt_sel;
1861 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
1862 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
1863 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
1864 break;
1865 default:
1866 pr_err("%s: Error, invalid micbias register\n", __func__);
1867 return -EINVAL;
1868 }
1869
1870 switch (event) {
1871 case SND_SOC_DAPM_PRE_PMU:
1872 /* Let MBHC module know so micbias switch to be off */
1873 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
1874
1875 /* Get cfilt */
1876 wcd9xxx_resmgr_cfilt_get(&tapan->resmgr, cfilt_sel_val);
1877
1878 if (strnstr(w->name, internal1_text, 30))
1879 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
1880 else if (strnstr(w->name, internal2_text, 30))
1881 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
1882 else if (strnstr(w->name, internal3_text, 30))
1883 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
1884
1885 break;
1886 case SND_SOC_DAPM_POST_PMU:
1887 usleep_range(20000, 20000);
1888 /* Let MBHC module know so micbias is on */
1889 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_on);
1890 break;
1891 case SND_SOC_DAPM_POST_PMD:
1892 /* Let MBHC module know so micbias switch to be off */
1893 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
1894
1895 if (strnstr(w->name, internal1_text, 30))
1896 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
1897 else if (strnstr(w->name, internal2_text, 30))
1898 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
1899 else if (strnstr(w->name, internal3_text, 30))
1900 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
1901
1902 /* Put cfilt */
1903 wcd9xxx_resmgr_cfilt_put(&tapan->resmgr, cfilt_sel_val);
1904 break;
1905 }
1906
1907 return 0;
1908}
1909
1910static void tx_hpf_corner_freq_callback(struct work_struct *work)
1911{
1912 struct delayed_work *hpf_delayed_work;
1913 struct hpf_work *hpf_work;
1914 struct tapan_priv *tapan;
1915 struct snd_soc_codec *codec;
1916 u16 tx_mux_ctl_reg;
1917 u8 hpf_cut_of_freq;
1918
1919 hpf_delayed_work = to_delayed_work(work);
1920 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
1921 tapan = hpf_work->tapan;
1922 codec = hpf_work->tapan->codec;
1923 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
1924
1925 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL +
1926 (hpf_work->decimator - 1) * 8;
1927
1928 dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
1929 __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
1930
1931 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
1932}
1933
1934#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
1935#define CF_MIN_3DB_4HZ 0x0
1936#define CF_MIN_3DB_75HZ 0x1
1937#define CF_MIN_3DB_150HZ 0x2
1938
1939static int tapan_codec_enable_dec(struct snd_soc_dapm_widget *w,
1940 struct snd_kcontrol *kcontrol, int event)
1941{
1942 struct snd_soc_codec *codec = w->codec;
1943 unsigned int decimator;
1944 char *dec_name = NULL;
1945 char *widget_name = NULL;
1946 char *temp;
1947 int ret = 0;
1948 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
1949 u8 dec_hpf_cut_of_freq;
1950 int offset;
1951
1952 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1953
1954 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1955 if (!widget_name)
1956 return -ENOMEM;
1957 temp = widget_name;
1958
1959 dec_name = strsep(&widget_name, " ");
1960 widget_name = temp;
1961 if (!dec_name) {
1962 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1963 ret = -EINVAL;
1964 goto out;
1965 }
1966
1967 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
1968 if (ret < 0) {
1969 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1970 ret = -EINVAL;
1971 goto out;
1972 }
1973
1974 dev_dbg(codec->dev, "%s(): widget = %s dec_name = %s decimator = %u\n",
1975 __func__, w->name, dec_name, decimator);
1976
1977 if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
1978 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B1_CTL;
1979 offset = 0;
1980 } else if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
1981 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B2_CTL;
1982 offset = 8;
1983 } else {
1984 pr_err("%s: Error, incorrect dec\n", __func__);
1985 ret = -EINVAL;
1986 goto out;
1987 }
1988
1989 tx_vol_ctl_reg = TAPAN_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
1990 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1991
1992 switch (event) {
1993 case SND_SOC_DAPM_PRE_PMU:
1994
1995 /* Enableable TX digital mute */
1996 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
1997
1998 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
1999 1 << w->shift);
2000 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2001
2002 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2003
2004 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2005
2006 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2007 dec_hpf_cut_of_freq;
2008
2009 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2010
2011 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2012 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2013 CF_MIN_3DB_150HZ << 4);
2014 }
2015
2016 /* enable HPF */
2017 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2018
2019 break;
2020
2021 case SND_SOC_DAPM_POST_PMU:
2022
2023 /* Disable TX digital mute */
2024 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2025
2026 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2027 CF_MIN_3DB_150HZ) {
2028
2029 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2030 msecs_to_jiffies(300));
2031 }
2032 /* apply the digital gain after the decimator is enabled*/
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002033 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002034 snd_soc_write(codec,
2035 tx_digital_gain_reg[w->shift + offset],
2036 snd_soc_read(codec,
2037 tx_digital_gain_reg[w->shift + offset])
2038 );
2039
2040 break;
2041
2042 case SND_SOC_DAPM_PRE_PMD:
2043
2044 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2045 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2046 break;
2047
2048 case SND_SOC_DAPM_POST_PMD:
2049
2050 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2051 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2052 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2053
2054 break;
2055 }
2056out:
2057 kfree(widget_name);
2058 return ret;
2059}
2060
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002061static int tapan_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2062 struct snd_kcontrol *kcontrol, int event)
2063{
2064 struct snd_soc_codec *codec = w->codec;
2065 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2066
2067 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
2068
2069 switch (event) {
2070 case SND_SOC_DAPM_PRE_PMU:
2071
2072 if (spkr_drv_wrnd > 0) {
2073 WARN_ON(!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2074 0x80));
2075 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2076 0x00);
2077 }
2078 if (TAPAN_IS_1_0(core->version))
2079 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2080 0x24, 0x00);
2081 break;
2082 case SND_SOC_DAPM_POST_PMD:
2083 if (TAPAN_IS_1_0(core->version))
2084 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2085 0x24, 0x24);
2086 if (spkr_drv_wrnd > 0) {
2087 WARN_ON(!!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2088 0x80));
2089 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2090 0x80);
2091 }
2092 break;
2093 }
2094 return 0;
2095}
2096
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002097static int tapan_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
2098 struct snd_kcontrol *kcontrol, int event)
2099{
2100 struct snd_soc_codec *codec = w->codec;
2101
2102 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
2103
2104 switch (event) {
2105 case SND_SOC_DAPM_PRE_PMU:
2106 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2107 1 << w->shift, 1 << w->shift);
2108 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2109 1 << w->shift, 0x0);
2110 break;
2111 case SND_SOC_DAPM_POST_PMU:
2112 /* apply the digital gain after the interpolator is enabled*/
2113 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2114 snd_soc_write(codec,
2115 rx_digital_gain_reg[w->shift],
2116 snd_soc_read(codec,
2117 rx_digital_gain_reg[w->shift])
2118 );
2119 break;
2120 }
2121 return 0;
2122}
2123
2124static int tapan_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2125 struct snd_kcontrol *kcontrol, int event)
2126{
2127 switch (event) {
2128 case SND_SOC_DAPM_POST_PMU:
2129 case SND_SOC_DAPM_POST_PMD:
2130 usleep_range(1000, 1000);
2131 break;
2132 }
2133 return 0;
2134}
2135
2136static int tapan_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2137 struct snd_kcontrol *kcontrol, int event)
2138{
2139 struct snd_soc_codec *codec = w->codec;
2140 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2141
2142 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2143
2144 switch (event) {
2145 case SND_SOC_DAPM_PRE_PMU:
2146 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
2147 break;
2148 case SND_SOC_DAPM_POST_PMD:
2149 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
2150 break;
2151 }
2152 return 0;
2153}
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002154
2155
2156static int tapan_hphl_dac_event(struct snd_soc_dapm_widget *w,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002157 struct snd_kcontrol *kcontrol, int event)
2158{
2159 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002160 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002161
2162 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2163
2164 switch (event) {
2165 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002166 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2167 0x02, 0x02);
2168 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2169 WCD9XXX_CLSH_STATE_HPHL,
2170 WCD9XXX_CLSH_REQ_ENABLE,
2171 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002172 break;
2173 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002174 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2175 0x02, 0x00);
2176 }
2177 return 0;
2178}
2179
2180static int tapan_hphr_dac_event(struct snd_soc_dapm_widget *w,
2181 struct snd_kcontrol *kcontrol, int event)
2182{
2183 struct snd_soc_codec *codec = w->codec;
2184 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
2185
2186 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2187
2188 switch (event) {
2189 case SND_SOC_DAPM_PRE_PMU:
2190 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2191 0x04, 0x04);
2192 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2193 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2194 WCD9XXX_CLSH_STATE_HPHR,
2195 WCD9XXX_CLSH_REQ_ENABLE,
2196 WCD9XXX_CLSH_EVENT_PRE_DAC);
2197 break;
2198 case SND_SOC_DAPM_POST_PMD:
2199 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2200 0x04, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002201 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2202 break;
2203 }
2204 return 0;
2205}
2206
2207static int tapan_hph_pa_event(struct snd_soc_dapm_widget *w,
2208 struct snd_kcontrol *kcontrol, int event)
2209{
2210 struct snd_soc_codec *codec = w->codec;
2211 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2212 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002213 u8 req_clsh_state;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002214
2215 dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
2216 if (w->shift == 5) {
Patrick Lai6ef05902013-03-16 18:14:16 -07002217 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
2218 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002219 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
2220 } else if (w->shift == 4) {
2221 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
2222 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002223 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002224 } else {
2225 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
2226 return -EINVAL;
2227 }
2228
2229 switch (event) {
2230 case SND_SOC_DAPM_PRE_PMU:
2231 /* Let MBHC module know PA is turning on */
2232 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
2233 break;
2234
2235 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002236 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2237 req_clsh_state,
2238 WCD9XXX_CLSH_REQ_ENABLE,
2239 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002240
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002241
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002242 usleep_range(5000, 5010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002243 break;
2244
2245 case SND_SOC_DAPM_POST_PMD:
2246 /* Let MBHC module know PA turned off */
2247 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
2248
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002249 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2250 req_clsh_state,
2251 WCD9XXX_CLSH_REQ_DISABLE,
2252 WCD9XXX_CLSH_EVENT_POST_PA);
2253
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002254 dev_dbg(codec->dev, "%s: sleep 10 ms after %s PA disable.\n",
2255 __func__, w->name);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002256 usleep_range(5000, 5010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002257 break;
2258 }
2259 return 0;
2260}
2261
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002262static int tapan_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
2263 struct snd_kcontrol *kcontrol, int event)
2264{
2265 struct snd_soc_codec *codec = w->codec;
2266 int ret = 0;
2267
2268 switch (event) {
2269 case SND_SOC_DAPM_PRE_PMU:
2270 ret = tapan_hph_pa_event(w, kcontrol, event);
2271 if (w->shift == 4) {
2272 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2273 msleep(50);
2274 }
2275 break;
2276 case SND_SOC_DAPM_POST_PMU:
2277 if (w->shift == 4) {
2278 snd_soc_update_bits(codec,
2279 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x30);
2280 msleep(30);
2281 }
2282 ret = tapan_hph_pa_event(w, kcontrol, event);
2283 break;
2284 case SND_SOC_DAPM_PRE_PMD:
2285 if (w->shift == 5) {
2286 snd_soc_update_bits(codec,
2287 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x00);
2288 msleep(40);
2289 }
2290 if (w->shift == 5) {
2291 snd_soc_update_bits(codec,
2292 TAPAN_A_TX_7_MBHC_EN, 0x80, 00);
2293 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2294 }
2295 case SND_SOC_DAPM_POST_PMD:
2296 ret = tapan_hph_pa_event(w, kcontrol, event);
2297 break;
2298 }
2299 return ret;
2300}
2301
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002302static const struct snd_soc_dapm_widget tapan_dapm_i2s_widgets[] = {
2303 SND_SOC_DAPM_SUPPLY("I2S_CLK", TAPAN_A_CDC_CLK_I2S_CTL,
2304 4, 0, NULL, 0),
2305};
2306
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002307static int tapan_lineout_dac_event(struct snd_soc_dapm_widget *w,
2308 struct snd_kcontrol *kcontrol, int event)
2309{
2310 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002311 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002312
2313 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2314
2315 switch (event) {
2316 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002317 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2318 WCD9XXX_CLSH_STATE_LO,
2319 WCD9XXX_CLSH_REQ_ENABLE,
2320 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002321 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2322 break;
2323
2324 case SND_SOC_DAPM_POST_PMD:
2325 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2326 break;
2327 }
2328 return 0;
2329}
2330
2331static int tapan_spk_dac_event(struct snd_soc_dapm_widget *w,
2332 struct snd_kcontrol *kcontrol, int event)
2333{
2334 struct snd_soc_codec *codec = w->codec;
2335
2336 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2337 return 0;
2338}
2339
2340static const struct snd_soc_dapm_route audio_i2s_map[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002341 {"I2S_CLK", NULL, "CDC_CONN"},
2342 {"SLIM RX1", NULL, "I2S_CLK"},
2343 {"SLIM RX2", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002344
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002345 {"SLIM TX1 MUX", NULL, "I2S_CLK"},
2346 {"SLIM TX2 MUX", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002347};
2348
2349static const struct snd_soc_dapm_route audio_map[] = {
2350 /* SLIMBUS Connections */
2351 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
2352 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
2353 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
2354
2355 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
2356 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2357 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2358 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2359 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2360 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002361 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
2362 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2363 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2364 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2365 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2366 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002367 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
2368 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2369 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2370 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2371 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2372 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002373
2374 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002375 {"SLIM TX1 MUX", "DEC2", "DEC2 MUX"},
2376 {"SLIM TX1 MUX", "DEC3", "DEC3 MUX"},
2377 {"SLIM TX1 MUX", "DEC4", "DEC4 MUX"},
2378 {"SLIM TX1 MUX", "RMIX1", "RX1 MIX1"},
2379 {"SLIM TX1 MUX", "RMIX2", "RX2 MIX1"},
2380 {"SLIM TX1 MUX", "RMIX3", "RX3 MIX1"},
2381 {"SLIM TX1 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002382
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002383 {"SLIM TX2 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002384 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002385 {"SLIM TX2 MUX", "DEC3", "DEC3 MUX"},
2386 {"SLIM TX2 MUX", "DEC4", "DEC4 MUX"},
2387 {"SLIM TX2 MUX", "RMIX1", "RX1 MIX1"},
2388 {"SLIM TX2 MUX", "RMIX2", "RX2 MIX1"},
2389 {"SLIM TX2 MUX", "RMIX3", "RX3 MIX1"},
2390 {"SLIM TX2 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002391
2392 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
2393 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
2394 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
2395 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
2396 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002397
2398 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002399 {"SLIM TX4 MUX", "RMIX1", "RX1 MIX1"},
2400 {"SLIM TX4 MUX", "RMIX2", "RX2 MIX1"},
2401 {"SLIM TX4 MUX", "RMIX3", "RX3 MIX1"},
2402 {"SLIM TX4 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002403
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002404 {"SLIM TX5 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002405 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
2406 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
2407 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
2408 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002409
2410 /* Earpiece (RX MIX1) */
2411 {"EAR", NULL, "EAR PA"},
2412 {"EAR PA", NULL, "EAR_PA_MIXER"},
2413 {"EAR_PA_MIXER", NULL, "DAC1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002414 {"DAC1", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002415
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002416 {"ANC EAR", NULL, "ANC EAR PA"},
2417 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
2418 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
2419 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
2420
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002421 /* Headset (RX MIX1 and RX MIX2) */
2422 {"HEADPHONE", NULL, "HPHL"},
2423 {"HEADPHONE", NULL, "HPHR"},
2424
2425 {"HPHL", NULL, "HPHL_PA_MIXER"},
2426 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002427 {"HPHL DAC", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002428
2429 {"HPHR", NULL, "HPHR_PA_MIXER"},
2430 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002431 {"HPHR DAC", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002432
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002433 {"ANC HEADPHONE", NULL, "ANC HPHL"},
2434 {"ANC HEADPHONE", NULL, "ANC HPHR"},
2435
2436 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
2437 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
2438
2439 {"ANC1 MUX", "ADC1", "ADC1"},
2440 {"ANC1 MUX", "ADC2", "ADC2"},
2441 {"ANC1 MUX", "ADC3", "ADC3"},
2442 {"ANC1 MUX", "ADC4", "ADC4"},
2443 {"ANC1 MUX", "ADC5", "ADC5"},
2444 {"ANC1 MUX", "DMIC1", "DMIC1"},
2445 {"ANC1 MUX", "DMIC2", "DMIC2"},
2446 {"ANC1 MUX", "DMIC3", "DMIC3"},
2447 {"ANC1 MUX", "DMIC4", "DMIC4"},
2448 {"ANC2 MUX", "ADC1", "ADC1"},
2449 {"ANC2 MUX", "ADC2", "ADC2"},
2450 {"ANC2 MUX", "ADC3", "ADC3"},
2451 {"ANC2 MUX", "ADC4", "ADC4"},
2452 {"ANC2 MUX", "ADC5", "ADC5"},
2453 {"ANC2 MUX", "DMIC1", "DMIC1"},
2454 {"ANC2 MUX", "DMIC2", "DMIC2"},
2455 {"ANC2 MUX", "DMIC3", "DMIC3"},
2456 {"ANC2 MUX", "DMIC4", "DMIC4"},
2457
2458 {"ANC HPHR", NULL, "CDC_CONN"},
2459
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002460 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
2461 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002462 {"HPHR DAC", NULL, "RX2 CHAIN"},
2463
2464 {"LINEOUT1", NULL, "LINEOUT1 PA"},
2465 {"LINEOUT2", NULL, "LINEOUT2 PA"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002466 {"SPK_OUT", NULL, "SPK PA"},
2467
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002468 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
2469 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
2470
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002471 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
2472 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
2473
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002474 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
2475
2476 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002477 {"RDAC5 MUX", "DEM4", "RX4 MIX2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002478
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002479 {"LINEOUT2 DAC", NULL, "RDAC5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002480
2481 {"SPK PA", NULL, "SPK DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002482 {"SPK DAC", "Switch", "RX4 MIX2"},
2483 {"SPK DAC", NULL, "VDD_SPKDRV"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002484
2485 {"RX1 CHAIN", NULL, "RX1 MIX2"},
2486 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002487 {"CLASS_H_DSM MUX", "RX_HPHL", "RX1 CHAIN"},
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002488 {"RX1 MIX2", NULL, "ANC1 MUX"},
2489 {"RX2 MIX2", NULL, "ANC2 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002490
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002491 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2492 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002493
2494 {"RX1 MIX1", NULL, "COMP1_CLK"},
2495 {"RX2 MIX1", NULL, "COMP1_CLK"},
2496 {"RX3 MIX1", NULL, "COMP2_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002497
2498 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2499 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2500 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
2501 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2502 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
2503 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2504 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
2505 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2506 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002507 {"RX1 MIX2", NULL, "RX1 MIX1"},
2508 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
2509 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
2510 {"RX2 MIX2", NULL, "RX2 MIX1"},
2511 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
2512 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002513 {"RX4 MIX2", NULL, "RX4 MIX1"},
2514 {"RX4 MIX2", NULL, "RX4 MIX2 INP1"},
2515 {"RX4 MIX2", NULL, "RX4 MIX2 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002516
2517 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
2518 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
2519 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
2520 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
2521 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
2522 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002523 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
2524 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
2525 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
2526 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
2527 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
2528 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002529 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
2530 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
2531 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
2532 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
2533 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
2534 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002535
2536 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
2537 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
2538 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
2539 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
2540 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002541
2542 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2543 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
2544 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2545 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
2546 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002547 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2548 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2549 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
2550 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2551 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
2552 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002553 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2554 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
2555 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
2556 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
2557 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
2558 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002559 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2560 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
2561 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2562 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
2563 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002564 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
2565 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2566 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
2567 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2568 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
2569 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002570 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
2571 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2572 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
2573 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2574 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
2575 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002576 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
2577 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2578 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
2579 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2580 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
2581 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002582 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
2583 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2584 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
2585 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2586 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
2587 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002588 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
2589 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2590 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
2591 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2592 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
2593 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002594 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002595
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002596 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
2597 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
2598 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
2599 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002600 {"RX4 MIX2 INP1", "IIR1", "IIR1"},
2601 {"RX4 MIX2 INP2", "IIR1", "IIR1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002602
2603 /* Decimator Inputs */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002604 {"DEC1 MUX", "ADC1", "ADC1"},
2605 {"DEC1 MUX", "ADC2", "ADC2"},
2606 {"DEC1 MUX", "ADC3", "ADC3"},
2607 {"DEC1 MUX", "ADC4", "ADC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002608 {"DEC1 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002609 {"DEC1 MUX", "DMIC2", "DMIC2"},
2610 {"DEC1 MUX", "DMIC3", "DMIC3"},
2611 {"DEC1 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002612 {"DEC1 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002613
2614 {"DEC2 MUX", "ADC1", "ADC1"},
2615 {"DEC2 MUX", "ADC2", "ADC2"},
2616 {"DEC2 MUX", "ADC3", "ADC3"},
2617 {"DEC2 MUX", "ADC4", "ADC4"},
2618 {"DEC2 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002619 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002620 {"DEC2 MUX", "DMIC3", "DMIC3"},
2621 {"DEC2 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002622 {"DEC2 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002623
2624 {"DEC3 MUX", "ADC1", "ADC1"},
2625 {"DEC3 MUX", "ADC2", "ADC2"},
2626 {"DEC3 MUX", "ADC3", "ADC3"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002627 {"DEC3 MUX", "ADC4", "ADC4"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002628 {"DEC3 MUX", "ADC5", "ADC5"},
2629 {"DEC3 MUX", "DMIC1", "DMIC1"},
2630 {"DEC3 MUX", "DMIC2", "DMIC2"},
2631 {"DEC3 MUX", "DMIC3", "DMIC3"},
2632 {"DEC3 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002633 {"DEC3 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002634
2635 {"DEC4 MUX", "ADC1", "ADC1"},
2636 {"DEC4 MUX", "ADC2", "ADC2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002637 {"DEC4 MUX", "ADC3", "ADC3"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002638 {"DEC4 MUX", "ADC4", "ADC4"},
2639 {"DEC4 MUX", "ADC5", "ADC5"},
2640 {"DEC4 MUX", "DMIC1", "DMIC1"},
2641 {"DEC4 MUX", "DMIC2", "DMIC2"},
2642 {"DEC4 MUX", "DMIC3", "DMIC3"},
2643 {"DEC4 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002644 {"DEC4 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002645
2646 /* ADC Connections */
2647 {"ADC1", NULL, "AMIC1"},
2648 {"ADC2", NULL, "AMIC2"},
2649 {"ADC3", NULL, "AMIC3"},
2650 {"ADC4", NULL, "AMIC4"},
2651 {"ADC5", NULL, "AMIC5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002652
2653 /* AUX PGA Connections */
2654 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2655 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2656 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
2657 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2658 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002659 {"AUX_PGA_Left", NULL, "AMIC5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002660
2661 {"IIR1", NULL, "IIR1 INP1 MUX"},
2662 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2663 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
2664 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2665 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002666
2667 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
2668 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
2669 {"MIC BIAS1 External", NULL, "LDO_H"},
2670 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
2671 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
2672 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
2673 {"MIC BIAS2 External", NULL, "LDO_H"},
2674 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2675 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2676 {"MIC BIAS3 External", NULL, "LDO_H"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002677};
2678
2679static int tapan_readable(struct snd_soc_codec *ssc, unsigned int reg)
2680{
2681 return tapan_reg_readable[reg];
2682}
2683
2684static bool tapan_is_digital_gain_register(unsigned int reg)
2685{
2686 bool rtn = false;
2687 switch (reg) {
2688 case TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL:
2689 case TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL:
2690 case TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL:
2691 case TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL:
2692 case TAPAN_A_CDC_TX1_VOL_CTL_GAIN:
2693 case TAPAN_A_CDC_TX2_VOL_CTL_GAIN:
2694 case TAPAN_A_CDC_TX3_VOL_CTL_GAIN:
2695 case TAPAN_A_CDC_TX4_VOL_CTL_GAIN:
2696 rtn = true;
2697 break;
2698 default:
2699 break;
2700 }
2701 return rtn;
2702}
2703
2704static int tapan_volatile(struct snd_soc_codec *ssc, unsigned int reg)
2705{
2706 /* Registers lower than 0x100 are top level registers which can be
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002707 * written by the Tapan core driver.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002708 */
2709
2710 if ((reg >= TAPAN_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
2711 return 1;
2712
2713 /* IIR Coeff registers are not cacheable */
2714 if ((reg >= TAPAN_A_CDC_IIR1_COEF_B1_CTL) &&
2715 (reg <= TAPAN_A_CDC_IIR2_COEF_B2_CTL))
2716 return 1;
2717
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002718 /* ANC filter registers are not cacheable */
2719 if ((reg >= TAPAN_A_CDC_ANC1_IIR_B1_CTL) &&
2720 (reg <= TAPAN_A_CDC_ANC1_LPF_B2_CTL))
2721 return 1;
2722 if ((reg >= TAPAN_A_CDC_ANC2_IIR_B1_CTL) &&
2723 (reg <= TAPAN_A_CDC_ANC2_LPF_B2_CTL))
2724 return 1;
2725
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002726 /* Digital gain register is not cacheable so we have to write
2727 * the setting even it is the same
2728 */
2729 if (tapan_is_digital_gain_register(reg))
2730 return 1;
2731
2732 /* HPH status registers */
2733 if (reg == TAPAN_A_RX_HPH_L_STATUS || reg == TAPAN_A_RX_HPH_R_STATUS)
2734 return 1;
2735
2736 if (reg == TAPAN_A_MBHC_INSERT_DET_STATUS)
2737 return 1;
2738
2739 return 0;
2740}
2741
2742#define TAPAN_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
2743static int tapan_write(struct snd_soc_codec *codec, unsigned int reg,
2744 unsigned int value)
2745{
2746 int ret;
2747
2748 if (reg == SND_SOC_NOPM)
2749 return 0;
2750
2751 BUG_ON(reg > TAPAN_MAX_REGISTER);
2752
2753 if (!tapan_volatile(codec, reg)) {
2754 ret = snd_soc_cache_write(codec, reg, value);
2755 if (ret != 0)
2756 dev_err(codec->dev, "Cache write to %x failed: %d\n",
2757 reg, ret);
2758 }
2759
2760 return wcd9xxx_reg_write(codec->control_data, reg, value);
2761}
2762static unsigned int tapan_read(struct snd_soc_codec *codec,
2763 unsigned int reg)
2764{
2765 unsigned int val;
2766 int ret;
2767
2768 if (reg == SND_SOC_NOPM)
2769 return 0;
2770
2771 BUG_ON(reg > TAPAN_MAX_REGISTER);
2772
2773 if (!tapan_volatile(codec, reg) && tapan_readable(codec, reg) &&
2774 reg < codec->driver->reg_cache_size) {
2775 ret = snd_soc_cache_read(codec, reg, &val);
2776 if (ret >= 0) {
2777 return val;
2778 } else
2779 dev_err(codec->dev, "Cache read from %x failed: %d\n",
2780 reg, ret);
2781 }
2782
2783 val = wcd9xxx_reg_read(codec->control_data, reg);
2784 return val;
2785}
2786
2787static int tapan_startup(struct snd_pcm_substream *substream,
2788 struct snd_soc_dai *dai)
2789{
2790 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
2791 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
2792 __func__, substream->name, substream->stream);
2793 if ((tapan_core != NULL) &&
2794 (tapan_core->dev != NULL) &&
2795 (tapan_core->dev->parent != NULL))
2796 pm_runtime_get_sync(tapan_core->dev->parent);
2797
2798 return 0;
2799}
2800
2801static void tapan_shutdown(struct snd_pcm_substream *substream,
2802 struct snd_soc_dai *dai)
2803{
2804 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
2805 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
2806 __func__, substream->name, substream->stream);
2807 if ((tapan_core != NULL) &&
2808 (tapan_core->dev != NULL) &&
2809 (tapan_core->dev->parent != NULL)) {
2810 pm_runtime_mark_last_busy(tapan_core->dev->parent);
2811 pm_runtime_put(tapan_core->dev->parent);
2812 }
2813}
2814
2815int tapan_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
2816{
2817 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2818
2819 dev_dbg(codec->dev, "%s: mclk_enable = %u, dapm = %d\n", __func__,
2820 mclk_enable, dapm);
2821
2822 WCD9XXX_BCL_LOCK(&tapan->resmgr);
2823 if (mclk_enable) {
2824 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
2825 WCD9XXX_BANDGAP_AUDIO_MODE);
2826 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
2827 } else {
2828 /* Put clock and BG */
2829 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
2830 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
2831 WCD9XXX_BANDGAP_AUDIO_MODE);
2832 }
2833 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
2834
2835 return 0;
2836}
2837
2838static int tapan_set_dai_sysclk(struct snd_soc_dai *dai,
2839 int clk_id, unsigned int freq, int dir)
2840{
2841 dev_dbg(dai->codec->dev, "%s\n", __func__);
2842 return 0;
2843}
2844
2845static int tapan_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2846{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002847 u8 val = 0;
2848 struct snd_soc_codec *codec = dai->codec;
2849 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2850
2851 dev_dbg(codec->dev, "%s\n", __func__);
2852 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2853 case SND_SOC_DAIFMT_CBS_CFS:
2854 /* CPU is master */
2855 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
2856 if (dai->id == AIF1_CAP)
2857 snd_soc_update_bits(codec,
2858 TAPAN_A_CDC_CLK_I2S_CTL,
2859 TAPAN_I2S_MASTER_MODE_MASK, 0);
2860 else if (dai->id == AIF1_PB)
2861 snd_soc_update_bits(codec,
2862 TAPAN_A_CDC_CLK_I2S_CTL,
2863 TAPAN_I2S_MASTER_MODE_MASK, 0);
2864 }
2865 break;
2866 case SND_SOC_DAIFMT_CBM_CFM:
2867 /* CPU is slave */
2868 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
2869 val = TAPAN_I2S_MASTER_MODE_MASK;
2870 if (dai->id == AIF1_CAP)
2871 snd_soc_update_bits(codec,
2872 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
2873 else if (dai->id == AIF1_PB)
2874 snd_soc_update_bits(codec,
2875 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
2876 }
2877 break;
2878 default:
2879 return -EINVAL;
2880 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002881 return 0;
2882}
2883
2884static int tapan_set_channel_map(struct snd_soc_dai *dai,
2885 unsigned int tx_num, unsigned int *tx_slot,
2886 unsigned int rx_num, unsigned int *rx_slot)
2887
2888{
2889 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
2890 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
2891 if (!tx_slot && !rx_slot) {
2892 pr_err("%s: Invalid\n", __func__);
2893 return -EINVAL;
2894 }
2895 dev_dbg(dai->codec->dev, "%s(): dai_name = %s DAI-ID %x\n",
2896 __func__, dai->name, dai->id);
2897 dev_dbg(dai->codec->dev, "%s(): tx_ch %d rx_ch %d\n intf_type %d\n",
2898 __func__, tx_num, rx_num, tapan->intf_type);
2899
2900 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2901 wcd9xxx_init_slimslave(core, core->slim->laddr,
2902 tx_num, tx_slot, rx_num, rx_slot);
2903 return 0;
2904}
2905
2906static int tapan_get_channel_map(struct snd_soc_dai *dai,
2907 unsigned int *tx_num, unsigned int *tx_slot,
2908 unsigned int *rx_num, unsigned int *rx_slot)
2909
2910{
2911 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(dai->codec);
2912 u32 i = 0;
2913 struct wcd9xxx_ch *ch;
2914
2915 switch (dai->id) {
2916 case AIF1_PB:
2917 case AIF2_PB:
2918 case AIF3_PB:
2919 if (!rx_slot || !rx_num) {
2920 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
2921 __func__, (u32) rx_slot, (u32) rx_num);
2922 return -EINVAL;
2923 }
2924 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
2925 list) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002926 dev_dbg(dai->codec->dev, "%s: rx_slot[%d] %d, ch->ch_num %d\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002927 __func__, i, rx_slot[i], ch->ch_num);
2928 rx_slot[i++] = ch->ch_num;
2929 }
2930 dev_dbg(dai->codec->dev, "%s: rx_num %d\n", __func__, i);
2931 *rx_num = i;
2932 break;
2933 case AIF1_CAP:
2934 case AIF2_CAP:
2935 case AIF3_CAP:
2936 if (!tx_slot || !tx_num) {
2937 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
2938 __func__, (u32) tx_slot, (u32) tx_num);
2939 return -EINVAL;
2940 }
2941 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
2942 list) {
2943 dev_dbg(dai->codec->dev, "%s: tx_slot[%d] %d, ch->ch_num %d\n",
2944 __func__, i, tx_slot[i], ch->ch_num);
2945 tx_slot[i++] = ch->ch_num;
2946 }
2947 dev_dbg(dai->codec->dev, "%s: tx_num %d\n", __func__, i);
2948 *tx_num = i;
2949 break;
2950
2951 default:
2952 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
2953 break;
2954 }
2955
2956 return 0;
2957}
2958
2959static int tapan_set_interpolator_rate(struct snd_soc_dai *dai,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002960 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002961{
2962 u32 j;
2963 u8 rx_mix1_inp;
2964 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
2965 u16 rx_fs_reg;
2966 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
2967 struct snd_soc_codec *codec = dai->codec;
2968 struct wcd9xxx_ch *ch;
2969 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2970
2971 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
2972 /* for RX port starting from 16 instead of 10 like tabla */
2973 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
2974 TAPAN_TX_PORT_NUMBER;
2975 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002976 (rx_mix1_inp > RX_MIX1_INP_SEL_RX5)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002977 pr_err("%s: Invalid TAPAN_RX%u port. Dai ID is %d\n",
2978 __func__, rx_mix1_inp - 5 , dai->id);
2979 return -EINVAL;
2980 }
2981
2982 rx_mix_1_reg_1 = TAPAN_A_CDC_CONN_RX1_B1_CTL;
2983
2984 for (j = 0; j < NUM_INTERPOLATORS; j++) {
2985 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
2986
2987 rx_mix_1_reg_1_val = snd_soc_read(codec,
2988 rx_mix_1_reg_1);
2989 rx_mix_1_reg_2_val = snd_soc_read(codec,
2990 rx_mix_1_reg_2);
2991
2992 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
2993 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
2994 == rx_mix1_inp) ||
2995 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
2996
2997 rx_fs_reg = TAPAN_A_CDC_RX1_B5_CTL + 8 * j;
2998
2999 dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to RX%u\n",
3000 __func__, dai->id, j + 1);
3001
3002 dev_dbg(codec->dev, "%s: set RX%u sample rate to %u\n",
3003 __func__, j + 1, sample_rate);
3004
3005 snd_soc_update_bits(codec, rx_fs_reg,
3006 0xE0, rx_fs_rate_reg_val);
3007
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003008 if (comp_rx_path[j] < COMPANDER_MAX)
3009 tapan->comp_fs[comp_rx_path[j]]
3010 = compander_fs;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003011 }
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003012 if (j <= 1)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003013 rx_mix_1_reg_1 += 3;
3014 else
3015 rx_mix_1_reg_1 += 2;
3016 }
3017 }
3018 return 0;
3019}
3020
3021static int tapan_set_decimator_rate(struct snd_soc_dai *dai,
3022 u8 tx_fs_rate_reg_val, u32 sample_rate)
3023{
3024 struct snd_soc_codec *codec = dai->codec;
3025 struct wcd9xxx_ch *ch;
3026 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3027 u32 tx_port;
3028 u16 tx_port_reg, tx_fs_reg;
3029 u8 tx_port_reg_val;
3030 s8 decimator;
3031
3032 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3033
3034 tx_port = ch->port + 1;
3035 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
3036 __func__, dai->id, tx_port);
3037
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003038 if ((tx_port < 1) || (tx_port > TAPAN_SLIM_CODEC_TX_PORTS)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003039 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
3040 __func__, tx_port, dai->id);
3041 return -EINVAL;
3042 }
3043
3044 tx_port_reg = TAPAN_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
3045 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
3046
3047 decimator = 0;
3048
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003049 tx_port_reg_val = tx_port_reg_val & 0x0F;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003050
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003051 if ((tx_port_reg_val >= 0x8) &&
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003052 (tx_port_reg_val <= 0x11)) {
3053
3054 decimator = (tx_port_reg_val - 0x8) + 1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003055 }
3056
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003057
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003058 if (decimator) { /* SLIM_TX port has a DEC as input */
3059
3060 tx_fs_reg = TAPAN_A_CDC_TX1_CLK_FS_CTL +
3061 8 * (decimator - 1);
3062
3063 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
3064 __func__, decimator, tx_port, sample_rate);
3065
3066 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
3067 tx_fs_rate_reg_val);
3068
3069 } else {
3070 if ((tx_port_reg_val >= 0x1) &&
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003071 (tx_port_reg_val <= 0x4)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003072
3073 dev_dbg(codec->dev, "%s: RMIX%u going to SLIM TX%u\n",
3074 __func__, tx_port_reg_val, tx_port);
3075
3076 } else if ((tx_port_reg_val >= 0x8) &&
3077 (tx_port_reg_val <= 0x11)) {
3078
3079 pr_err("%s: ERROR: Should not be here\n",
3080 __func__);
3081 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
3082 __func__, tx_port);
3083 return -EINVAL;
3084
3085 } else if (tx_port_reg_val == 0) {
3086 dev_dbg(codec->dev, "%s: no signal to SLIM TX%u\n",
3087 __func__, tx_port);
3088 } else {
3089 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
3090 __func__, tx_port);
3091 pr_err("%s: ERROR: wrong signal = %u\n",
3092 __func__, tx_port_reg_val);
3093 return -EINVAL;
3094 }
3095 }
3096 }
3097 return 0;
3098}
3099
3100static int tapan_hw_params(struct snd_pcm_substream *substream,
3101 struct snd_pcm_hw_params *params,
3102 struct snd_soc_dai *dai)
3103{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003104 struct snd_soc_codec *codec = dai->codec;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003105 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3106 u8 tx_fs_rate, rx_fs_rate;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003107 u32 compander_fs;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003108 int ret;
3109
3110 dev_dbg(dai->codec->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
3111 __func__, dai->name, dai->id,
3112 params_rate(params), params_channels(params));
3113
3114 switch (params_rate(params)) {
3115 case 8000:
3116 tx_fs_rate = 0x00;
3117 rx_fs_rate = 0x00;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003118 compander_fs = COMPANDER_FS_8KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003119 break;
3120 case 16000:
3121 tx_fs_rate = 0x01;
3122 rx_fs_rate = 0x20;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003123 compander_fs = COMPANDER_FS_16KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003124 break;
3125 case 32000:
3126 tx_fs_rate = 0x02;
3127 rx_fs_rate = 0x40;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003128 compander_fs = COMPANDER_FS_32KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003129 break;
3130 case 48000:
3131 tx_fs_rate = 0x03;
3132 rx_fs_rate = 0x60;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003133 compander_fs = COMPANDER_FS_48KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003134 break;
3135 case 96000:
3136 tx_fs_rate = 0x04;
3137 rx_fs_rate = 0x80;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003138 compander_fs = COMPANDER_FS_96KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003139 break;
3140 case 192000:
3141 tx_fs_rate = 0x05;
3142 rx_fs_rate = 0xA0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003143 compander_fs = COMPANDER_FS_192KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003144 break;
3145 default:
3146 pr_err("%s: Invalid sampling rate %d\n", __func__,
3147 params_rate(params));
3148 return -EINVAL;
3149 }
3150
3151 switch (substream->stream) {
3152 case SNDRV_PCM_STREAM_CAPTURE:
3153 ret = tapan_set_decimator_rate(dai, tx_fs_rate,
3154 params_rate(params));
3155 if (ret < 0) {
3156 pr_err("%s: set decimator rate failed %d\n", __func__,
3157 ret);
3158 return ret;
3159 }
3160
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003161 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3162 switch (params_format(params)) {
3163 case SNDRV_PCM_FORMAT_S16_LE:
3164 snd_soc_update_bits(codec,
3165 TAPAN_A_CDC_CLK_I2S_CTL,
3166 0x20, 0x20);
3167 break;
3168 case SNDRV_PCM_FORMAT_S32_LE:
3169 snd_soc_update_bits(codec,
3170 TAPAN_A_CDC_CLK_I2S_CTL,
3171 0x20, 0x00);
3172 break;
3173 default:
3174 pr_err("invalid format\n");
3175 break;
3176 }
3177 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3178 0x07, tx_fs_rate);
3179 } else {
3180 tapan->dai[dai->id].rate = params_rate(params);
3181 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003182 break;
3183
3184 case SNDRV_PCM_STREAM_PLAYBACK:
3185 ret = tapan_set_interpolator_rate(dai, rx_fs_rate,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003186 compander_fs,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003187 params_rate(params));
3188 if (ret < 0) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003189 dev_err(codec->dev, "%s: set decimator rate failed %d\n",
3190 __func__, ret);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003191 return ret;
3192 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003193 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3194 switch (params_format(params)) {
3195 case SNDRV_PCM_FORMAT_S16_LE:
3196 snd_soc_update_bits(codec,
3197 TAPAN_A_CDC_CLK_I2S_CTL,
3198 0x20, 0x20);
3199 break;
3200 case SNDRV_PCM_FORMAT_S32_LE:
3201 snd_soc_update_bits(codec,
3202 TAPAN_A_CDC_CLK_I2S_CTL,
3203 0x20, 0x00);
3204 break;
3205 default:
3206 dev_err(codec->dev, "invalid format\n");
3207 break;
3208 }
3209 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3210 0x03, (rx_fs_rate >> 0x05));
3211 } else {
3212 switch (params_format(params)) {
3213 case SNDRV_PCM_FORMAT_S16_LE:
3214 snd_soc_update_bits(codec,
3215 TAPAN_A_CDC_CONN_RX_SB_B1_CTL,
3216 0xFF, 0xAA);
3217 snd_soc_update_bits(codec,
3218 TAPAN_A_CDC_CONN_RX_SB_B2_CTL,
3219 0xFF, 0x2A);
3220 tapan->dai[dai->id].bit_width = 16;
3221 break;
3222 case SNDRV_PCM_FORMAT_S24_LE:
3223 snd_soc_update_bits(codec,
3224 TAPAN_A_CDC_CONN_RX_SB_B1_CTL,
3225 0xFF, 0x00);
3226 snd_soc_update_bits(codec,
3227 TAPAN_A_CDC_CONN_RX_SB_B2_CTL,
3228 0xFF, 0x00);
3229 tapan->dai[dai->id].bit_width = 24;
3230 break;
3231 default:
3232 dev_err(codec->dev, "Invalid format\n");
3233 break;
3234 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003235 tapan->dai[dai->id].rate = params_rate(params);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003236 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003237 break;
3238 default:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003239 dev_err(codec->dev, "%s: Invalid stream type %d\n", __func__,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003240 substream->stream);
3241 return -EINVAL;
3242 }
3243
3244 return 0;
3245}
3246
3247static struct snd_soc_dai_ops tapan_dai_ops = {
3248 .startup = tapan_startup,
3249 .shutdown = tapan_shutdown,
3250 .hw_params = tapan_hw_params,
3251 .set_sysclk = tapan_set_dai_sysclk,
3252 .set_fmt = tapan_set_dai_fmt,
3253 .set_channel_map = tapan_set_channel_map,
3254 .get_channel_map = tapan_get_channel_map,
3255};
3256
3257static struct snd_soc_dai_driver tapan_dai[] = {
3258 {
3259 .name = "tapan_rx1",
3260 .id = AIF1_PB,
3261 .playback = {
3262 .stream_name = "AIF1 Playback",
3263 .rates = WCD9306_RATES,
3264 .formats = TAPAN_FORMATS,
3265 .rate_max = 192000,
3266 .rate_min = 8000,
3267 .channels_min = 1,
3268 .channels_max = 2,
3269 },
3270 .ops = &tapan_dai_ops,
3271 },
3272 {
3273 .name = "tapan_tx1",
3274 .id = AIF1_CAP,
3275 .capture = {
3276 .stream_name = "AIF1 Capture",
3277 .rates = WCD9306_RATES,
3278 .formats = TAPAN_FORMATS,
3279 .rate_max = 192000,
3280 .rate_min = 8000,
3281 .channels_min = 1,
3282 .channels_max = 4,
3283 },
3284 .ops = &tapan_dai_ops,
3285 },
3286 {
3287 .name = "tapan_rx2",
3288 .id = AIF2_PB,
3289 .playback = {
3290 .stream_name = "AIF2 Playback",
3291 .rates = WCD9306_RATES,
3292 .formats = TAPAN_FORMATS,
3293 .rate_min = 8000,
3294 .rate_max = 192000,
3295 .channels_min = 1,
3296 .channels_max = 2,
3297 },
3298 .ops = &tapan_dai_ops,
3299 },
3300 {
3301 .name = "tapan_tx2",
3302 .id = AIF2_CAP,
3303 .capture = {
3304 .stream_name = "AIF2 Capture",
3305 .rates = WCD9306_RATES,
3306 .formats = TAPAN_FORMATS,
3307 .rate_max = 192000,
3308 .rate_min = 8000,
3309 .channels_min = 1,
3310 .channels_max = 4,
3311 },
3312 .ops = &tapan_dai_ops,
3313 },
3314 {
3315 .name = "tapan_tx3",
3316 .id = AIF3_CAP,
3317 .capture = {
3318 .stream_name = "AIF3 Capture",
3319 .rates = WCD9306_RATES,
3320 .formats = TAPAN_FORMATS,
3321 .rate_max = 48000,
3322 .rate_min = 8000,
3323 .channels_min = 1,
3324 .channels_max = 2,
3325 },
3326 .ops = &tapan_dai_ops,
3327 },
3328 {
3329 .name = "tapan_rx3",
3330 .id = AIF3_PB,
3331 .playback = {
3332 .stream_name = "AIF3 Playback",
3333 .rates = WCD9306_RATES,
3334 .formats = TAPAN_FORMATS,
3335 .rate_min = 8000,
3336 .rate_max = 192000,
3337 .channels_min = 1,
3338 .channels_max = 2,
3339 },
3340 .ops = &tapan_dai_ops,
3341 },
3342};
3343
3344static struct snd_soc_dai_driver tapan_i2s_dai[] = {
3345 {
3346 .name = "tapan_i2s_rx1",
3347 .id = AIF1_PB,
3348 .playback = {
3349 .stream_name = "AIF1 Playback",
3350 .rates = WCD9306_RATES,
3351 .formats = TAPAN_FORMATS,
3352 .rate_max = 192000,
3353 .rate_min = 8000,
3354 .channels_min = 1,
3355 .channels_max = 4,
3356 },
3357 .ops = &tapan_dai_ops,
3358 },
3359 {
3360 .name = "tapan_i2s_tx1",
3361 .id = AIF1_CAP,
3362 .capture = {
3363 .stream_name = "AIF1 Capture",
3364 .rates = WCD9306_RATES,
3365 .formats = TAPAN_FORMATS,
3366 .rate_max = 192000,
3367 .rate_min = 8000,
3368 .channels_min = 1,
3369 .channels_max = 4,
3370 },
3371 .ops = &tapan_dai_ops,
3372 },
3373};
3374
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003375static int tapan_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
3376 bool up)
3377{
3378 int ret = 0;
3379 struct wcd9xxx_ch *ch;
3380
3381 if (up) {
3382 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
3383 ret = wcd9xxx_get_slave_port(ch->ch_num);
3384 if (ret < 0) {
3385 pr_debug("%s: Invalid slave port ID: %d\n",
3386 __func__, ret);
3387 ret = -EINVAL;
3388 } else {
3389 set_bit(ret, &dai->ch_mask);
3390 }
3391 }
3392 } else {
3393 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
3394 msecs_to_jiffies(
3395 TAPAN_SLIM_CLOSE_TIMEOUT));
3396 if (!ret) {
3397 pr_debug("%s: Slim close tx/rx wait timeout\n",
3398 __func__);
3399 ret = -ETIMEDOUT;
3400 } else {
3401 ret = 0;
3402 }
3403 }
3404 return ret;
3405}
3406
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003407static int tapan_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
3408 struct snd_kcontrol *kcontrol,
3409 int event)
3410{
3411 struct wcd9xxx *core;
3412 struct snd_soc_codec *codec = w->codec;
3413 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003414 int ret = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003415 struct wcd9xxx_codec_dai_data *dai;
3416
3417 core = dev_get_drvdata(codec->dev->parent);
3418
3419 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
3420 __func__, w->codec->name);
3421 dev_dbg(codec->dev, "%s: num_dai %d stream name %s event %d\n",
3422 __func__, w->codec->num_dai, w->sname, event);
3423
3424 /* Execute the callback only if interface type is slimbus */
3425 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3426 return 0;
3427
3428 dai = &tapan_p->dai[w->shift];
3429 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
3430 __func__, w->name, w->shift, event);
3431
3432 switch (event) {
3433 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003434 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003435 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
3436 dai->rate, dai->bit_width,
3437 &dai->grph);
3438 break;
3439 case SND_SOC_DAPM_POST_PMD:
3440 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
3441 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003442 ret = tapan_codec_enable_slim_chmask(dai, false);
3443 if (ret < 0) {
3444 ret = wcd9xxx_disconnect_port(core,
3445 &dai->wcd9xxx_ch_list,
3446 dai->grph);
3447 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
3448 __func__, ret);
3449 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003450 break;
3451 }
3452 return ret;
3453}
3454
3455static int tapan_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
3456 struct snd_kcontrol *kcontrol,
3457 int event)
3458{
3459 struct wcd9xxx *core;
3460 struct snd_soc_codec *codec = w->codec;
3461 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
3462 u32 ret = 0;
3463 struct wcd9xxx_codec_dai_data *dai;
3464
3465 core = dev_get_drvdata(codec->dev->parent);
3466
3467 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
3468 __func__, w->codec->name);
3469 dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
3470 __func__, w->codec->num_dai, w->sname);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003471 /* Execute the callback only if interface type is slimbus */
3472 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3473 return 0;
3474
3475 dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
3476 __func__, w->name, event, w->shift);
3477
3478 dai = &tapan_p->dai[w->shift];
3479 switch (event) {
3480 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003481 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003482 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3483 dai->rate, dai->bit_width,
3484 &dai->grph);
3485 break;
3486 case SND_SOC_DAPM_POST_PMD:
3487 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3488 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003489 ret = tapan_codec_enable_slim_chmask(dai, false);
3490 if (ret < 0) {
3491 ret = wcd9xxx_disconnect_port(core,
3492 &dai->wcd9xxx_ch_list,
3493 dai->grph);
3494 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
3495 __func__, ret);
3496 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003497 break;
3498 }
3499 return ret;
3500}
3501
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003502
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003503static int tapan_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
3504 struct snd_kcontrol *kcontrol, int event)
3505{
3506 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003507 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003508
3509 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3510
3511 switch (event) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003512 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003513 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
3514 WCD9XXX_CLSH_STATE_EAR,
3515 WCD9XXX_CLSH_REQ_ENABLE,
3516 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003517
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003518 usleep_range(5000, 5010);
3519 break;
3520 case SND_SOC_DAPM_POST_PMD:
3521 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
3522 WCD9XXX_CLSH_STATE_EAR,
3523 WCD9XXX_CLSH_REQ_DISABLE,
3524 WCD9XXX_CLSH_EVENT_POST_PA);
3525 usleep_range(5000, 5010);
3526 }
3527 return 0;
3528}
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003529
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003530static int tapan_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
3531 struct snd_kcontrol *kcontrol, int event)
3532{
3533 struct snd_soc_codec *codec = w->codec;
3534 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
3535
3536 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3537
3538 switch (event) {
3539 case SND_SOC_DAPM_PRE_PMU:
3540 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
3541 WCD9XXX_CLSH_STATE_EAR,
3542 WCD9XXX_CLSH_REQ_ENABLE,
3543 WCD9XXX_CLSH_EVENT_PRE_DAC);
3544 break;
3545 }
3546
3547 return 0;
3548}
3549
3550static int tapan_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
3551 struct snd_kcontrol *kcontrol, int event)
3552{
3553 struct snd_soc_codec *codec = w->codec;
3554 u8 reg_val, zoh_mux_val = 0x00;
3555
3556 dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
3557
3558 switch (event) {
3559 case SND_SOC_DAPM_POST_PMU:
3560 reg_val = snd_soc_read(codec, TAPAN_A_CDC_CONN_CLSH_CTL);
3561
3562 if ((reg_val & 0x30) == 0x10)
3563 zoh_mux_val = 0x04;
3564 else if ((reg_val & 0x30) == 0x20)
3565 zoh_mux_val = 0x08;
3566
3567 if (zoh_mux_val != 0x00)
3568 snd_soc_update_bits(codec,
3569 TAPAN_A_CDC_CONN_CLSH_CTL,
3570 0x0C, zoh_mux_val);
3571 break;
3572
3573 case SND_SOC_DAPM_POST_PMD:
3574 snd_soc_update_bits(codec, TAPAN_A_CDC_CONN_CLSH_CTL,
3575 0x0C, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003576 break;
3577 }
3578 return 0;
3579}
3580
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003581static int tapan_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
3582 struct snd_kcontrol *kcontrol, int event)
3583{
3584 struct snd_soc_codec *codec = w->codec;
3585 int ret = 0;
3586
3587 switch (event) {
3588 case SND_SOC_DAPM_PRE_PMU:
3589 ret = tapan_codec_enable_anc(w, kcontrol, event);
3590 msleep(50);
3591 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x10);
3592 break;
3593 case SND_SOC_DAPM_POST_PMU:
3594 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
3595 break;
3596 case SND_SOC_DAPM_PRE_PMD:
3597 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x00);
3598 msleep(40);
3599 ret |= tapan_codec_enable_anc(w, kcontrol, event);
3600 break;
3601 case SND_SOC_DAPM_POST_PMD:
3602 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
3603 break;
3604 }
3605 return ret;
3606}
3607
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003608
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003609/* Todo: Have seperate dapm widgets for I2S and Slimbus.
3610 * Might Need to have callbacks registered only for slimbus
3611 */
3612static const struct snd_soc_dapm_widget tapan_dapm_widgets[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003613
3614 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
3615 AIF1_PB, 0, tapan_codec_enable_slimrx,
3616 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3617 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
3618 AIF2_PB, 0, tapan_codec_enable_slimrx,
3619 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3620 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
3621 AIF3_PB, 0, tapan_codec_enable_slimrx,
3622 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3623
3624 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAPAN_RX1, 0,
3625 &slim_rx_mux[TAPAN_RX1]),
3626 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAPAN_RX2, 0,
3627 &slim_rx_mux[TAPAN_RX2]),
3628 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAPAN_RX3, 0,
3629 &slim_rx_mux[TAPAN_RX3]),
3630 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAPAN_RX4, 0,
3631 &slim_rx_mux[TAPAN_RX4]),
3632 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAPAN_RX5, 0,
3633 &slim_rx_mux[TAPAN_RX5]),
3634
3635 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3636 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
3637 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
3638 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
3639 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
3640
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003641
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003642 /* RX1 MIX1 mux inputs */
3643 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3644 &rx_mix1_inp1_mux),
3645 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3646 &rx_mix1_inp2_mux),
3647 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3648 &rx_mix1_inp3_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003649
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003650 /* RX2 MIX1 mux inputs */
3651 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3652 &rx2_mix1_inp1_mux),
3653 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3654 &rx2_mix1_inp2_mux),
3655 SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3656 &rx2_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003657
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003658 /* RX3 MIX1 mux inputs */
3659 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3660 &rx3_mix1_inp1_mux),
3661 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3662 &rx3_mix1_inp2_mux),
3663 SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3664 &rx3_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003665
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003666 /* RX4 MIX1 mux inputs */
3667 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3668 &rx4_mix1_inp1_mux),
3669 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3670 &rx4_mix1_inp2_mux),
3671 SND_SOC_DAPM_MUX("RX4 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3672 &rx4_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003673
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003674 /* RX1 MIX2 mux inputs */
3675 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3676 &rx1_mix2_inp1_mux),
3677 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3678 &rx1_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003679
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003680 /* RX2 MIX2 mux inputs */
3681 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3682 &rx2_mix2_inp1_mux),
3683 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3684 &rx2_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003685
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003686 /* RX4 MIX2 mux inputs */
3687 SND_SOC_DAPM_MUX("RX4 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3688 &rx4_mix2_inp1_mux),
3689 SND_SOC_DAPM_MUX("RX4 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3690 &rx4_mix2_inp2_mux),
3691
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003692
3693 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3694 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003695 SND_SOC_DAPM_MIXER("RX4 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003696
3697 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
3698 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3699 SND_SOC_DAPM_POST_PMU),
3700 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
3701 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3702 SND_SOC_DAPM_POST_PMU),
3703 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
3704 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3705 SND_SOC_DAPM_POST_PMU),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003706 SND_SOC_DAPM_MIXER_E("RX4 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003707 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3708 SND_SOC_DAPM_POST_PMU),
3709
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003710 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAPAN_A_CDC_RX1_B6_CTL, 5, 0,
3711 NULL, 0),
3712 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAPAN_A_CDC_RX2_B6_CTL, 5, 0,
3713 NULL, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003714
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003715 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
3716 &class_h_dsm_mux, tapan_codec_dsm_mux_event,
3717 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003718
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003719 /* RX Bias */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003720 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
3721 tapan_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
3722 SND_SOC_DAPM_POST_PMD),
3723
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003724 /*EAR */
3725 SND_SOC_DAPM_PGA_E("EAR PA", TAPAN_A_RX_EAR_EN, 4, 0, NULL, 0,
3726 tapan_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
3727 SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003728
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003729 SND_SOC_DAPM_MIXER_E("DAC1", TAPAN_A_RX_EAR_EN, 6, 0, dac1_switch,
3730 ARRAY_SIZE(dac1_switch), tapan_codec_ear_dac_event,
3731 SND_SOC_DAPM_PRE_PMU),
3732
3733 /* Headphone Left */
3734 SND_SOC_DAPM_PGA_E("HPHL", TAPAN_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
3735 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3736 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3737
3738 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAPAN_A_RX_HPH_L_DAC_CTL, 7, 0,
3739 hphl_switch, ARRAY_SIZE(hphl_switch), tapan_hphl_dac_event,
3740 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3741
3742 /* Headphone Right */
3743 SND_SOC_DAPM_PGA_E("HPHR", TAPAN_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
3744 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3745 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3746
3747 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAPAN_A_RX_HPH_R_DAC_CTL, 7, 0,
3748 tapan_hphr_dac_event,
3749 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3750
3751 /* LINEOUT1*/
3752 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAPAN_A_RX_LINE_1_DAC_CTL, 7, 0
3753 , tapan_lineout_dac_event,
3754 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3755
3756 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAPAN_A_RX_LINE_CNP_EN, 0, 0, NULL,
3757 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3758 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3759
3760 /* LINEOUT2*/
3761 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
3762 &rx_dac5_mux),
3763
3764 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAPAN_A_RX_LINE_2_DAC_CTL, 7, 0
3765 , tapan_lineout_dac_event,
3766 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3767
3768 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAPAN_A_RX_LINE_CNP_EN, 1, 0, NULL,
3769 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3770 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3771
3772 /* CLASS-D SPK */
3773 SND_SOC_DAPM_MIXER_E("SPK DAC", SND_SOC_NOPM, 0, 0,
3774 spk_dac_switch, ARRAY_SIZE(spk_dac_switch), tapan_spk_dac_event,
3775 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3776
3777 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
3778 0, tapan_codec_enable_spk_pa,
3779 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3780
3781 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
3782 tapan_codec_enable_vdd_spkr,
3783 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3784
3785 SND_SOC_DAPM_OUTPUT("EAR"),
3786 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
3787 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
3788 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
3789 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
3790
3791 /* TX Path*/
3792 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
3793 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3794
3795 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
3796 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3797
3798 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
3799 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3800
3801 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAPAN_TX1, 0,
3802 &sb_tx1_mux),
3803 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAPAN_TX2, 0,
3804 &sb_tx2_mux),
3805 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAPAN_TX3, 0,
3806 &sb_tx3_mux),
3807 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAPAN_TX4, 0,
3808 &sb_tx4_mux),
3809 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAPAN_TX5, 0,
3810 &sb_tx5_mux),
3811
3812 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003813 0),
3814
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003815 /* Decimator MUX */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003816 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
3817 &dec1_mux, tapan_codec_enable_dec,
3818 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3819 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3820
3821 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
3822 &dec2_mux, tapan_codec_enable_dec,
3823 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3824 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3825
3826 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
3827 &dec3_mux, tapan_codec_enable_dec,
3828 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3829 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3830
3831 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
3832 &dec4_mux, tapan_codec_enable_dec,
3833 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3834 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3835
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003836 SND_SOC_DAPM_SUPPLY("LDO_H", TAPAN_A_LDO_H_MODE_1, 7, 0,
3837 tapan_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
3838
3839 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
3840 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
3841 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
3842 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
3843 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
3844 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
3845 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
3846 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
3847 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
3848
3849 SND_SOC_DAPM_INPUT("AMIC1"),
3850 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TAPAN_A_MICB_1_CTL, 7, 0,
3851 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3852 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3853 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TAPAN_A_MICB_1_CTL, 7, 0,
3854 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3855 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3856 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TAPAN_A_MICB_1_CTL, 7, 0,
3857 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3858 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3859
3860 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAPAN_A_TX_1_EN, 7, 0,
3861 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3862 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3863 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAPAN_A_TX_2_EN, 7, 0,
3864 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3865 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3866
3867 SND_SOC_DAPM_INPUT("AMIC3"),
3868 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAPAN_A_TX_3_EN, 7, 0,
3869 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3870 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3871
3872 SND_SOC_DAPM_INPUT("AMIC4"),
3873 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAPAN_A_TX_4_EN, 7, 0,
3874 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3875 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3876
3877 SND_SOC_DAPM_INPUT("AMIC5"),
3878 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAPAN_A_TX_5_EN, 7, 0,
3879 tapan_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
3880
3881 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
3882 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
3883
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003884 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
3885 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
3886 tapan_codec_enable_anc_hph,
3887 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
3888 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
3889 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
3890 tapan_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
3891 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
3892 SND_SOC_DAPM_POST_PMU),
3893 SND_SOC_DAPM_OUTPUT("ANC EAR"),
3894 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
3895 tapan_codec_enable_anc_ear,
3896 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
3897 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3898 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003899
3900 SND_SOC_DAPM_INPUT("AMIC2"),
3901 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TAPAN_A_MICB_2_CTL, 7, 0,
3902 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3903 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3904 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TAPAN_A_MICB_2_CTL, 7, 0,
3905 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3906 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3907 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TAPAN_A_MICB_2_CTL, 7, 0,
3908 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3909 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3910 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TAPAN_A_MICB_2_CTL, 7, 0,
3911 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3912 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3913 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TAPAN_A_MICB_3_CTL, 7, 0,
3914 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3915 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3916 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TAPAN_A_MICB_3_CTL, 7, 0,
3917 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3918 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3919 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TAPAN_A_MICB_3_CTL, 7, 0,
3920 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3921 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3922
3923 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
3924 AIF1_CAP, 0, tapan_codec_enable_slimtx,
3925 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3926
3927 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
3928 AIF2_CAP, 0, tapan_codec_enable_slimtx,
3929 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3930
3931 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
3932 AIF3_CAP, 0, tapan_codec_enable_slimtx,
3933 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3934
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003935 /* Digital Mic Inputs */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003936 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
3937 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3938 SND_SOC_DAPM_POST_PMD),
3939
3940 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
3941 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3942 SND_SOC_DAPM_POST_PMD),
3943
3944 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
3945 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3946 SND_SOC_DAPM_POST_PMD),
3947
3948 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
3949 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3950 SND_SOC_DAPM_POST_PMD),
3951
3952 /* Sidetone */
3953 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
3954 SND_SOC_DAPM_PGA("IIR1", TAPAN_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
3955
3956 /* AUX PGA */
3957 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAPAN_A_RX_AUX_SW_CTL, 7, 0,
3958 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
3959 SND_SOC_DAPM_POST_PMD),
3960
3961 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAPAN_A_RX_AUX_SW_CTL, 6, 0,
3962 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
3963 SND_SOC_DAPM_POST_PMD),
3964
3965 /* Lineout, ear and HPH PA Mixers */
3966
3967 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
3968 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
3969
3970 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
3971 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
3972
3973 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
3974 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
3975
3976 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
3977 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
3978
3979 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
3980 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003981};
3982
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003983static irqreturn_t tapan_slimbus_irq(int irq, void *data)
3984{
3985 struct tapan_priv *priv = data;
3986 struct snd_soc_codec *codec = priv->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003987 unsigned long status = 0;
3988 int i, j, port_id, k;
3989 u32 bit;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003990 u8 val;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003991 bool tx, cleared;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003992
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003993 for (i = TAPAN_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
3994 i <= TAPAN_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
3995 val = wcd9xxx_interface_reg_read(codec->control_data, i);
3996 status |= ((u32)val << (8 * j));
3997 }
3998
3999 for_each_set_bit(j, &status, 32) {
4000 tx = (j >= 16 ? true : false);
4001 port_id = (tx ? j - 16 : j);
4002 val = wcd9xxx_interface_reg_read(codec->control_data,
4003 TAPAN_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
4004 if (val & TAPAN_SLIM_IRQ_OVERFLOW)
4005 pr_err_ratelimited(
4006 "%s: overflow error on %s port %d, value %x\n",
4007 __func__, (tx ? "TX" : "RX"), port_id, val);
4008 if (val & TAPAN_SLIM_IRQ_UNDERFLOW)
4009 pr_err_ratelimited(
4010 "%s: underflow error on %s port %d, value %x\n",
4011 __func__, (tx ? "TX" : "RX"), port_id, val);
4012 if (val & TAPAN_SLIM_IRQ_PORT_CLOSED) {
4013 /*
4014 * INT SOURCE register starts from RX to TX
4015 * but port number in the ch_mask is in opposite way
4016 */
4017 bit = (tx ? j - 16 : j + 16);
4018 dev_dbg(codec->dev, "%s: %s port %d closed value %x, bit %u\n",
4019 __func__, (tx ? "TX" : "RX"), port_id, val,
4020 bit);
4021 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
4022 dev_dbg(codec->dev, "%s: priv->dai[%d].ch_mask = 0x%lx\n",
4023 __func__, k, priv->dai[k].ch_mask);
4024 if (test_and_clear_bit(bit,
4025 &priv->dai[k].ch_mask)) {
4026 cleared = true;
4027 if (!priv->dai[k].ch_mask)
4028 wake_up(&priv->dai[k].dai_wait);
4029 /*
4030 * There are cases when multiple DAIs
4031 * might be using the same slimbus
4032 * channel. Hence don't break here.
4033 */
4034 }
4035 }
4036 WARN(!cleared,
4037 "Couldn't find slimbus %s port %d for closing\n",
4038 (tx ? "TX" : "RX"), port_id);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004039 }
4040 wcd9xxx_interface_reg_write(codec->control_data,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004041 TAPAN_SLIM_PGD_PORT_INT_CLR_RX_0 +
4042 (j / 8),
4043 1 << (j % 8));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004044 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004045
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004046 return IRQ_HANDLED;
4047}
4048
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004049static int tapan_handle_pdata(struct tapan_priv *tapan)
4050{
4051 struct snd_soc_codec *codec = tapan->codec;
4052 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
4053 int k1, k2, k3, rc = 0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004054 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4055 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4056 u8 flag = pdata->amic_settings.use_pdata;
4057 u8 i = 0, j = 0;
4058 u8 val_txfe = 0, value = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004059
4060 if (!pdata) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004061 dev_err(codec->dev, "%s: NULL pdata\n", __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004062 rc = -ENODEV;
4063 goto done;
4064 }
4065
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004066 /* Make sure settings are correct */
4067 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
4068 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4069 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4070 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004071 dev_err(codec->dev, "%s: Invalid ldoh voltage or bias cfilt\n",
4072 __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004073 rc = -EINVAL;
4074 goto done;
4075 }
4076 /* figure out k value */
4077 k1 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt1_mv);
4078 k2 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt2_mv);
4079 k3 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt3_mv);
4080
4081 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004082 dev_err(codec->dev,
4083 "%s: could not get K value. k1 = %d k2 = %d k3 = %d\n",
4084 __func__, k1, k2, k3);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004085 rc = -EINVAL;
4086 goto done;
4087 }
4088 /* Set voltage level and always use LDO */
4089 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 0x0C,
4090 (pdata->micbias.ldoh_v << 2));
4091
4092 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
4093 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
4094 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
4095
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004096 i = 0;
4097 while (i < 5) {
4098 if (flag & (0x01 << i)) {
4099 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4100 val_txfe = val_txfe |
4101 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4102 snd_soc_update_bits(codec,
4103 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4104 0x30, val_txfe);
4105 }
4106 if (flag & (0x01 << (i + 1))) {
4107 val_txfe = (txfe_bypass &
4108 (0x01 << (i + 1))) ? 0x02 : 0x00;
4109 val_txfe |= (txfe_buff &
4110 (0x01 << (i + 1))) ? 0x01 : 0x00;
4111 snd_soc_update_bits(codec,
4112 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4113 0x03, val_txfe);
4114 }
4115 /* Tapan only has TAPAN_A_TX_1_2_TEST_EN and
4116 TAPAN_A_TX_4_5_TEST_EN reg */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004117
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004118 if (i == 0) {
4119 i = 3;
4120 continue;
4121 } else if (i == 3) {
4122 break;
4123 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004124 }
4125
4126 if (pdata->ocp.use_pdata) {
4127 /* not defined in CODEC specification */
4128 if (pdata->ocp.hph_ocp_limit == 1 ||
4129 pdata->ocp.hph_ocp_limit == 5) {
4130 rc = -EINVAL;
4131 goto done;
4132 }
4133 snd_soc_update_bits(codec, TAPAN_A_RX_COM_OCP_CTL,
4134 0x0F, pdata->ocp.num_attempts);
4135 snd_soc_write(codec, TAPAN_A_RX_COM_OCP_COUNT,
4136 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4137 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_OCP_CTL,
4138 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4139 }
4140
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004141 /* Set micbias capless mode with tail current */
4142 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
4143 0x00 : 0x10);
4144 snd_soc_update_bits(codec, TAPAN_A_MICB_1_CTL, 0x10, value);
4145 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
4146 0x00 : 0x10);
4147 snd_soc_update_bits(codec, TAPAN_A_MICB_2_CTL, 0x10, value);
4148 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
4149 0x00 : 0x10);
4150 snd_soc_update_bits(codec, TAPAN_A_MICB_3_CTL, 0x10, value);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004151
4152done:
4153 return rc;
4154}
4155
4156static const struct tapan_reg_mask_val tapan_reg_defaults[] = {
4157
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004158 /* enable QFUSE for wcd9306 */
4159 TAPAN_REG_VAL(TAPAN_A_QFUSE_CTL, 0x03),
4160
4161 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
4162 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
4163
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004164 TAPAN_REG_VAL(TAPAN_A_CDC_CLK_POWER_CTL, 0x03),
4165
4166 /* EAR PA deafults */
4167 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CMBUFF, 0x05),
4168
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004169 /* RX1 and RX2 defaults */
4170 TAPAN_REG_VAL(TAPAN_A_CDC_RX1_B6_CTL, 0xA0),
4171 TAPAN_REG_VAL(TAPAN_A_CDC_RX2_B6_CTL, 0xA0),
4172
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004173 /* Heaset set Right from RX2 */
4174 TAPAN_REG_VAL(TAPAN_A_CDC_CONN_RX2_B2_CTL, 0x10),
4175
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004176
4177 /*
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004178 * The following only need to be written for Tapan 1.0 parts.
4179 * Tapan 2.0 will have appropriate defaults for these registers.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004180 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004181
4182 /* Required defaults for class H operation */
4183 /* borrowed from Taiko class-h */
4184 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0xF4),
4185 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x08),
4186 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
4187 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x60),
4188
4189 /* TODO: Check below reg writes conflict with above */
4190 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
4191 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
4192 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x54),
4193 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0x74),
4194 TAPAN_REG_VAL(TAPAN_A_RX_BUCK_BIAS1, 0x62),
4195
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004196 /* Choose max non-overlap time for NCP */
4197 TAPAN_REG_VAL(TAPAN_A_NCP_CLK, 0xFC),
4198 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004199 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004200 /*
4201 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
4202 * Note that the other bits of this register will be changed during
4203 * Rx PA bring up.
4204 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004205 TAPAN_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004206 /* Reduce HPH DAC bias to 70% */
4207 TAPAN_REG_VAL(TAPAN_A_RX_HPH_BIAS_PA, 0x7A),
4208 /*Reduce EAR DAC bias to 70% */
4209 TAPAN_REG_VAL(TAPAN_A_RX_EAR_BIAS_PA, 0x76),
4210 /* Reduce LINE DAC bias to 70% */
4211 TAPAN_REG_VAL(TAPAN_A_RX_LINE_BIAS_PA, 0x78),
4212
4213 /*
4214 * There is a diode to pull down the micbias while doing
4215 * insertion detection. This diode can cause leakage.
4216 * Set bit 0 to 1 to prevent leakage.
4217 * Setting this bit of micbias 2 prevents leakage for all other micbias.
4218 */
4219 TAPAN_REG_VAL(TAPAN_A_MICB_2_MBHC, 0x41),
4220
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004221 /* not needed if MBHC is not needed */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004222 /* Disable TX7 internal biasing path which can cause leakage */
4223 TAPAN_REG_VAL(TAPAN_A_TX_SUP_SWITCH_CTRL_1, 0xBF),
4224};
4225
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004226static const struct tapan_reg_mask_val tapan_2_x_reg_reset_values[] = {
4227
4228 TAPAN_REG_VAL(TAPAN_A_TX_7_MBHC_EN, 0x6C),
4229 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_CCL_4, 0x51),
4230 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDA),
4231 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CNP, 0xC0),
4232 TAPAN_REG_VAL(TAPAN_A_RX_LINE_1_TEST, 0x02),
4233 TAPAN_REG_VAL(TAPAN_A_RX_LINE_2_TEST, 0x02),
4234 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_OCP_CTL, 0x97),
4235 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_CLIP_DET, 0x01),
4236 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_IEC, 0x00),
4237 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B1_CTL, 0xE4),
4238 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x00),
4239 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B3_CTL, 0x00),
4240 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_BUCK_NCP_VARS, 0x00),
4241 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_EAR, 0x00),
4242 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_HPH, 0x00),
4243 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_EAR, 0x00),
4244 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_HPH, 0x00),
4245};
4246
4247static const struct tapan_reg_mask_val tapan_1_0_reg_defaults[] = {
4248 /* Close leakage on the spkdrv */
4249 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_PWRSTG, 0x24),
4250 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_DAC, 0xE5),
4251
4252};
4253
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004254static void tapan_update_reg_defaults(struct snd_soc_codec *codec)
4255{
4256 u32 i;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004257 struct wcd9xxx *tapan_core = dev_get_drvdata(codec->dev->parent);
4258
4259 if (!TAPAN_IS_1_0(tapan_core->version)) {
4260 for (i = 0; i < ARRAY_SIZE(tapan_2_x_reg_reset_values); i++)
4261 snd_soc_write(codec, tapan_2_x_reg_reset_values[i].reg,
4262 tapan_2_x_reg_reset_values[i].val);
4263 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004264
4265 for (i = 0; i < ARRAY_SIZE(tapan_reg_defaults); i++)
4266 snd_soc_write(codec, tapan_reg_defaults[i].reg,
4267 tapan_reg_defaults[i].val);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004268
4269 if (TAPAN_IS_1_0(tapan_core->version)) {
4270 for (i = 0; i < ARRAY_SIZE(tapan_1_0_reg_defaults); i++)
4271 snd_soc_write(codec, tapan_1_0_reg_defaults[i].reg,
4272 tapan_1_0_reg_defaults[i].val);
4273 }
4274
4275 if (!TAPAN_IS_1_0(tapan_core->version))
4276 spkr_drv_wrnd = -1;
4277 else if (spkr_drv_wrnd == 1)
4278 snd_soc_write(codec, TAPAN_A_SPKR_DRV_EN, 0xEF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004279}
4280
4281static const struct tapan_reg_mask_val tapan_codec_reg_init_val[] = {
4282 /* Initialize current threshold to 350MA
4283 * number of wait and run cycles to 4096
4284 */
4285 {TAPAN_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
4286 {TAPAN_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
4287
4288 /* Initialize gain registers to use register gain */
4289 {TAPAN_A_RX_HPH_L_GAIN, 0x20, 0x20},
4290 {TAPAN_A_RX_HPH_R_GAIN, 0x20, 0x20},
4291 {TAPAN_A_RX_LINE_1_GAIN, 0x20, 0x20},
4292 {TAPAN_A_RX_LINE_2_GAIN, 0x20, 0x20},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004293 {TAPAN_A_SPKR_DRV_GAIN, 0x04, 0x04},
4294
4295 /* Set RDAC5 MUX to take input from DEM3_INV.
4296 * This sets LO2 DAC to get input from DEM3_INV
4297 * for LO1 and LO2 to work as differential outputs.
4298 */
4299 {TAPAN_A_CDC_CONN_MISC, 0x04, 0x04},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004300
4301 /* CLASS H config */
4302 {TAPAN_A_CDC_CONN_CLSH_CTL, 0x3C, 0x14},
4303
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004304 /* Use 16 bit sample size for TX1 to TX5 */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004305 {TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
4306 {TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
4307 {TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
4308 {TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
4309 {TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
4310
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004311 /* Disable SPK SWITCH */
4312 {TAPAN_A_SPKR_DRV_DAC_CTL, 0x04, 0x00},
4313
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004314 /* Use 16 bit sample size for RX */
4315 {TAPAN_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
4316 {TAPAN_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0x2A},
4317
4318 /*enable HPF filter for TX paths */
4319 {TAPAN_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
4320 {TAPAN_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
4321 {TAPAN_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
4322 {TAPAN_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
4323
4324 /* config Decimator for DMIC CLK_MODE_1(3.2Mhz@9.6Mhz mclk) */
4325 {TAPAN_A_CDC_TX1_DMIC_CTL, 0x7, 0x1},
4326 {TAPAN_A_CDC_TX2_DMIC_CTL, 0x7, 0x1},
4327 {TAPAN_A_CDC_TX3_DMIC_CTL, 0x7, 0x1},
4328 {TAPAN_A_CDC_TX4_DMIC_CTL, 0x7, 0x1},
4329
4330 /* config DMIC clk to CLK_MODE_1 (3.2Mhz@9.6Mhz mclk) */
4331 {TAPAN_A_CDC_CLK_DMIC_B1_CTL, 0xEE, 0x22},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004332
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004333 /* Compander zone selection */
4334 {TAPAN_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
4335 {TAPAN_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
4336 {TAPAN_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
4337 {TAPAN_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
4338 {TAPAN_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
4339 {TAPAN_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004340};
4341
4342static void tapan_codec_init_reg(struct snd_soc_codec *codec)
4343{
4344 u32 i;
4345
4346 for (i = 0; i < ARRAY_SIZE(tapan_codec_reg_init_val); i++)
4347 snd_soc_update_bits(codec, tapan_codec_reg_init_val[i].reg,
4348 tapan_codec_reg_init_val[i].mask,
4349 tapan_codec_reg_init_val[i].val);
4350}
4351
4352static int tapan_setup_irqs(struct tapan_priv *tapan)
4353{
4354 int i;
4355 int ret = 0;
4356 struct snd_soc_codec *codec = tapan->codec;
4357
4358 ret = wcd9xxx_request_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS,
4359 tapan_slimbus_irq, "SLIMBUS Slave", tapan);
4360 if (ret) {
4361 pr_err("%s: Failed to request irq %d\n", __func__,
4362 WCD9XXX_IRQ_SLIMBUS);
4363 goto exit;
4364 }
4365
4366 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
4367 wcd9xxx_interface_reg_write(codec->control_data,
4368 TAPAN_SLIM_PGD_PORT_INT_EN0 + i,
4369 0xFF);
4370exit:
4371 return ret;
4372}
4373
4374int tapan_hs_detect(struct snd_soc_codec *codec,
4375 struct wcd9xxx_mbhc_config *mbhc_cfg)
4376{
4377 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
4378 return wcd9xxx_mbhc_start(&tapan->mbhc, mbhc_cfg);
4379}
4380EXPORT_SYMBOL_GPL(tapan_hs_detect);
4381
4382static struct wcd9xxx_reg_address tapan_reg_address = {
4383};
4384
4385static int tapan_codec_probe(struct snd_soc_codec *codec)
4386{
4387 struct wcd9xxx *control;
4388 struct tapan_priv *tapan;
4389 struct wcd9xxx_pdata *pdata;
4390 struct wcd9xxx *wcd9xxx;
4391 struct snd_soc_dapm_context *dapm = &codec->dapm;
4392 int ret = 0;
4393 int i;
4394 void *ptr = NULL;
4395
4396 codec->control_data = dev_get_drvdata(codec->dev->parent);
4397 control = codec->control_data;
4398
4399 dev_info(codec->dev, "%s()\n", __func__);
4400
4401 tapan = kzalloc(sizeof(struct tapan_priv), GFP_KERNEL);
4402 if (!tapan) {
4403 dev_err(codec->dev, "Failed to allocate private data\n");
4404 return -ENOMEM;
4405 }
4406 for (i = 0 ; i < NUM_DECIMATORS; i++) {
4407 tx_hpf_work[i].tapan = tapan;
4408 tx_hpf_work[i].decimator = i + 1;
4409 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
4410 tx_hpf_corner_freq_callback);
4411 }
4412
4413 snd_soc_codec_set_drvdata(codec, tapan);
4414
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004415 /* TODO: Read buck voltage from DT property */
4416 tapan->clsh_d.buck_mv = WCD9XXX_CDC_BUCK_MV_1P8;
4417 wcd9xxx_clsh_init(&tapan->clsh_d, &tapan->resmgr);
4418
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004419 /* codec resmgr module init */
4420 wcd9xxx = codec->control_data;
4421 pdata = dev_get_platdata(codec->dev->parent);
4422 ret = wcd9xxx_resmgr_init(&tapan->resmgr, codec, wcd9xxx, pdata,
4423 &tapan_reg_address);
4424 if (ret) {
4425 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004426 return ret;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004427 }
4428
Simmi Pateriya0a44d842013-04-03 01:12:42 +05304429 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec,
4430 WCD9XXX_MBHC_VERSION_TAPAN);
4431 if (ret) {
4432 pr_err("%s: mbhc init failed %d\n", __func__, ret);
4433 return ret;
4434 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004435
4436 tapan->codec = codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004437 for (i = 0; i < COMPANDER_MAX; i++) {
4438 tapan->comp_enabled[i] = 0;
4439 tapan->comp_fs[i] = COMPANDER_FS_48KHZ;
4440 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004441 tapan->intf_type = wcd9xxx_get_intf_type();
4442 tapan->aux_pga_cnt = 0;
4443 tapan->aux_l_gain = 0x1F;
4444 tapan->aux_r_gain = 0x1F;
4445 tapan_update_reg_defaults(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004446
4447 dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
4448 __func__, wcd9xxx->mclk_rate);
4449
4450 if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_12P288MHZ) {
4451 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x0);
4452 snd_soc_update_bits(codec, TAPAN_A_RX_COM_TIMER_DIV, 0x01,
4453 0x01);
4454 } else if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_9P6HZ) {
4455 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x2);
4456 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004457 tapan_codec_init_reg(codec);
4458 ret = tapan_handle_pdata(tapan);
4459 if (IS_ERR_VALUE(ret)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004460 dev_err(codec->dev, "%s: bad pdata\n", __func__);
4461 goto err_pdata;
4462 }
4463
4464 if (spkr_drv_wrnd > 0) {
4465 WCD9XXX_BCL_LOCK(&tapan->resmgr);
4466 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
4467 WCD9XXX_BANDGAP_AUDIO_MODE);
4468 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004469 }
4470
4471 ptr = kmalloc((sizeof(tapan_rx_chs) +
4472 sizeof(tapan_tx_chs)), GFP_KERNEL);
4473 if (!ptr) {
4474 pr_err("%s: no mem for slim chan ctl data\n", __func__);
4475 ret = -ENOMEM;
4476 goto err_nomem_slimch;
4477 }
4478
4479 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004480 snd_soc_dapm_new_controls(dapm, tapan_dapm_i2s_widgets,
4481 ARRAY_SIZE(tapan_dapm_i2s_widgets));
4482 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
4483 ARRAY_SIZE(audio_i2s_map));
4484 for (i = 0; i < ARRAY_SIZE(tapan_i2s_dai); i++)
4485 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004486 } else if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
4487 for (i = 0; i < NUM_CODEC_DAIS; i++) {
4488 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
4489 init_waitqueue_head(&tapan->dai[i].dai_wait);
4490 }
4491 }
4492
4493 control->num_rx_port = TAPAN_RX_MAX;
4494 control->rx_chs = ptr;
4495 memcpy(control->rx_chs, tapan_rx_chs, sizeof(tapan_rx_chs));
4496 control->num_tx_port = TAPAN_TX_MAX;
4497 control->tx_chs = ptr + sizeof(tapan_rx_chs);
4498 memcpy(control->tx_chs, tapan_tx_chs, sizeof(tapan_tx_chs));
4499
4500 snd_soc_dapm_sync(dapm);
4501
4502 (void) tapan_setup_irqs(tapan);
4503
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004504 atomic_set(&kp_tapan_priv, (unsigned long)tapan);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07004505 mutex_lock(&dapm->codec->mutex);
4506 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
4507 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
4508 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
4509 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
4510 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
4511 snd_soc_dapm_sync(dapm);
4512 mutex_unlock(&dapm->codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004513
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004514 codec->ignore_pmdown_time = 1;
4515 return ret;
4516
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004517err_pdata:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004518 kfree(ptr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004519err_nomem_slimch:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004520 kfree(tapan);
4521 return ret;
4522}
4523
4524static int tapan_codec_remove(struct snd_soc_codec *codec)
4525{
4526 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
4527
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004528 WCD9XXX_BCL_LOCK(&tapan->resmgr);
4529 atomic_set(&kp_tapan_priv, 0);
4530
4531 if (spkr_drv_wrnd > 0)
4532 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
4533 WCD9XXX_BANDGAP_AUDIO_MODE);
4534 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004535 /* cleanup MBHC */
4536 wcd9xxx_mbhc_deinit(&tapan->mbhc);
4537 /* cleanup resmgr */
4538 wcd9xxx_resmgr_deinit(&tapan->resmgr);
4539
4540 kfree(tapan);
4541 return 0;
4542}
4543
4544static struct snd_soc_codec_driver soc_codec_dev_tapan = {
4545 .probe = tapan_codec_probe,
4546 .remove = tapan_codec_remove,
4547
4548 .read = tapan_read,
4549 .write = tapan_write,
4550
4551 .readable_register = tapan_readable,
4552 .volatile_register = tapan_volatile,
4553
4554 .reg_cache_size = TAPAN_CACHE_SIZE,
4555 .reg_cache_default = tapan_reset_reg_defaults,
4556 .reg_word_size = 1,
4557
4558 .controls = tapan_snd_controls,
4559 .num_controls = ARRAY_SIZE(tapan_snd_controls),
4560 .dapm_widgets = tapan_dapm_widgets,
4561 .num_dapm_widgets = ARRAY_SIZE(tapan_dapm_widgets),
4562 .dapm_routes = audio_map,
4563 .num_dapm_routes = ARRAY_SIZE(audio_map),
4564};
4565
4566#ifdef CONFIG_PM
4567static int tapan_suspend(struct device *dev)
4568{
4569 dev_dbg(dev, "%s: system suspend\n", __func__);
4570 return 0;
4571}
4572
4573static int tapan_resume(struct device *dev)
4574{
4575 struct platform_device *pdev = to_platform_device(dev);
4576 struct tapan_priv *tapan = platform_get_drvdata(pdev);
4577 dev_dbg(dev, "%s: system resume\n", __func__);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004578 /* Notify */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004579 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, WCD9XXX_EVENT_POST_RESUME);
4580 return 0;
4581}
4582
4583static const struct dev_pm_ops tapan_pm_ops = {
4584 .suspend = tapan_suspend,
4585 .resume = tapan_resume,
4586};
4587#endif
4588
4589static int __devinit tapan_probe(struct platform_device *pdev)
4590{
4591 int ret = 0;
4592 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4593 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tapan,
4594 tapan_dai, ARRAY_SIZE(tapan_dai));
4595 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
4596 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tapan,
4597 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
4598 return ret;
4599}
4600static int __devexit tapan_remove(struct platform_device *pdev)
4601{
4602 snd_soc_unregister_codec(&pdev->dev);
4603 return 0;
4604}
4605static struct platform_driver tapan_codec_driver = {
4606 .probe = tapan_probe,
4607 .remove = tapan_remove,
4608 .driver = {
4609 .name = "tapan_codec",
4610 .owner = THIS_MODULE,
4611#ifdef CONFIG_PM
4612 .pm = &tapan_pm_ops,
4613#endif
4614 },
4615};
4616
4617static int __init tapan_codec_init(void)
4618{
4619 return platform_driver_register(&tapan_codec_driver);
4620}
4621
4622static void __exit tapan_codec_exit(void)
4623{
4624 platform_driver_unregister(&tapan_codec_driver);
4625}
4626
4627module_init(tapan_codec_init);
4628module_exit(tapan_codec_exit);
4629
4630MODULE_DESCRIPTION("Tapan codec driver");
4631MODULE_LICENSE("GPL v2");