blob: 0e77945d26ec8c7a84fffc28869dee87f8797b8f [file] [log] [blame]
Rajendra Nayakdd708412009-12-08 18:24:54 -07001/*
2 * OMAP44xx Clock Management register bits
3 *
Rajendra Nayak568997c2010-09-27 14:02:55 -06004 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
Rajendra Nayakdd708412009-12-08 18:24:54 -07006 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20 */
21
22#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
23#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
24
Benoit Cousson7b342a82011-07-09 19:15:05 -060025/* Used by CM_L3_1_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070026#define OMAP4430_ABE_DYNDEP_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -060027#define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -070028
29/*
Benoit Cousson7b342a82011-07-09 19:15:05 -060030 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
31 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -070032 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070033#define OMAP4430_ABE_STATDEP_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -060034#define OMAP4430_ABE_STATDEP_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -070035
Benoit Cousson7b342a82011-07-09 19:15:05 -060036/* Used by CM_L4CFG_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070037#define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -060038#define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -070039
40/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070041#define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -060042#define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -070043
44/*
Rajendra Nayak568997c2010-09-27 14:02:55 -060045 * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
Benoit Cousson7b342a82011-07-09 19:15:05 -060046 * CM_AUTOIDLE_DPLL_DDRPHY, CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU,
47 * CM_AUTOIDLE_DPLL_PER, CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -070048 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070049#define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -060050#define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -070051
Benoit Cousson7b342a82011-07-09 19:15:05 -060052/* Used by CM_L4CFG_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070053#define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -060054#define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -070055
56/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070057#define OMAP4430_CEFUSE_STATDEP_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -060058#define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -070059
60/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070061#define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -060062#define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -070063
64/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070065#define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -060066#define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -070067
68/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070069#define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -060070#define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -070071
72/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070073#define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -060074#define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -070075
76/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070077#define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -060078#define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -070079
Benoit Cousson7b342a82011-07-09 19:15:05 -060080/* Used by CM_MEMIF_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070081#define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -060082#define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -070083
Benoit Cousson7b342a82011-07-09 19:15:05 -060084/* Used by CM_MEMIF_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070085#define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -060086#define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -070087
Benoit Cousson7b342a82011-07-09 19:15:05 -060088/* Used by CM_MEMIF_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070089#define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -060090#define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -070091
92/* Used by CM_CAM_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070093#define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -060094#define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
95
96/* Used by CM_ALWON_CLKSTCTRL */
97#define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
98#define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -070099
100/* Used by CM_EMU_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700101#define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600102#define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700103
104/* Used by CM_CEFUSE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700105#define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600106#define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700107
Benoit Cousson7b342a82011-07-09 19:15:05 -0600108/* Used by CM_MEMIF_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700109#define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600110#define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700111
Benoit Cousson7b342a82011-07-09 19:15:05 -0600112/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700113#define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600114#define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700115
Benoit Cousson7b342a82011-07-09 19:15:05 -0600116/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700117#define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600118#define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700119
Benoit Cousson7b342a82011-07-09 19:15:05 -0600120/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700121#define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600122#define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700123
Benoit Cousson7b342a82011-07-09 19:15:05 -0600124/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700125#define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600126#define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700127
Benoit Cousson7b342a82011-07-09 19:15:05 -0600128/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700129#define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -0600130#define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700131
Benoit Cousson7b342a82011-07-09 19:15:05 -0600132/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700133#define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -0600134#define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700135
136/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700137#define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600138#define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700139
140/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700141#define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600142#define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700143
144/* Used by CM_DUCATI_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700145#define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600146#define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700147
148/* Used by CM_EMU_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700149#define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600150#define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700151
152/* Used by CM_CAM_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700153#define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600154#define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700155
Benoit Cousson7b342a82011-07-09 19:15:05 -0600156/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700157#define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -0600158#define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700159
160/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700161#define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600162#define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700163
164/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700165#define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600166#define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700167
Benoit Cousson7b342a82011-07-09 19:15:05 -0600168/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700169#define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -0600170#define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700171
Benoit Cousson7b342a82011-07-09 19:15:05 -0600172/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700173#define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
Rajendra Nayak568997c2010-09-27 14:02:55 -0600174#define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700175
Benoit Cousson7b342a82011-07-09 19:15:05 -0600176/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700177#define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
Rajendra Nayak568997c2010-09-27 14:02:55 -0600178#define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700179
Benoit Cousson7b342a82011-07-09 19:15:05 -0600180/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700181#define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
Rajendra Nayak568997c2010-09-27 14:02:55 -0600182#define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700183
Benoit Cousson7b342a82011-07-09 19:15:05 -0600184/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700185#define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -0600186#define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700187
Benoit Cousson7b342a82011-07-09 19:15:05 -0600188/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700189#define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600190#define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700191
Benoit Cousson7b342a82011-07-09 19:15:05 -0600192/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700193#define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
Rajendra Nayak568997c2010-09-27 14:02:55 -0600194#define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700195
Benoit Cousson7b342a82011-07-09 19:15:05 -0600196/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700197#define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
Rajendra Nayak568997c2010-09-27 14:02:55 -0600198#define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700199
Benoit Cousson7b342a82011-07-09 19:15:05 -0600200/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700201#define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600202#define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700203
Benoit Cousson7b342a82011-07-09 19:15:05 -0600204/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700205#define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -0600206#define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700207
Benoit Cousson7b342a82011-07-09 19:15:05 -0600208/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700209#define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -0600210#define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700211
Benoit Cousson7b342a82011-07-09 19:15:05 -0600212/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700213#define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600214#define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700215
Benoit Cousson7b342a82011-07-09 19:15:05 -0600216/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700217#define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
Rajendra Nayak568997c2010-09-27 14:02:55 -0600218#define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700219
220/* Used by CM_CAM_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700221#define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600222#define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700223
224/* Used by CM_IVAHD_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700225#define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600226#define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700227
Rajendra Nayak568997c2010-09-27 14:02:55 -0600228/* Used by CM_D2D_CLKSTCTRL */
229#define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
230#define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700231
Benoit Cousson7b342a82011-07-09 19:15:05 -0600232/* Used by CM_L3_1_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700233#define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600234#define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700235
Benoit Cousson7b342a82011-07-09 19:15:05 -0600236/* Used by CM_L3_2_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700237#define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600238#define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700239
240/* Used by CM_D2D_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700241#define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600242#define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700243
244/* Used by CM_SDMA_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700245#define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600246#define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700247
248/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700249#define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600250#define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700251
Benoit Cousson7b342a82011-07-09 19:15:05 -0600252/* Used by CM_MEMIF_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700253#define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600254#define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700255
256/* Used by CM_GFX_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700257#define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600258#define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700259
Benoit Cousson7b342a82011-07-09 19:15:05 -0600260/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700261#define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600262#define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700263
264/* Used by CM_L3INSTR_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700265#define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600266#define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700267
268/* Used by CM_L4SEC_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700269#define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600270#define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700271
272/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700273#define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600274#define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700275
276/* Used by CM_CEFUSE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700277#define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600278#define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700279
Benoit Cousson7b342a82011-07-09 19:15:05 -0600280/* Used by CM_L4CFG_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700281#define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600282#define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700283
284/* Used by CM_D2D_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700285#define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600286#define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700287
Benoit Cousson7b342a82011-07-09 19:15:05 -0600288/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700289#define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600290#define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700291
Benoit Cousson7b342a82011-07-09 19:15:05 -0600292/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700293#define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600294#define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700295
296/* Used by CM_L4SEC_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700297#define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600298#define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700299
300/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700301#define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600302#define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700303
Benoit Cousson7b342a82011-07-09 19:15:05 -0600304/* Used by CM_MPU_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700305#define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600306#define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700307
308/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700309#define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600310#define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700311
Benoit Cousson7b342a82011-07-09 19:15:05 -0600312/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700313#define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -0600314#define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700315
Benoit Cousson7b342a82011-07-09 19:15:05 -0600316/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700317#define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -0600318#define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700319
Benoit Cousson7b342a82011-07-09 19:15:05 -0600320/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700321#define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600322#define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700323
Benoit Cousson7b342a82011-07-09 19:15:05 -0600324/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700325#define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
Rajendra Nayak568997c2010-09-27 14:02:55 -0600326#define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700327
Benoit Cousson7b342a82011-07-09 19:15:05 -0600328/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700329#define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600330#define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700331
Benoit Cousson7b342a82011-07-09 19:15:05 -0600332/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700333#define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -0600334#define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700335
Benoit Cousson7b342a82011-07-09 19:15:05 -0600336/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700337#define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
Rajendra Nayak568997c2010-09-27 14:02:55 -0600338#define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700339
Benoit Cousson7b342a82011-07-09 19:15:05 -0600340/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700341#define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
Rajendra Nayak568997c2010-09-27 14:02:55 -0600342#define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700343
Benoit Cousson7b342a82011-07-09 19:15:05 -0600344/* Used by CM_L4PER_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700345#define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600346#define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700347
Benoit Cousson7b342a82011-07-09 19:15:05 -0600348/* Used by CM_MEMIF_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700349#define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600350#define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700351
352/* Used by CM_GFX_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700353#define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600354#define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700355
356/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700357#define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600358#define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700359
360/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700361#define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600362#define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700363
364/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700365#define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600366#define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700367
368/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700369#define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600370#define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700371
372/* Used by CM_TESLA_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700373#define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600374#define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700375
Benoit Cousson7b342a82011-07-09 19:15:05 -0600376/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700377#define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
Rajendra Nayak568997c2010-09-27 14:02:55 -0600378#define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700379
Benoit Cousson7b342a82011-07-09 19:15:05 -0600380/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700381#define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
Rajendra Nayak568997c2010-09-27 14:02:55 -0600382#define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700383
Benoit Cousson7b342a82011-07-09 19:15:05 -0600384/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700385#define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600386#define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
387
Benoit Cousson7b342a82011-07-09 19:15:05 -0600388/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600389#define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
390#define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
391
Benoit Cousson7b342a82011-07-09 19:15:05 -0600392/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600393#define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
394#define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700395
Benoit Cousson7b342a82011-07-09 19:15:05 -0600396/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700397#define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -0600398#define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700399
400/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700401#define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600402#define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700403
Benoit Cousson7b342a82011-07-09 19:15:05 -0600404/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700405#define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
Rajendra Nayak568997c2010-09-27 14:02:55 -0600406#define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700407
Benoit Cousson7b342a82011-07-09 19:15:05 -0600408/* Used by CM_L3INIT_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700409#define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600410#define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700411
412/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700413#define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600414#define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700415
416/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600417 * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
418 * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
419 * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MMC6_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -0700420 * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
421 * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
422 * CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600423 * CM_WKUP_TIMER1_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700424 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700425#define OMAP4430_CLKSEL_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600426#define OMAP4430_CLKSEL_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700427
428/*
429 * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600430 * CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ, CM_L4_WKUP_CLKSEL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700431 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700432#define OMAP4430_CLKSEL_0_0_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600433#define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700434
435/* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700436#define OMAP4430_CLKSEL_0_1_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600437#define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700438
439/* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700440#define OMAP4430_CLKSEL_24_25_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600441#define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700442
443/* Used by CM_L3INIT_USB_OTG_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700444#define OMAP4430_CLKSEL_60M_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600445#define OMAP4430_CLKSEL_60M_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700446
447/* Used by CM1_ABE_AESS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700448#define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600449#define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700450
Benoit Cousson7b342a82011-07-09 19:15:05 -0600451/* Used by CM_CLKSEL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700452#define OMAP4430_CLKSEL_CORE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600453#define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700454
Benoit Cousson7b342a82011-07-09 19:15:05 -0600455/* Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700456#define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -0600457#define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700458
459/* Used by CM_WKUP_USIM_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700460#define OMAP4430_CLKSEL_DIV_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600461#define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700462
463/* Used by CM_CAM_FDIF_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700464#define OMAP4430_CLKSEL_FCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600465#define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700466
467/* Used by CM_L4PER_MCBSP4_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700468#define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600469#define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700470
471/*
472 * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
473 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
474 * CM1_ABE_MCBSP3_CLKCTRL
475 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700476#define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
Rajendra Nayak568997c2010-09-27 14:02:55 -0600477#define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700478
Benoit Cousson7b342a82011-07-09 19:15:05 -0600479/* Used by CM_CLKSEL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700480#define OMAP4430_CLKSEL_L3_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -0600481#define OMAP4430_CLKSEL_L3_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700482
Benoit Cousson7b342a82011-07-09 19:15:05 -0600483/* Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700484#define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -0600485#define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700486
Benoit Cousson7b342a82011-07-09 19:15:05 -0600487/* Used by CM_CLKSEL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700488#define OMAP4430_CLKSEL_L4_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600489#define OMAP4430_CLKSEL_L4_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700490
491/* Used by CM_CLKSEL_ABE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700492#define OMAP4430_CLKSEL_OPP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600493#define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700494
495/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700496#define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
Rajendra Nayak568997c2010-09-27 14:02:55 -0600497#define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700498
499/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700500#define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600501#define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700502
503/* Used by CM_GFX_GFX_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700504#define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600505#define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700506
507/*
508 * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
509 * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
510 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700511#define OMAP4430_CLKSEL_SOURCE_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600512#define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700513
514/* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700515#define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600516#define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700517
Benoit Cousson7b342a82011-07-09 19:15:05 -0600518/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700519#define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600520#define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700521
Benoit Cousson7b342a82011-07-09 19:15:05 -0600522/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700523#define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600524#define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700525
526/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600527 * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
528 * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
529 * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600530 * CM_L3INIT_CLKSTCTRL, CM_L3INSTR_CLKSTCTRL, CM_L3_1_CLKSTCTRL,
531 * CM_L3_2_CLKSTCTRL, CM_L4CFG_CLKSTCTRL, CM_L4PER_CLKSTCTRL,
532 * CM_L4SEC_CLKSTCTRL, CM_MEMIF_CLKSTCTRL, CM_MPU_CLKSTCTRL, CM_SDMA_CLKSTCTRL,
533 * CM_TESLA_CLKSTCTRL, CM_WKUP_CLKSTCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700534 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700535#define OMAP4430_CLKTRCTRL_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600536#define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700537
538/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700539#define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600540#define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700541
542/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700543#define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600544#define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700545
Rajendra Nayak568997c2010-09-27 14:02:55 -0600546/* Used by REVISION_CM1, REVISION_CM2 */
547#define OMAP4430_CUSTOM_SHIFT 6
548#define OMAP4430_CUSTOM_MASK (0x3 << 6)
549
Benoit Cousson7b342a82011-07-09 19:15:05 -0600550/* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700551#define OMAP4430_D2D_DYNDEP_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600552#define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700553
554/* Used by CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700555#define OMAP4430_D2D_STATDEP_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600556#define OMAP4430_D2D_STATDEP_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700557
558/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600559 * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600560 * CM_SSC_DELTAMSTEP_DPLL_DDRPHY, CM_SSC_DELTAMSTEP_DPLL_IVA,
561 * CM_SSC_DELTAMSTEP_DPLL_MPU, CM_SSC_DELTAMSTEP_DPLL_PER,
562 * CM_SSC_DELTAMSTEP_DPLL_UNIPRO, CM_SSC_DELTAMSTEP_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700563 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700564#define OMAP4430_DELTAMSTEP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600565#define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700566
Benoit Cousson7b342a82011-07-09 19:15:05 -0600567/* Used by CM_DLL_CTRL */
568#define OMAP4430_DLL_OVERRIDE_SHIFT 0
569#define OMAP4430_DLL_OVERRIDE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700570
Benoit Cousson7b342a82011-07-09 19:15:05 -0600571/* Renamed from DLL_OVERRIDE Used by CM_SHADOW_FREQ_CONFIG1 */
572#define OMAP4430_DLL_OVERRIDE_2_2_SHIFT 2
573#define OMAP4430_DLL_OVERRIDE_2_2_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700574
Benoit Cousson7b342a82011-07-09 19:15:05 -0600575/* Used by CM_SHADOW_FREQ_CONFIG1 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700576#define OMAP4430_DLL_RESET_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -0600577#define OMAP4430_DLL_RESET_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700578
579/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600580 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
581 * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
582 * CM_CLKSEL_DPLL_UNIPRO, CM_CLKSEL_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700583 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700584#define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
Rajendra Nayak568997c2010-09-27 14:02:55 -0600585#define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700586
587/* Used by CM_CLKDCOLDO_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700588#define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600589#define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700590
Benoit Cousson7b342a82011-07-09 19:15:05 -0600591/* Used by CM_CLKSEL_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700592#define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -0600593#define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700594
Benoit Cousson7b342a82011-07-09 19:15:05 -0600595/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700596#define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600597#define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700598
Benoit Cousson7b342a82011-07-09 19:15:05 -0600599/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700600#define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600601#define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700602
Benoit Cousson7b342a82011-07-09 19:15:05 -0600603/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700604#define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600605#define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700606
Rajendra Nayak568997c2010-09-27 14:02:55 -0600607/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700608#define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600609#define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700610
611/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600612 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
613 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700614 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700615#define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600616#define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700617
618/* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700619#define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600620#define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700621
622/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600623 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
624 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700625 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700626#define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600627#define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700628
629/* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700630#define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
Rajendra Nayak568997c2010-09-27 14:02:55 -0600631#define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700632
633/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600634 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
635 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700636 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700637#define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600638#define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700639
Benoit Cousson7b342a82011-07-09 19:15:05 -0600640/* Used by CM_SHADOW_FREQ_CONFIG1 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700641#define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600642#define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700643
Benoit Cousson7b342a82011-07-09 19:15:05 -0600644/* Used by CM_SHADOW_FREQ_CONFIG1 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700645#define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600646#define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700647
Benoit Cousson7b342a82011-07-09 19:15:05 -0600648/* Used by CM_SHADOW_FREQ_CONFIG2 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700649#define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -0600650#define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700651
652/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600653 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
654 * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
655 * CM_CLKSEL_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700656 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700657#define OMAP4430_DPLL_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600658#define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700659
660/* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700661#define OMAP4430_DPLL_DIV_0_7_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600662#define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700663
664/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600665 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
666 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700667 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700668#define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600669#define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700670
671/* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700672#define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -0600673#define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700674
675/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600676 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
677 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
678 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700679 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700680#define OMAP4430_DPLL_EN_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600681#define OMAP4430_DPLL_EN_MASK (0x7 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700682
683/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600684 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
685 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
686 * CM_CLKMODE_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700687 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700688#define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600689#define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700690
691/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600692 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
693 * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
694 * CM_CLKSEL_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700695 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700696#define OMAP4430_DPLL_MULT_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600697#define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700698
699/* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700700#define OMAP4430_DPLL_MULT_USB_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600701#define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700702
703/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600704 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
705 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
706 * CM_CLKMODE_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700707 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700708#define OMAP4430_DPLL_REGM4XEN_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600709#define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700710
711/* Used by CM_CLKSEL_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700712#define OMAP4430_DPLL_SD_DIV_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600713#define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700714
715/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600716 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
717 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
718 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700719 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700720#define OMAP4430_DPLL_SSC_ACK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -0600721#define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700722
723/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600724 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
725 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
726 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700727 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700728#define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -0600729#define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700730
731/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600732 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
733 * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
734 * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700735 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700736#define OMAP4430_DPLL_SSC_EN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600737#define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700738
Benoit Cousson7b342a82011-07-09 19:15:05 -0600739/* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600740#define OMAP4430_DSS_DYNDEP_SHIFT 8
741#define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
742
Benoit Cousson7b342a82011-07-09 19:15:05 -0600743/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700744#define OMAP4430_DSS_STATDEP_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600745#define OMAP4430_DSS_STATDEP_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700746
Benoit Cousson7b342a82011-07-09 19:15:05 -0600747/* Used by CM_L3_2_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700748#define OMAP4430_DUCATI_DYNDEP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600749#define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700750
Benoit Cousson7b342a82011-07-09 19:15:05 -0600751/* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700752#define OMAP4430_DUCATI_STATDEP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600753#define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700754
Benoit Cousson7b342a82011-07-09 19:15:05 -0600755/* Used by CM_SHADOW_FREQ_CONFIG1 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700756#define OMAP4430_FREQ_UPDATE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600757#define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700758
Rajendra Nayak568997c2010-09-27 14:02:55 -0600759/* Used by REVISION_CM1, REVISION_CM2 */
760#define OMAP4430_FUNC_SHIFT 16
761#define OMAP4430_FUNC_MASK (0xfff << 16)
762
Benoit Cousson7b342a82011-07-09 19:15:05 -0600763/* Used by CM_L3_2_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700764#define OMAP4430_GFX_DYNDEP_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600765#define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700766
767/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700768#define OMAP4430_GFX_STATDEP_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600769#define OMAP4430_GFX_STATDEP_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700770
Benoit Cousson7b342a82011-07-09 19:15:05 -0600771/* Used by CM_SHADOW_FREQ_CONFIG2 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700772#define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600773#define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700774
775/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600776 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
777 * CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700778 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700779#define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600780#define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700781
782/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600783 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
784 * CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700785 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700786#define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600787#define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700788
789/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600790 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
791 * CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700792 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700793#define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600794#define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700795
796/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600797 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
798 * CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700799 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700800#define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600801#define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700802
803/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600804 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
805 * CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700806 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700807#define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600808#define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700809
810/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600811 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
812 * CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700813 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700814#define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600815#define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700816
817/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600818 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
819 * CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700820 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700821#define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600822#define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700823
824/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600825 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
826 * CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700827 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700828#define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600829#define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700830
Benoit Cousson7b342a82011-07-09 19:15:05 -0600831/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700832#define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600833#define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700834
Benoit Cousson7b342a82011-07-09 19:15:05 -0600835/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700836#define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600837#define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700838
Benoit Cousson7b342a82011-07-09 19:15:05 -0600839/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700840#define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600841#define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700842
Benoit Cousson7b342a82011-07-09 19:15:05 -0600843/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700844#define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600845#define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700846
Benoit Cousson7b342a82011-07-09 19:15:05 -0600847/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700848#define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600849#define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700850
Benoit Cousson7b342a82011-07-09 19:15:05 -0600851/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700852#define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600853#define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700854
Benoit Cousson7b342a82011-07-09 19:15:05 -0600855/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700856#define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600857#define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700858
Benoit Cousson7b342a82011-07-09 19:15:05 -0600859/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700860#define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600861#define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700862
863/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600864 * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
865 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
866 * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
867 * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
868 * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
869 * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
870 * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600871 * CM_CM1_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600872 * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
873 * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
874 * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
875 * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -0700876 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
877 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
878 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
879 * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600880 * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
881 * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_XHPI_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL,
882 * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600883 * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
884 * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
885 * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
886 * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
887 * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
888 * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600889 * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL,
890 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_HDQ1W_CLKCTRL,
891 * CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL, CM_L4PER_I2C1_CLKCTRL,
892 * CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL, CM_L4PER_I2C4_CLKCTRL,
893 * CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL,
894 * CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL,
895 * CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL,
896 * CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL, CM_L4PER_MMCSD4_CLKCTRL,
897 * CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600898 * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
899 * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
900 * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
901 * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
902 * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
903 * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
904 * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
905 * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
906 * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
907 * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
908 * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700909 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700910#define OMAP4430_IDLEST_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -0600911#define OMAP4430_IDLEST_MASK (0x3 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700912
Benoit Cousson7b342a82011-07-09 19:15:05 -0600913/* Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600914#define OMAP4430_ISS_DYNDEP_SHIFT 9
915#define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
916
917/*
918 * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600919 * CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -0700920 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700921#define OMAP4430_ISS_STATDEP_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600922#define OMAP4430_ISS_STATDEP_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700923
Benoit Cousson7b342a82011-07-09 19:15:05 -0600924/* Used by CM_L3_2_DYNAMICDEP, CM_TESLA_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700925#define OMAP4430_IVAHD_DYNDEP_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -0600926#define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700927
928/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600929 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
930 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_L3INIT_STATICDEP,
931 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -0700932 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700933#define OMAP4430_IVAHD_STATDEP_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -0600934#define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700935
Benoit Cousson7b342a82011-07-09 19:15:05 -0600936/* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700937#define OMAP4430_L3INIT_DYNDEP_SHIFT 7
Rajendra Nayak568997c2010-09-27 14:02:55 -0600938#define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700939
940/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600941 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_MPU_STATICDEP,
942 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -0700943 */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600944#define OMAP4430_L3INIT_STATDEP_SHIFT 7
945#define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700946
947/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600948 * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600949 * CM_L4CFG_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
Rajendra Nayak568997c2010-09-27 14:02:55 -0600950 */
951#define OMAP4430_L3_1_DYNDEP_SHIFT 5
952#define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
953
954/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600955 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
956 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600957 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600958 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayak568997c2010-09-27 14:02:55 -0600959 */
960#define OMAP4430_L3_1_STATDEP_SHIFT 5
961#define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
962
963/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600964 * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_DUCATI_DYNAMICDEP,
965 * CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP, CM_IVAHD_DYNAMICDEP,
966 * CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
967 * CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
Rajendra Nayak568997c2010-09-27 14:02:55 -0600968 */
969#define OMAP4430_L3_2_DYNDEP_SHIFT 6
970#define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
971
972/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600973 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
974 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600975 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -0600976 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayak568997c2010-09-27 14:02:55 -0600977 */
978#define OMAP4430_L3_2_STATDEP_SHIFT 6
979#define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
980
Benoit Cousson7b342a82011-07-09 19:15:05 -0600981/* Used by CM_L3_1_DYNAMICDEP */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600982#define OMAP4430_L4CFG_DYNDEP_SHIFT 12
983#define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
984
985/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600986 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
987 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayak568997c2010-09-27 14:02:55 -0600988 */
989#define OMAP4430_L4CFG_STATDEP_SHIFT 12
990#define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
991
Benoit Cousson7b342a82011-07-09 19:15:05 -0600992/* Used by CM_L3_2_DYNAMICDEP */
Rajendra Nayak568997c2010-09-27 14:02:55 -0600993#define OMAP4430_L4PER_DYNDEP_SHIFT 13
994#define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
995
996/*
Benoit Cousson7b342a82011-07-09 19:15:05 -0600997 * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
998 * CM_L4SEC_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -0700999 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001000#define OMAP4430_L4PER_STATDEP_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -06001001#define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001002
Benoit Cousson7b342a82011-07-09 19:15:05 -06001003/* Used by CM_L3_2_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
Rajendra Nayak568997c2010-09-27 14:02:55 -06001004#define OMAP4430_L4SEC_DYNDEP_SHIFT 14
1005#define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
1006
1007/*
1008 * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001009 * CM_SDMA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001010 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001011#define OMAP4430_L4SEC_STATDEP_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -06001012#define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001013
Benoit Cousson7b342a82011-07-09 19:15:05 -06001014/* Used by CM_L4CFG_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001015#define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -06001016#define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001017
1018/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001019 * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001020 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001021 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001022#define OMAP4430_L4WKUP_STATDEP_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -06001023#define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001024
1025/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001026 * Used by CM_D2D_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
1027 * CM_MPU_DYNAMICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001028 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001029#define OMAP4430_MEMIF_DYNDEP_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -06001030#define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001031
1032/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001033 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
1034 * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
Rajendra Nayak568997c2010-09-27 14:02:55 -06001035 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001036 * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001037 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001038#define OMAP4430_MEMIF_STATDEP_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -06001039#define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001040
1041/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001042 * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001043 * CM_SSC_MODFREQDIV_DPLL_DDRPHY, CM_SSC_MODFREQDIV_DPLL_IVA,
1044 * CM_SSC_MODFREQDIV_DPLL_MPU, CM_SSC_MODFREQDIV_DPLL_PER,
1045 * CM_SSC_MODFREQDIV_DPLL_UNIPRO, CM_SSC_MODFREQDIV_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001046 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001047#define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001048#define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001049
1050/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001051 * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001052 * CM_SSC_MODFREQDIV_DPLL_DDRPHY, CM_SSC_MODFREQDIV_DPLL_IVA,
1053 * CM_SSC_MODFREQDIV_DPLL_MPU, CM_SSC_MODFREQDIV_DPLL_PER,
1054 * CM_SSC_MODFREQDIV_DPLL_UNIPRO, CM_SSC_MODFREQDIV_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001055 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001056#define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001057#define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001058
1059/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001060 * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
1061 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
1062 * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
1063 * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
1064 * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
1065 * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
1066 * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001067 * CM_CM1_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -06001068 * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
1069 * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
1070 * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
1071 * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -07001072 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
1073 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
1074 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
1075 * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001076 * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
1077 * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_XHPI_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL,
1078 * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -06001079 * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
1080 * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
1081 * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
1082 * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
1083 * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
1084 * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001085 * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL,
1086 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_HDQ1W_CLKCTRL,
1087 * CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL, CM_L4PER_I2C1_CLKCTRL,
1088 * CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL, CM_L4PER_I2C4_CLKCTRL,
1089 * CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL,
1090 * CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL,
1091 * CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL,
1092 * CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL, CM_L4PER_MMCSD4_CLKCTRL,
1093 * CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -06001094 * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
1095 * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
1096 * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
1097 * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
1098 * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
1099 * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
1100 * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
1101 * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
1102 * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
1103 * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
1104 * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -07001105 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001106#define OMAP4430_MODULEMODE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001107#define OMAP4430_MODULEMODE_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001108
1109/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001110#define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001111#define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001112
1113/* Used by CM_WKUP_BANDGAP_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001114#define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001115#define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001116
Rajendra Nayak568997c2010-09-27 14:02:55 -06001117/* Used by CM_ALWON_USBPHY_CLKCTRL */
1118#define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
1119#define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001120
1121/* Used by CM_CAM_ISS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001122#define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001123#define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001124
1125/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001126 * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL,
1127 * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL,
1128 * CM_WKUP_GPIO1_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -07001129 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001130#define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001131#define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001132
1133/* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001134#define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001135#define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001136
1137/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001138#define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001139#define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
1140
1141/* Used by CM_WKUP_USIM_CLKCTRL */
1142#define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
1143#define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001144
1145/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001146#define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001147#define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001148
1149/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001150#define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001151#define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001152
1153/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001154#define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001155#define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001156
Benoit Cousson7b342a82011-07-09 19:15:05 -06001157/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001158#define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -06001159#define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001160
Benoit Cousson7b342a82011-07-09 19:15:05 -06001161/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001162#define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -06001163#define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001164
Benoit Cousson7b342a82011-07-09 19:15:05 -06001165/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001166#define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -06001167#define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001168
Benoit Cousson7b342a82011-07-09 19:15:05 -06001169/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001170#define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001171#define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001172
Benoit Cousson7b342a82011-07-09 19:15:05 -06001173/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001174#define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -06001175#define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001176
1177/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001178#define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001179#define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001180
1181/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001182#define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001183#define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001184
1185/* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001186#define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001187#define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001188
1189/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001190#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001191#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001192
1193/* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001194#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001195#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001196
1197/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001198#define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001199#define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001200
1201/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001202#define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001203#define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001204
1205/* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001206#define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001207#define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001208
Benoit Cousson7b342a82011-07-09 19:15:05 -06001209/* Used by CM_L3INIT_USB_TLL_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001210#define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001211#define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001212
Benoit Cousson7b342a82011-07-09 19:15:05 -06001213/* Used by CM_L3INIT_USB_TLL_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001214#define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001215#define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001216
Benoit Cousson7b342a82011-07-09 19:15:05 -06001217/* Used by CM_L3INIT_USB_TLL_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001218#define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001219#define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001220
Benoit Cousson7b342a82011-07-09 19:15:05 -06001221/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001222#define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001223#define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001224
Benoit Cousson7b342a82011-07-09 19:15:05 -06001225/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001226#define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001227#define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001228
Benoit Cousson7b342a82011-07-09 19:15:05 -06001229/* Used by CM_L3INIT_USB_HOST_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001230#define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001231#define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001232
1233/* Used by CM_L3INIT_USB_OTG_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001234#define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001235#define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001236
Rajendra Nayak568997c2010-09-27 14:02:55 -06001237/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001238#define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
Rajendra Nayak568997c2010-09-27 14:02:55 -06001239#define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001240
1241/* Used by CM_CLKSEL_ABE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001242#define OMAP4430_PAD_CLKS_GATE_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001243#define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001244
1245/* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001246#define OMAP4430_PERF_CURRENT_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001247#define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001248
1249/*
1250 * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
1251 * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
1252 * CM_IVA_DVFS_PERF_TESLA
1253 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001254#define OMAP4430_PERF_REQ_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001255#define OMAP4430_PERF_REQ_MASK (0xff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001256
1257/* Used by CM_RESTORE_ST */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001258#define OMAP4430_PHASE1_COMPLETED_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001259#define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001260
1261/* Used by CM_RESTORE_ST */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001262#define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -06001263#define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001264
1265/* Used by CM_RESTORE_ST */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001266#define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -06001267#define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001268
1269/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001270#define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -06001271#define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001272
1273/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001274#define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
Rajendra Nayak568997c2010-09-27 14:02:55 -06001275#define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001276
Benoit Cousson7b342a82011-07-09 19:15:05 -06001277/* Used by CM_DYN_DEP_PRESCAL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001278#define OMAP4430_PRESCAL_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001279#define OMAP4430_PRESCAL_MASK (0x3f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001280
Rajendra Nayak568997c2010-09-27 14:02:55 -06001281/* Used by REVISION_CM1, REVISION_CM2 */
1282#define OMAP4430_R_RTL_SHIFT 11
1283#define OMAP4430_R_RTL_MASK (0x1f << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001284
Benoit Cousson7b342a82011-07-09 19:15:05 -06001285/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001286#define OMAP4430_SAR_MODE_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -06001287#define OMAP4430_SAR_MODE_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001288
1289/* Used by CM_SCALE_FCLK */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001290#define OMAP4430_SCALE_FCLK_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001291#define OMAP4430_SCALE_FCLK_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001292
Rajendra Nayak568997c2010-09-27 14:02:55 -06001293/* Used by REVISION_CM1, REVISION_CM2 */
1294#define OMAP4430_SCHEME_SHIFT 30
1295#define OMAP4430_SCHEME_MASK (0x3 << 30)
1296
Benoit Cousson7b342a82011-07-09 19:15:05 -06001297/* Used by CM_L4CFG_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001298#define OMAP4430_SDMA_DYNDEP_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001299#define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001300
1301/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001302#define OMAP4430_SDMA_STATDEP_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001303#define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001304
1305/* Used by CM_CLKSEL_ABE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001306#define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001307#define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001308
1309/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001310 * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
1311 * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL,
1312 * CM_DUCATI_DUCATI_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL,
1313 * CM_IVAHD_IVAHD_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -07001314 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
1315 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
1316 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
Benoit Cousson7b342a82011-07-09 19:15:05 -06001317 * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_FS_CLKCTRL,
1318 * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_XHPI_CLKCTRL,
1319 * CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
1320 * CM_TESLA_TESLA_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -07001321 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001322#define OMAP4430_STBYST_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -06001323#define OMAP4430_STBYST_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001324
1325/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001326 * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
1327 * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
1328 * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001329 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001330#define OMAP4430_ST_DPLL_CLK_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001331#define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001332
1333/* Used by CM_CLKDCOLDO_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001334#define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001335#define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001336
1337/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001338 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
1339 * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001340 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001341#define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001342#define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001343
Benoit Cousson7b342a82011-07-09 19:15:05 -06001344/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001345#define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001346#define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001347
Rajendra Nayak568997c2010-09-27 14:02:55 -06001348/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001349#define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001350#define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001351
1352/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001353 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
1354 * CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001355 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001356#define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001357#define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001358
1359/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001360 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
1361 * CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001362 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001363#define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001364#define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001365
Benoit Cousson7b342a82011-07-09 19:15:05 -06001366/* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001367#define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001368#define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001369
Benoit Cousson7b342a82011-07-09 19:15:05 -06001370/* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001371#define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001372#define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
1373
1374/*
1375 * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
1376 * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
1377 * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
1378 */
1379#define OMAP4430_ST_MN_BYPASS_SHIFT 8
1380#define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001381
1382/* Used by CM_SYS_CLKSEL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001383#define OMAP4430_SYS_CLKSEL_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001384#define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001385
Benoit Cousson7b342a82011-07-09 19:15:05 -06001386/* Used by CM_L4CFG_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001387#define OMAP4430_TESLA_DYNDEP_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -06001388#define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001389
1390/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001391#define OMAP4430_TESLA_STATDEP_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -06001392#define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001393
1394/*
Benoit Cousson7b342a82011-07-09 19:15:05 -06001395 * Used by CM_D2D_DYNAMICDEP, CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP,
1396 * CM_L3_1_DYNAMICDEP, CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
1397 * CM_L4PER_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001398 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001399#define OMAP4430_WINDOWSIZE_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -06001400#define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
1401
1402/* Used by REVISION_CM1, REVISION_CM2 */
1403#define OMAP4430_X_MAJOR_SHIFT 8
1404#define OMAP4430_X_MAJOR_MASK (0x7 << 8)
1405
1406/* Used by REVISION_CM1, REVISION_CM2 */
1407#define OMAP4430_Y_MINOR_SHIFT 0
1408#define OMAP4430_Y_MINOR_MASK (0x3f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001409#endif