H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_MSR_INDEX_H |
| 2 | #define _ASM_X86_MSR_INDEX_H |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 3 | |
| 4 | /* CPU model specific register (MSR) numbers */ |
| 5 | |
| 6 | /* x86-64 specific MSRs */ |
| 7 | #define MSR_EFER 0xc0000080 /* extended feature register */ |
| 8 | #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ |
| 9 | #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ |
| 10 | #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ |
| 11 | #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ |
| 12 | #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ |
| 13 | #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ |
| 14 | #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ |
Sheng Yang | 5df9740 | 2009-12-16 13:48:04 +0800 | [diff] [blame] | 15 | #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 16 | |
| 17 | /* EFER bits: */ |
| 18 | #define _EFER_SCE 0 /* SYSCALL/SYSRET */ |
| 19 | #define _EFER_LME 8 /* Long mode enable */ |
| 20 | #define _EFER_LMA 10 /* Long mode active (read-only) */ |
| 21 | #define _EFER_NX 11 /* No execute enable */ |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 22 | #define _EFER_SVME 12 /* Enable virtualization */ |
Alexander Graf | d206269 | 2009-02-02 16:23:50 +0100 | [diff] [blame] | 23 | #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 24 | |
| 25 | #define EFER_SCE (1<<_EFER_SCE) |
| 26 | #define EFER_LME (1<<_EFER_LME) |
| 27 | #define EFER_LMA (1<<_EFER_LMA) |
| 28 | #define EFER_NX (1<<_EFER_NX) |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 29 | #define EFER_SVME (1<<_EFER_SVME) |
Alexander Graf | d206269 | 2009-02-02 16:23:50 +0100 | [diff] [blame] | 30 | #define EFER_FFXSR (1<<_EFER_FFXSR) |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 31 | |
| 32 | /* Intel MSRs. Some also available on other CPUs */ |
| 33 | #define MSR_IA32_PERFCTR0 0x000000c1 |
| 34 | #define MSR_IA32_PERFCTR1 0x000000c2 |
| 35 | #define MSR_FSB_FREQ 0x000000cd |
| 36 | |
| 37 | #define MSR_MTRRcap 0x000000fe |
| 38 | #define MSR_IA32_BBL_CR_CTL 0x00000119 |
| 39 | |
| 40 | #define MSR_IA32_SYSENTER_CS 0x00000174 |
| 41 | #define MSR_IA32_SYSENTER_ESP 0x00000175 |
| 42 | #define MSR_IA32_SYSENTER_EIP 0x00000176 |
| 43 | |
| 44 | #define MSR_IA32_MCG_CAP 0x00000179 |
| 45 | #define MSR_IA32_MCG_STATUS 0x0000017a |
| 46 | #define MSR_IA32_MCG_CTL 0x0000017b |
| 47 | |
| 48 | #define MSR_IA32_PEBS_ENABLE 0x000003f1 |
| 49 | #define MSR_IA32_DS_AREA 0x00000600 |
| 50 | #define MSR_IA32_PERF_CAPABILITIES 0x00000345 |
| 51 | |
| 52 | #define MSR_MTRRfix64K_00000 0x00000250 |
| 53 | #define MSR_MTRRfix16K_80000 0x00000258 |
| 54 | #define MSR_MTRRfix16K_A0000 0x00000259 |
| 55 | #define MSR_MTRRfix4K_C0000 0x00000268 |
| 56 | #define MSR_MTRRfix4K_C8000 0x00000269 |
| 57 | #define MSR_MTRRfix4K_D0000 0x0000026a |
| 58 | #define MSR_MTRRfix4K_D8000 0x0000026b |
| 59 | #define MSR_MTRRfix4K_E0000 0x0000026c |
| 60 | #define MSR_MTRRfix4K_E8000 0x0000026d |
| 61 | #define MSR_MTRRfix4K_F0000 0x0000026e |
| 62 | #define MSR_MTRRfix4K_F8000 0x0000026f |
| 63 | #define MSR_MTRRdefType 0x000002ff |
| 64 | |
venkatesh.pallipadi@intel.com | 2e5d9c8 | 2008-03-18 17:00:14 -0700 | [diff] [blame] | 65 | #define MSR_IA32_CR_PAT 0x00000277 |
| 66 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 67 | #define MSR_IA32_DEBUGCTLMSR 0x000001d9 |
| 68 | #define MSR_IA32_LASTBRANCHFROMIP 0x000001db |
| 69 | #define MSR_IA32_LASTBRANCHTOIP 0x000001dc |
| 70 | #define MSR_IA32_LASTINTFROMIP 0x000001dd |
| 71 | #define MSR_IA32_LASTINTTOIP 0x000001de |
| 72 | |
Roland McGrath | d2499d8 | 2008-01-30 13:30:54 +0100 | [diff] [blame] | 73 | /* DEBUGCTLMSR bits (others vary by model): */ |
| 74 | #define _DEBUGCTLMSR_LBR 0 /* last branch recording */ |
| 75 | #define _DEBUGCTLMSR_BTF 1 /* single-step on branches */ |
| 76 | |
| 77 | #define DEBUGCTLMSR_LBR (1UL << _DEBUGCTLMSR_LBR) |
| 78 | #define DEBUGCTLMSR_BTF (1UL << _DEBUGCTLMSR_BTF) |
| 79 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 80 | #define MSR_IA32_MC0_CTL 0x00000400 |
| 81 | #define MSR_IA32_MC0_STATUS 0x00000401 |
| 82 | #define MSR_IA32_MC0_ADDR 0x00000402 |
| 83 | #define MSR_IA32_MC0_MISC 0x00000403 |
| 84 | |
Andi Kleen | a2d32bc | 2009-07-09 00:31:44 +0200 | [diff] [blame] | 85 | #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) |
| 86 | #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) |
| 87 | #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) |
| 88 | #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) |
| 89 | |
Andi Kleen | 03195c6 | 2009-02-12 13:49:35 +0100 | [diff] [blame] | 90 | /* These are consecutive and not in the normal 4er MCE bank block */ |
| 91 | #define MSR_IA32_MC0_CTL2 0x00000280 |
Andi Kleen | a2d32bc | 2009-07-09 00:31:44 +0200 | [diff] [blame] | 92 | #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) |
| 93 | |
Andi Kleen | 03195c6 | 2009-02-12 13:49:35 +0100 | [diff] [blame] | 94 | #define CMCI_EN (1ULL << 30) |
| 95 | #define CMCI_THRESHOLD_MASK 0xffffULL |
| 96 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 97 | #define MSR_P6_PERFCTR0 0x000000c1 |
| 98 | #define MSR_P6_PERFCTR1 0x000000c2 |
| 99 | #define MSR_P6_EVNTSEL0 0x00000186 |
| 100 | #define MSR_P6_EVNTSEL1 0x00000187 |
| 101 | |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 102 | /* AMD64 MSRs. Not complete. See the architecture manual for a more |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 103 | complete list. */ |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 104 | |
Andreas Herrmann | 29d0887 | 2008-12-16 19:16:34 +0100 | [diff] [blame] | 105 | #define MSR_AMD64_PATCH_LEVEL 0x0000008b |
stephane eranian | 12db648 | 2008-03-07 13:05:39 -0800 | [diff] [blame] | 106 | #define MSR_AMD64_NB_CFG 0xc001001f |
Andreas Herrmann | 29d0887 | 2008-12-16 19:16:34 +0100 | [diff] [blame] | 107 | #define MSR_AMD64_PATCH_LOADER 0xc0010020 |
Andreas Herrmann | 035a02c | 2010-03-19 12:09:22 +0100 | [diff] [blame] | 108 | #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 |
| 109 | #define MSR_AMD64_OSVW_STATUS 0xc0010141 |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 110 | #define MSR_AMD64_IBSFETCHCTL 0xc0011030 |
| 111 | #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 |
| 112 | #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 |
| 113 | #define MSR_AMD64_IBSOPCTL 0xc0011033 |
| 114 | #define MSR_AMD64_IBSOPRIP 0xc0011034 |
| 115 | #define MSR_AMD64_IBSOPDATA 0xc0011035 |
| 116 | #define MSR_AMD64_IBSOPDATA2 0xc0011036 |
| 117 | #define MSR_AMD64_IBSOPDATA3 0xc0011037 |
| 118 | #define MSR_AMD64_IBSDCLINAD 0xc0011038 |
| 119 | #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 |
| 120 | #define MSR_AMD64_IBSCTL 0xc001103a |
| 121 | |
Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 122 | /* Fam 10h MSRs */ |
| 123 | #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 |
| 124 | #define FAM10H_MMIO_CONF_ENABLE (1<<0) |
| 125 | #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf |
| 126 | #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 |
| 127 | #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffff |
| 128 | #define FAM10H_MMIO_CONF_BASE_SHIFT 20 |
Andreas Herrmann | 9d260eb | 2009-12-16 15:43:55 +0100 | [diff] [blame] | 129 | #define MSR_FAM10H_NODE_ID 0xc001100c |
Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 130 | |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 131 | /* K8 MSRs */ |
| 132 | #define MSR_K8_TOP_MEM1 0xc001001a |
| 133 | #define MSR_K8_TOP_MEM2 0xc001001d |
| 134 | #define MSR_K8_SYSCFG 0xc0010010 |
Thomas Gleixner | aa83f3f | 2008-06-09 17:11:13 +0200 | [diff] [blame] | 135 | #define MSR_K8_INT_PENDING_MSG 0xc0010055 |
| 136 | /* C1E active bits in int pending message */ |
| 137 | #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 |
Andi Kleen | 8346ea1 | 2008-03-12 03:53:32 +0100 | [diff] [blame] | 138 | #define MSR_K8_TSEG_ADDR 0xc0010112 |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 139 | #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ |
| 140 | #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ |
| 141 | #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ |
| 142 | |
| 143 | /* K7 MSRs */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 144 | #define MSR_K7_EVNTSEL0 0xc0010000 |
| 145 | #define MSR_K7_PERFCTR0 0xc0010004 |
| 146 | #define MSR_K7_EVNTSEL1 0xc0010001 |
| 147 | #define MSR_K7_PERFCTR1 0xc0010005 |
| 148 | #define MSR_K7_EVNTSEL2 0xc0010002 |
| 149 | #define MSR_K7_PERFCTR2 0xc0010006 |
| 150 | #define MSR_K7_EVNTSEL3 0xc0010003 |
| 151 | #define MSR_K7_PERFCTR3 0xc0010007 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 152 | #define MSR_K7_CLK_CTL 0xc001001b |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 153 | #define MSR_K7_HWCR 0xc0010015 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 154 | #define MSR_K7_FID_VID_CTL 0xc0010041 |
| 155 | #define MSR_K7_FID_VID_STATUS 0xc0010042 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 156 | |
| 157 | /* K6 MSRs */ |
| 158 | #define MSR_K6_EFER 0xc0000080 |
| 159 | #define MSR_K6_STAR 0xc0000081 |
| 160 | #define MSR_K6_WHCR 0xc0000082 |
| 161 | #define MSR_K6_UWCCR 0xc0000085 |
| 162 | #define MSR_K6_EPMR 0xc0000086 |
| 163 | #define MSR_K6_PSOR 0xc0000087 |
| 164 | #define MSR_K6_PFIR 0xc0000088 |
| 165 | |
| 166 | /* Centaur-Hauls/IDT defined MSRs. */ |
| 167 | #define MSR_IDT_FCR1 0x00000107 |
| 168 | #define MSR_IDT_FCR2 0x00000108 |
| 169 | #define MSR_IDT_FCR3 0x00000109 |
| 170 | #define MSR_IDT_FCR4 0x0000010a |
| 171 | |
| 172 | #define MSR_IDT_MCR0 0x00000110 |
| 173 | #define MSR_IDT_MCR1 0x00000111 |
| 174 | #define MSR_IDT_MCR2 0x00000112 |
| 175 | #define MSR_IDT_MCR3 0x00000113 |
| 176 | #define MSR_IDT_MCR4 0x00000114 |
| 177 | #define MSR_IDT_MCR5 0x00000115 |
| 178 | #define MSR_IDT_MCR6 0x00000116 |
| 179 | #define MSR_IDT_MCR7 0x00000117 |
| 180 | #define MSR_IDT_MCR_CTRL 0x00000120 |
| 181 | |
| 182 | /* VIA Cyrix defined MSRs*/ |
| 183 | #define MSR_VIA_FCR 0x00001107 |
| 184 | #define MSR_VIA_LONGHAUL 0x0000110a |
| 185 | #define MSR_VIA_RNG 0x0000110b |
| 186 | #define MSR_VIA_BCR2 0x00001147 |
| 187 | |
| 188 | /* Transmeta defined MSRs */ |
| 189 | #define MSR_TMTA_LONGRUN_CTRL 0x80868010 |
| 190 | #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 |
| 191 | #define MSR_TMTA_LRTI_READOUT 0x80868018 |
| 192 | #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a |
| 193 | |
| 194 | /* Intel defined MSRs. */ |
| 195 | #define MSR_IA32_P5_MC_ADDR 0x00000000 |
| 196 | #define MSR_IA32_P5_MC_TYPE 0x00000001 |
| 197 | #define MSR_IA32_TSC 0x00000010 |
| 198 | #define MSR_IA32_PLATFORM_ID 0x00000017 |
| 199 | #define MSR_IA32_EBL_CR_POWERON 0x0000002a |
Sheng Yang | 315a655 | 2008-09-09 14:54:53 +0800 | [diff] [blame] | 200 | #define MSR_IA32_FEATURE_CONTROL 0x0000003a |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 201 | |
Sheng Yang | defed7e | 2008-09-11 15:27:50 +0800 | [diff] [blame] | 202 | #define FEATURE_CONTROL_LOCKED (1<<0) |
| 203 | #define FEATURE_CONTROL_VMXON_ENABLED (1<<2) |
| 204 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 205 | #define MSR_IA32_APICBASE 0x0000001b |
| 206 | #define MSR_IA32_APICBASE_BSP (1<<8) |
| 207 | #define MSR_IA32_APICBASE_ENABLE (1<<11) |
| 208 | #define MSR_IA32_APICBASE_BASE (0xfffff<<12) |
| 209 | |
| 210 | #define MSR_IA32_UCODE_WRITE 0x00000079 |
| 211 | #define MSR_IA32_UCODE_REV 0x0000008b |
| 212 | |
| 213 | #define MSR_IA32_PERF_STATUS 0x00000198 |
| 214 | #define MSR_IA32_PERF_CTL 0x00000199 |
| 215 | |
| 216 | #define MSR_IA32_MPERF 0x000000e7 |
| 217 | #define MSR_IA32_APERF 0x000000e8 |
| 218 | |
| 219 | #define MSR_IA32_THERM_CONTROL 0x0000019a |
| 220 | #define MSR_IA32_THERM_INTERRUPT 0x0000019b |
Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 221 | |
| 222 | #define THERM_INT_LOW_ENABLE (1 << 0) |
| 223 | #define THERM_INT_HIGH_ENABLE (1 << 1) |
| 224 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 225 | #define MSR_IA32_THERM_STATUS 0x0000019c |
Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 226 | |
| 227 | #define THERM_STATUS_PROCHOT (1 << 0) |
| 228 | |
Bartlomiej Zolnierkiewicz | f3a0867 | 2009-07-29 00:04:59 +0200 | [diff] [blame] | 229 | #define MSR_THERM2_CTL 0x0000019d |
| 230 | |
| 231 | #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) |
| 232 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 233 | #define MSR_IA32_MISC_ENABLE 0x000001a0 |
| 234 | |
H. Peter Anvin | bdf21a4 | 2009-01-21 15:01:56 -0800 | [diff] [blame] | 235 | /* MISC_ENABLE bits: architectural */ |
| 236 | #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0) |
| 237 | #define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1) |
| 238 | #define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7) |
| 239 | #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11) |
| 240 | #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12) |
| 241 | #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16) |
| 242 | #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) |
| 243 | #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22) |
| 244 | #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23) |
| 245 | #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34) |
| 246 | |
| 247 | /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ |
| 248 | #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2) |
| 249 | #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3) |
| 250 | #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4) |
| 251 | #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6) |
| 252 | #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8) |
| 253 | #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9) |
| 254 | #define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10) |
| 255 | #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10) |
| 256 | #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13) |
| 257 | #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19) |
| 258 | #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20) |
| 259 | #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24) |
| 260 | #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37) |
| 261 | #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38) |
| 262 | #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39) |
| 263 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 264 | /* P4/Xeon+ specific */ |
| 265 | #define MSR_IA32_MCG_EAX 0x00000180 |
| 266 | #define MSR_IA32_MCG_EBX 0x00000181 |
| 267 | #define MSR_IA32_MCG_ECX 0x00000182 |
| 268 | #define MSR_IA32_MCG_EDX 0x00000183 |
| 269 | #define MSR_IA32_MCG_ESI 0x00000184 |
| 270 | #define MSR_IA32_MCG_EDI 0x00000185 |
| 271 | #define MSR_IA32_MCG_EBP 0x00000186 |
| 272 | #define MSR_IA32_MCG_ESP 0x00000187 |
| 273 | #define MSR_IA32_MCG_EFLAGS 0x00000188 |
| 274 | #define MSR_IA32_MCG_EIP 0x00000189 |
| 275 | #define MSR_IA32_MCG_RESERVED 0x0000018a |
| 276 | |
| 277 | /* Pentium IV performance counter MSRs */ |
| 278 | #define MSR_P4_BPU_PERFCTR0 0x00000300 |
| 279 | #define MSR_P4_BPU_PERFCTR1 0x00000301 |
| 280 | #define MSR_P4_BPU_PERFCTR2 0x00000302 |
| 281 | #define MSR_P4_BPU_PERFCTR3 0x00000303 |
| 282 | #define MSR_P4_MS_PERFCTR0 0x00000304 |
| 283 | #define MSR_P4_MS_PERFCTR1 0x00000305 |
| 284 | #define MSR_P4_MS_PERFCTR2 0x00000306 |
| 285 | #define MSR_P4_MS_PERFCTR3 0x00000307 |
| 286 | #define MSR_P4_FLAME_PERFCTR0 0x00000308 |
| 287 | #define MSR_P4_FLAME_PERFCTR1 0x00000309 |
| 288 | #define MSR_P4_FLAME_PERFCTR2 0x0000030a |
| 289 | #define MSR_P4_FLAME_PERFCTR3 0x0000030b |
| 290 | #define MSR_P4_IQ_PERFCTR0 0x0000030c |
| 291 | #define MSR_P4_IQ_PERFCTR1 0x0000030d |
| 292 | #define MSR_P4_IQ_PERFCTR2 0x0000030e |
| 293 | #define MSR_P4_IQ_PERFCTR3 0x0000030f |
| 294 | #define MSR_P4_IQ_PERFCTR4 0x00000310 |
| 295 | #define MSR_P4_IQ_PERFCTR5 0x00000311 |
| 296 | #define MSR_P4_BPU_CCCR0 0x00000360 |
| 297 | #define MSR_P4_BPU_CCCR1 0x00000361 |
| 298 | #define MSR_P4_BPU_CCCR2 0x00000362 |
| 299 | #define MSR_P4_BPU_CCCR3 0x00000363 |
| 300 | #define MSR_P4_MS_CCCR0 0x00000364 |
| 301 | #define MSR_P4_MS_CCCR1 0x00000365 |
| 302 | #define MSR_P4_MS_CCCR2 0x00000366 |
| 303 | #define MSR_P4_MS_CCCR3 0x00000367 |
| 304 | #define MSR_P4_FLAME_CCCR0 0x00000368 |
| 305 | #define MSR_P4_FLAME_CCCR1 0x00000369 |
| 306 | #define MSR_P4_FLAME_CCCR2 0x0000036a |
| 307 | #define MSR_P4_FLAME_CCCR3 0x0000036b |
| 308 | #define MSR_P4_IQ_CCCR0 0x0000036c |
| 309 | #define MSR_P4_IQ_CCCR1 0x0000036d |
| 310 | #define MSR_P4_IQ_CCCR2 0x0000036e |
| 311 | #define MSR_P4_IQ_CCCR3 0x0000036f |
| 312 | #define MSR_P4_IQ_CCCR4 0x00000370 |
| 313 | #define MSR_P4_IQ_CCCR5 0x00000371 |
| 314 | #define MSR_P4_ALF_ESCR0 0x000003ca |
| 315 | #define MSR_P4_ALF_ESCR1 0x000003cb |
| 316 | #define MSR_P4_BPU_ESCR0 0x000003b2 |
| 317 | #define MSR_P4_BPU_ESCR1 0x000003b3 |
| 318 | #define MSR_P4_BSU_ESCR0 0x000003a0 |
| 319 | #define MSR_P4_BSU_ESCR1 0x000003a1 |
| 320 | #define MSR_P4_CRU_ESCR0 0x000003b8 |
| 321 | #define MSR_P4_CRU_ESCR1 0x000003b9 |
| 322 | #define MSR_P4_CRU_ESCR2 0x000003cc |
| 323 | #define MSR_P4_CRU_ESCR3 0x000003cd |
| 324 | #define MSR_P4_CRU_ESCR4 0x000003e0 |
| 325 | #define MSR_P4_CRU_ESCR5 0x000003e1 |
| 326 | #define MSR_P4_DAC_ESCR0 0x000003a8 |
| 327 | #define MSR_P4_DAC_ESCR1 0x000003a9 |
| 328 | #define MSR_P4_FIRM_ESCR0 0x000003a4 |
| 329 | #define MSR_P4_FIRM_ESCR1 0x000003a5 |
| 330 | #define MSR_P4_FLAME_ESCR0 0x000003a6 |
| 331 | #define MSR_P4_FLAME_ESCR1 0x000003a7 |
| 332 | #define MSR_P4_FSB_ESCR0 0x000003a2 |
| 333 | #define MSR_P4_FSB_ESCR1 0x000003a3 |
| 334 | #define MSR_P4_IQ_ESCR0 0x000003ba |
| 335 | #define MSR_P4_IQ_ESCR1 0x000003bb |
| 336 | #define MSR_P4_IS_ESCR0 0x000003b4 |
| 337 | #define MSR_P4_IS_ESCR1 0x000003b5 |
| 338 | #define MSR_P4_ITLB_ESCR0 0x000003b6 |
| 339 | #define MSR_P4_ITLB_ESCR1 0x000003b7 |
| 340 | #define MSR_P4_IX_ESCR0 0x000003c8 |
| 341 | #define MSR_P4_IX_ESCR1 0x000003c9 |
| 342 | #define MSR_P4_MOB_ESCR0 0x000003aa |
| 343 | #define MSR_P4_MOB_ESCR1 0x000003ab |
| 344 | #define MSR_P4_MS_ESCR0 0x000003c0 |
| 345 | #define MSR_P4_MS_ESCR1 0x000003c1 |
| 346 | #define MSR_P4_PMH_ESCR0 0x000003ac |
| 347 | #define MSR_P4_PMH_ESCR1 0x000003ad |
| 348 | #define MSR_P4_RAT_ESCR0 0x000003bc |
| 349 | #define MSR_P4_RAT_ESCR1 0x000003bd |
| 350 | #define MSR_P4_SAAT_ESCR0 0x000003ae |
| 351 | #define MSR_P4_SAAT_ESCR1 0x000003af |
| 352 | #define MSR_P4_SSU_ESCR0 0x000003be |
| 353 | #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ |
| 354 | |
| 355 | #define MSR_P4_TBPU_ESCR0 0x000003c2 |
| 356 | #define MSR_P4_TBPU_ESCR1 0x000003c3 |
| 357 | #define MSR_P4_TC_ESCR0 0x000003c4 |
| 358 | #define MSR_P4_TC_ESCR1 0x000003c5 |
| 359 | #define MSR_P4_U2L_ESCR0 0x000003b0 |
| 360 | #define MSR_P4_U2L_ESCR1 0x000003b1 |
| 361 | |
| 362 | /* Intel Core-based CPU performance counters */ |
| 363 | #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 |
| 364 | #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a |
| 365 | #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b |
| 366 | #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d |
| 367 | #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e |
| 368 | #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f |
| 369 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 |
| 370 | |
| 371 | /* Geode defined MSRs */ |
| 372 | #define MSR_GEODE_BUSCONT_CONF0 0x00001900 |
| 373 | |
Sheng Yang | 315a655 | 2008-09-09 14:54:53 +0800 | [diff] [blame] | 374 | /* Intel VT MSRs */ |
| 375 | #define MSR_IA32_VMX_BASIC 0x00000480 |
| 376 | #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 |
| 377 | #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 |
| 378 | #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 |
| 379 | #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 |
| 380 | #define MSR_IA32_VMX_MISC 0x00000485 |
| 381 | #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 |
| 382 | #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 |
| 383 | #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 |
| 384 | #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 |
| 385 | #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a |
| 386 | #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b |
| 387 | #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c |
| 388 | |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 389 | /* AMD-V MSRs */ |
| 390 | |
| 391 | #define MSR_VM_CR 0xc0010114 |
Alexander Graf | 0367b43 | 2009-06-15 15:21:22 +0200 | [diff] [blame] | 392 | #define MSR_VM_IGNNE 0xc0010115 |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 393 | #define MSR_VM_HSAVE_PA 0xc0010117 |
| 394 | |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 395 | #endif /* _ASM_X86_MSR_INDEX_H */ |