blob: bbb20810ec104ed1f30892c1fb2215751d41fbc1 [file] [log] [blame]
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2009-2011 Atheros Communications Inc.
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmakeree40fa02011-05-27 16:14:23 -040017#include <linux/export.h>
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070018#include "hw.h"
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +053019
Luis R. Rodriguez8b4fc5b2009-09-09 15:24:02 -070020enum ath_bt_mode {
21 ATH_BT_COEX_MODE_LEGACY, /* legacy rx_clear mode */
22 ATH_BT_COEX_MODE_UNSLOTTED, /* untimed/unslotted mode */
23 ATH_BT_COEX_MODE_SLOTTED, /* slotted mode */
Mohammed Shafi Shajakhan32b10762011-11-30 10:41:29 +053024 ATH_BT_COEX_MODE_DISABLED, /* coexistence disabled */
Luis R. Rodriguez8b4fc5b2009-09-09 15:24:02 -070025};
26
27struct ath_btcoex_config {
28 u8 bt_time_extend;
29 bool bt_txstate_extend;
30 bool bt_txframe_extend;
31 enum ath_bt_mode bt_mode; /* coexistence mode */
32 bool bt_quiet_collision;
33 bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/
34 u8 bt_priority_time;
35 u8 bt_first_slot_time;
36 bool bt_hold_rx_clear;
37};
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053038
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +053039static const u32 ar9003_wlan_weights[ATH_BTCOEX_STOMP_MAX]
40 [AR9300_NUM_WLAN_WEIGHTS] = {
41 { 0xfffffff0, 0xfffffff0, 0xfffffff0, 0xfffffff0 }, /* STOMP_ALL */
42 { 0x88888880, 0x88888880, 0x88888880, 0x88888880 }, /* STOMP_LOW */
43 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* STOMP_NONE */
44};
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053045
Rajkumar Manoharan8227bf42011-11-12 19:35:48 +053046static const u32 ar9462_wlan_weights[ATH_BTCOEX_STOMP_MAX]
47 [AR9300_NUM_WLAN_WEIGHTS] = {
48 { 0x01017d01, 0x41414101, 0x41414101, 0x41414141 }, /* STOMP_ALL */
49 { 0x01017d01, 0x3b3b3b01, 0x3b3b3b01, 0x3b3b3b3b }, /* STOMP_LOW */
50 { 0x01017d01, 0x01010101, 0x01010101, 0x01010101 }, /* STOMP_NONE */
51 { 0x01017d01, 0x013b0101, 0x3b3b0101, 0x3b3b013b }, /* STOMP_LOW_FTP */
52};
53
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -070054void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum)
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070055{
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -070056 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez8b4fc5b2009-09-09 15:24:02 -070057 const struct ath_btcoex_config ath_bt_config = {
58 .bt_time_extend = 0,
59 .bt_txstate_extend = true,
60 .bt_txframe_extend = true,
61 .bt_mode = ATH_BT_COEX_MODE_SLOTTED,
62 .bt_quiet_collision = true,
63 .bt_rxclear_polarity = true,
64 .bt_priority_time = 2,
65 .bt_first_slot_time = 5,
66 .bt_hold_rx_clear = true,
67 };
Rajkumar Manoharan02c51722011-07-17 11:38:49 +053068 u32 i, idx;
Vivek Natarajana6ef5302011-04-26 10:39:53 +053069 bool rxclear_polarity = ath_bt_config.bt_rxclear_polarity;
70
71 if (AR_SREV_9300_20_OR_LATER(ah))
72 rxclear_polarity = !ath_bt_config.bt_rxclear_polarity;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053073
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -070074 btcoex_hw->bt_coex_mode =
75 (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) |
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053076 SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) |
77 SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) |
78 SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) |
79 SM(ath_bt_config.bt_mode, AR_BT_MODE) |
80 SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) |
Vivek Natarajana6ef5302011-04-26 10:39:53 +053081 SM(rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) |
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053082 SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) |
83 SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) |
84 SM(qnum, AR_BT_QCU_THRESH);
85
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -070086 btcoex_hw->bt_coex_mode2 =
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053087 SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) |
88 SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) |
89 AR_BT_DISABLE_BT_ANT;
90
Rajkumar Manoharan02c51722011-07-17 11:38:49 +053091 for (i = 0; i < 32; i++) {
92 idx = (debruijn32 << i) >> 27;
93 ah->hw_gen_timers.gen_timer_index[idx] = i;
94 }
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053095}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040096EXPORT_SYMBOL(ath9k_hw_init_btcoex_hw);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053097
Luis R. Rodriguez75d78392009-09-09 04:00:10 -070098void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah)
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -070099{
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700100 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700101
102 /* connect bt_active to baseband */
103 REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
104 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
105 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
106
107 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
108 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
109
110 /* Set input mux for bt_active to gpio pin */
111 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
112 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700113 btcoex_hw->btactive_gpio);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700114
115 /* Configure the desired gpio port for input */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700116 ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700117}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400118EXPORT_SYMBOL(ath9k_hw_btcoex_init_2wire);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700119
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700120void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah)
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700121{
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700122 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700123
124 /* btcoex 3-wire */
125 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
126 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB |
127 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB));
128
129 /* Set input mux for bt_prority_async and
130 * bt_active_async to GPIO pins */
131 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
132 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700133 btcoex_hw->btactive_gpio);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700134
135 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
136 AR_GPIO_INPUT_MUX1_BT_PRIORITY,
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700137 btcoex_hw->btpriority_gpio);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700138
139 /* Configure the desired GPIO ports for input */
140
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700141 ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
142 ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700143}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400144EXPORT_SYMBOL(ath9k_hw_btcoex_init_3wire);
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -0700145
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700146static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah)
147{
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700148 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700149
150 /* Configure the desired GPIO port for TX_FRAME output */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700151 ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700152 AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
153}
154
Luis R. Rodriguez5e197292009-09-09 15:15:55 -0700155void ath9k_hw_btcoex_set_weight(struct ath_hw *ah,
156 u32 bt_weight,
157 u32 wlan_weight)
158{
159 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
160
161 btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) |
162 SM(wlan_weight, AR_BTCOEX_WL_WGHT);
163}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400164EXPORT_SYMBOL(ath9k_hw_btcoex_set_weight);
Luis R. Rodriguez5e197292009-09-09 15:15:55 -0700165
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530166
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700167static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah)
168{
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530169 struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
Vivek Natarajan21cb9872010-08-18 19:57:49 +0530170 u32 val;
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530171 int i;
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700172
173 /*
174 * Program coex mode and weight registers to
175 * enable coex 3-wire
176 */
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530177 REG_WRITE(ah, AR_BT_COEX_MODE, btcoex->bt_coex_mode);
178 REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex->bt_coex_mode2);
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700179
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530180
181 if (AR_SREV_9300_20_OR_LATER(ah)) {
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530182 REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, btcoex->wlan_weight[0]);
183 REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, btcoex->wlan_weight[1]);
184 for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
185 REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS(i),
186 btcoex->bt_weight[i]);
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530187 } else
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530188 REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex->bt_coex_weights);
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530189
190
191
Vivek Natarajan21cb9872010-08-18 19:57:49 +0530192 if (AR_SREV_9271(ah)) {
193 val = REG_READ(ah, 0x50040);
194 val &= 0xFFFFFEFF;
195 REG_WRITE(ah, 0x50040, val);
196 }
197
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700198 REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
199 REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
200
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530201 ath9k_hw_cfg_output(ah, btcoex->wlanactive_gpio,
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700202 AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL);
203}
204
Rajkumar Manoharan8227bf42011-11-12 19:35:48 +0530205static void ath9k_hw_btcoex_enable_mci(struct ath_hw *ah)
206{
207 struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
208 int i;
209
210 for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
211 REG_WRITE(ah, AR_MCI_COEX_WL_WEIGHTS(i),
212 btcoex->wlan_weight[i]);
213
214 REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
215 btcoex->enabled = true;
216}
217
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530218void ath9k_hw_btcoex_enable(struct ath_hw *ah)
219{
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700220 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Vasanthakumar Thiagarajanf14462c2009-08-26 21:08:46 +0530221
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700222 switch (btcoex_hw->scheme) {
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700223 case ATH_BTCOEX_CFG_NONE:
224 break;
225 case ATH_BTCOEX_CFG_2WIRE:
226 ath9k_hw_btcoex_enable_2wire(ah);
227 break;
228 case ATH_BTCOEX_CFG_3WIRE:
229 ath9k_hw_btcoex_enable_3wire(ah);
230 break;
Rajkumar Manoharan8227bf42011-11-12 19:35:48 +0530231 case ATH_BTCOEX_CFG_MCI:
232 ath9k_hw_btcoex_enable_mci(ah);
233 return;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530234 }
235
236 REG_RMW(ah, AR_GPIO_PDPU,
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700237 (0x2 << (btcoex_hw->btactive_gpio * 2)),
238 (0x3 << (btcoex_hw->btactive_gpio * 2)));
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530239
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700240 ah->btcoex_hw.enabled = true;
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530241}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400242EXPORT_SYMBOL(ath9k_hw_btcoex_enable);
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530243
244void ath9k_hw_btcoex_disable(struct ath_hw *ah)
245{
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700246 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530247 int i;
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530248
Rajkumar Manoharan8227bf42011-11-12 19:35:48 +0530249 btcoex_hw->enabled = false;
250 if (btcoex_hw->scheme == ATH_BTCOEX_CFG_MCI) {
251 ath9k_hw_btcoex_bt_stomp(ah, ATH_BTCOEX_STOMP_NONE);
252 for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
253 REG_WRITE(ah, AR_MCI_COEX_WL_WEIGHTS(i),
254 btcoex_hw->wlan_weight[i]);
255 }
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700256 ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0);
Vasanthakumar Thiagarajanf14462c2009-08-26 21:08:46 +0530257
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700258 ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530259 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
260
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700261 if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) {
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530262 REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530263 REG_WRITE(ah, AR_BT_COEX_MODE2, 0);
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530264
265 if (AR_SREV_9300_20_OR_LATER(ah)) {
266 REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, 0);
267 REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, 0);
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530268 for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
269 REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS(i), 0);
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530270 } else
271 REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0);
272
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530273 }
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530274}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400275EXPORT_SYMBOL(ath9k_hw_btcoex_disable);
Vivek Natarajan978f78b2011-04-26 10:39:52 +0530276
277static void ar9003_btcoex_bt_stomp(struct ath_hw *ah,
278 enum ath_stomp_type stomp_type)
279{
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530280 struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
Rajkumar Manoharan8227bf42011-11-12 19:35:48 +0530281 const u32 *weight = AR_SREV_9462(ah) ? ar9003_wlan_weights[stomp_type] :
282 ar9462_wlan_weights[stomp_type];
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530283 int i;
Vivek Natarajan978f78b2011-04-26 10:39:52 +0530284
Rajkumar Manoharan54f10b02011-11-12 19:35:47 +0530285 for (i = 0; i < AR9300_NUM_WLAN_WEIGHTS; i++) {
286 btcoex->bt_weight[i] = AR9300_BT_WGHT;
Rajkumar Manoharan8227bf42011-11-12 19:35:48 +0530287 btcoex->wlan_weight[i] = weight[i];
Vivek Natarajan978f78b2011-04-26 10:39:52 +0530288 }
Vivek Natarajan978f78b2011-04-26 10:39:52 +0530289}
290
291/*
292 * Configures appropriate weight based on stomp type.
293 */
294void ath9k_hw_btcoex_bt_stomp(struct ath_hw *ah,
295 enum ath_stomp_type stomp_type)
296{
297 if (AR_SREV_9300_20_OR_LATER(ah)) {
298 ar9003_btcoex_bt_stomp(ah, stomp_type);
299 return;
300 }
301
302 switch (stomp_type) {
303 case ATH_BTCOEX_STOMP_ALL:
304 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
305 AR_STOMP_ALL_WLAN_WGHT);
306 break;
307 case ATH_BTCOEX_STOMP_LOW:
308 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
309 AR_STOMP_LOW_WLAN_WGHT);
310 break;
311 case ATH_BTCOEX_STOMP_NONE:
312 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
313 AR_STOMP_NONE_WLAN_WGHT);
314 break;
315 default:
316 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
317 "Invalid Stomptype\n");
318 break;
319 }
Vivek Natarajan978f78b2011-04-26 10:39:52 +0530320}
321EXPORT_SYMBOL(ath9k_hw_btcoex_bt_stomp);