blob: cb6b041c39d23bf877363308aaf22665b41d5b93 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
27#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010029#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010030#include <linux/io.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010031
32#include <asm/irq.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010033#include <asm/mach/irq.h>
34#include <asm/hardware/gic.h>
35
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010036static DEFINE_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010037
Russell Kingff2e27a2010-12-04 16:13:29 +000038/* Address of GIC 0 CPU interface */
Russell Kingbef8f9e2010-12-04 16:50:58 +000039void __iomem *gic_cpu_base_addr __read_mostly;
Russell Kingff2e27a2010-12-04 16:13:29 +000040
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010041struct gic_chip_data {
42 unsigned int irq_offset;
43 void __iomem *dist_base;
44 void __iomem *cpu_base;
45};
46
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010047/*
48 * Supported arch specific GIC irq extension.
49 * Default make them NULL.
50 */
51struct irq_chip gic_arch_extn = {
52 .irq_ack = NULL,
53 .irq_mask = NULL,
54 .irq_unmask = NULL,
55 .irq_retrigger = NULL,
56 .irq_set_type = NULL,
57 .irq_set_wake = NULL,
58};
59
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010060#ifndef MAX_GIC_NR
61#define MAX_GIC_NR 1
62#endif
63
Russell Kingbef8f9e2010-12-04 16:50:58 +000064static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010065
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010066static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010067{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010068 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010069 return gic_data->dist_base;
70}
71
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010072static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010073{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010074 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010075 return gic_data->cpu_base;
76}
77
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010078static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010079{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010080 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
81 return d->irq - gic_data->irq_offset;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010082}
83
Russell Kingf27ecac2005-08-18 21:31:00 +010084/*
85 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +010086 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010087static void gic_ack_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +010088{
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010089 spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010090 if (gic_arch_extn.irq_ack)
91 gic_arch_extn.irq_ack(d);
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010092 writel(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010093 spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010094}
95
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010096static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +010097{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010098 u32 mask = 1 << (d->irq % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010099
100 spin_lock(&irq_controller_lock);
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100101 writel(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100102 if (gic_arch_extn.irq_mask)
103 gic_arch_extn.irq_mask(d);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100104 spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100105}
106
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100107static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100108{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100109 u32 mask = 1 << (d->irq % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100110
111 spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100112 if (gic_arch_extn.irq_unmask)
113 gic_arch_extn.irq_unmask(d);
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100114 writel(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100115 spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100116}
117
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100118static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100119{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100120 void __iomem *base = gic_dist_base(d);
121 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100122 u32 enablemask = 1 << (gicirq % 32);
123 u32 enableoff = (gicirq / 32) * 4;
124 u32 confmask = 0x2 << ((gicirq % 16) * 2);
125 u32 confoff = (gicirq / 16) * 4;
126 bool enabled = false;
127 u32 val;
128
129 /* Interrupt configuration for SGIs can't be changed */
130 if (gicirq < 16)
131 return -EINVAL;
132
133 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
134 return -EINVAL;
135
136 spin_lock(&irq_controller_lock);
137
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100138 if (gic_arch_extn.irq_set_type)
139 gic_arch_extn.irq_set_type(d, type);
140
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100141 val = readl(base + GIC_DIST_CONFIG + confoff);
142 if (type == IRQ_TYPE_LEVEL_HIGH)
143 val &= ~confmask;
144 else if (type == IRQ_TYPE_EDGE_RISING)
145 val |= confmask;
146
147 /*
148 * As recommended by the spec, disable the interrupt before changing
149 * the configuration
150 */
151 if (readl(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
152 writel(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
153 enabled = true;
154 }
155
156 writel(val, base + GIC_DIST_CONFIG + confoff);
157
158 if (enabled)
159 writel(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
160
161 spin_unlock(&irq_controller_lock);
162
163 return 0;
164}
165
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100166static int gic_retrigger(struct irq_data *d)
167{
168 if (gic_arch_extn.irq_retrigger)
169 return gic_arch_extn.irq_retrigger(d);
170
171 return -ENXIO;
172}
173
Catalin Marinasa06f5462005-09-30 16:07:05 +0100174#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000175static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
176 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100177{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100178 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
179 unsigned int shift = (d->irq % 4) * 8;
Rusty Russell0de26522008-12-13 21:20:26 +1030180 unsigned int cpu = cpumask_first(mask_val);
Russell Kingc1917892011-01-23 12:12:01 +0000181 u32 val, mask, bit;
182
183 if (cpu >= 8)
184 return -EINVAL;
185
186 mask = 0xff << shift;
187 bit = 1 << (cpu + shift);
Russell Kingf27ecac2005-08-18 21:31:00 +0100188
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100189 spin_lock(&irq_controller_lock);
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100190 d->node = cpu;
Russell Kingc1917892011-01-23 12:12:01 +0000191 val = readl(reg) & ~mask;
192 writel(val | bit, reg);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100193 spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700194
195 return 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100196}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100197#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100198
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100199#ifdef CONFIG_PM
200static int gic_set_wake(struct irq_data *d, unsigned int on)
201{
202 int ret = -ENXIO;
203
204 if (gic_arch_extn.irq_set_wake)
205 ret = gic_arch_extn.irq_set_wake(d, on);
206
207 return ret;
208}
209
210#else
211#define gic_set_wake NULL
212#endif
213
Russell King0f347bb2007-05-17 10:11:34 +0100214static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100215{
216 struct gic_chip_data *chip_data = get_irq_data(irq);
217 struct irq_chip *chip = get_irq_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100218 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100219 unsigned long status;
220
221 /* primary controller ack'ing */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100222 chip->irq_ack(&desc->irq_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100223
224 spin_lock(&irq_controller_lock);
225 status = readl(chip_data->cpu_base + GIC_CPU_INTACK);
226 spin_unlock(&irq_controller_lock);
227
Russell King0f347bb2007-05-17 10:11:34 +0100228 gic_irq = (status & 0x3ff);
229 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100230 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100231
Russell King0f347bb2007-05-17 10:11:34 +0100232 cascade_irq = gic_irq + chip_data->irq_offset;
233 if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
234 do_bad_IRQ(cascade_irq, desc);
235 else
236 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100237
238 out:
239 /* primary controller unmasking */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100240 chip->irq_unmask(&desc->irq_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100241}
242
David Brownell38c677c2006-08-01 22:26:25 +0100243static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100244 .name = "GIC",
245 .irq_ack = gic_ack_irq,
246 .irq_mask = gic_mask_irq,
247 .irq_unmask = gic_unmask_irq,
248 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100249 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100250#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000251 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100252#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100253 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100254};
255
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100256void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
257{
258 if (gic_nr >= MAX_GIC_NR)
259 BUG();
260 if (set_irq_data(irq, &gic_data[gic_nr]) != 0)
261 BUG();
262 set_irq_chained_handler(irq, gic_handle_cascade_irq);
263}
264
Russell Kingbef8f9e2010-12-04 16:50:58 +0000265static void __init gic_dist_init(struct gic_chip_data *gic,
Russell Kingb580b892010-12-04 15:55:14 +0000266 unsigned int irq_start)
Russell Kingf27ecac2005-08-18 21:31:00 +0100267{
Pawel Molle6afec92010-11-26 13:45:43 +0100268 unsigned int gic_irqs, irq_limit, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000269 void __iomem *base = gic->dist_base;
Russell Kingf27ecac2005-08-18 21:31:00 +0100270 u32 cpumask = 1 << smp_processor_id();
271
272 cpumask |= cpumask << 8;
273 cpumask |= cpumask << 16;
274
Russell Kingf27ecac2005-08-18 21:31:00 +0100275 writel(0, base + GIC_DIST_CTRL);
276
277 /*
278 * Find out how many interrupts are supported.
Russell Kingf27ecac2005-08-18 21:31:00 +0100279 * The GIC only supports up to 1020 interrupt sources.
Russell Kingf27ecac2005-08-18 21:31:00 +0100280 */
Pawel Molle6afec92010-11-26 13:45:43 +0100281 gic_irqs = readl(base + GIC_DIST_CTR) & 0x1f;
282 gic_irqs = (gic_irqs + 1) * 32;
283 if (gic_irqs > 1020)
284 gic_irqs = 1020;
Russell Kingf27ecac2005-08-18 21:31:00 +0100285
286 /*
287 * Set all global interrupts to be level triggered, active low.
288 */
Pawel Molle6afec92010-11-26 13:45:43 +0100289 for (i = 32; i < gic_irqs; i += 16)
Russell Kingf27ecac2005-08-18 21:31:00 +0100290 writel(0, base + GIC_DIST_CONFIG + i * 4 / 16);
291
292 /*
293 * Set all global interrupts to this CPU only.
294 */
Pawel Molle6afec92010-11-26 13:45:43 +0100295 for (i = 32; i < gic_irqs; i += 4)
Russell Kingf27ecac2005-08-18 21:31:00 +0100296 writel(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
297
298 /*
Russell King9395f6e2010-11-11 23:10:30 +0000299 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100300 */
Pawel Molle6afec92010-11-26 13:45:43 +0100301 for (i = 32; i < gic_irqs; i += 4)
Russell Kingf27ecac2005-08-18 21:31:00 +0100302 writel(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
303
304 /*
Russell King9395f6e2010-11-11 23:10:30 +0000305 * Disable all interrupts. Leave the PPI and SGIs alone
306 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100307 */
Pawel Molle6afec92010-11-26 13:45:43 +0100308 for (i = 32; i < gic_irqs; i += 32)
Russell Kingf27ecac2005-08-18 21:31:00 +0100309 writel(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
310
311 /*
Pawel Molle6afec92010-11-26 13:45:43 +0100312 * Limit number of interrupts registered to the platform maximum
313 */
Russell Kingbef8f9e2010-12-04 16:50:58 +0000314 irq_limit = gic->irq_offset + gic_irqs;
Pawel Molle6afec92010-11-26 13:45:43 +0100315 if (WARN_ON(irq_limit > NR_IRQS))
316 irq_limit = NR_IRQS;
317
318 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100319 * Setup the Linux IRQ subsystem.
320 */
Pawel Molle6afec92010-11-26 13:45:43 +0100321 for (i = irq_start; i < irq_limit; i++) {
Russell Kingf27ecac2005-08-18 21:31:00 +0100322 set_irq_chip(i, &gic_chip);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000323 set_irq_chip_data(i, gic);
Russell King10dd5ce2006-11-23 11:41:32 +0000324 set_irq_handler(i, handle_level_irq);
Russell Kingf27ecac2005-08-18 21:31:00 +0100325 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
326 }
327
328 writel(1, base + GIC_DIST_CTRL);
329}
330
Russell Kingbef8f9e2010-12-04 16:50:58 +0000331static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100332{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000333 void __iomem *dist_base = gic->dist_base;
334 void __iomem *base = gic->cpu_base;
Russell King9395f6e2010-11-11 23:10:30 +0000335 int i;
336
Russell King9395f6e2010-11-11 23:10:30 +0000337 /*
338 * Deal with the banked PPI and SGI interrupts - disable all
339 * PPI interrupts, ensure all SGI interrupts are enabled.
340 */
341 writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
342 writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
343
344 /*
345 * Set priority on PPI and SGI interrupts
346 */
347 for (i = 0; i < 32; i += 4)
348 writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
349
Russell Kingf27ecac2005-08-18 21:31:00 +0100350 writel(0xf0, base + GIC_CPU_PRIMASK);
351 writel(1, base + GIC_CPU_CTRL);
352}
353
Russell Kingb580b892010-12-04 15:55:14 +0000354void __init gic_init(unsigned int gic_nr, unsigned int irq_start,
355 void __iomem *dist_base, void __iomem *cpu_base)
356{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000357 struct gic_chip_data *gic;
358
359 BUG_ON(gic_nr >= MAX_GIC_NR);
360
361 gic = &gic_data[gic_nr];
362 gic->dist_base = dist_base;
363 gic->cpu_base = cpu_base;
364 gic->irq_offset = (irq_start - 1) & ~31;
365
Russell Kingff2e27a2010-12-04 16:13:29 +0000366 if (gic_nr == 0)
367 gic_cpu_base_addr = cpu_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000368
369 gic_dist_init(gic, irq_start);
370 gic_cpu_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000371}
372
Russell King38489532010-12-04 16:01:03 +0000373void __cpuinit gic_secondary_init(unsigned int gic_nr)
374{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000375 BUG_ON(gic_nr >= MAX_GIC_NR);
376
377 gic_cpu_init(&gic_data[gic_nr]);
Russell King38489532010-12-04 16:01:03 +0000378}
379
Russell Kingac61d142010-12-06 10:38:14 +0000380void __cpuinit gic_enable_ppi(unsigned int irq)
381{
382 unsigned long flags;
383
384 local_irq_save(flags);
385 irq_to_desc(irq)->status |= IRQ_NOPROBE;
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100386 gic_unmask_irq(irq_get_irq_data(irq));
Russell Kingac61d142010-12-06 10:38:14 +0000387 local_irq_restore(flags);
388}
389
Russell Kingf27ecac2005-08-18 21:31:00 +0100390#ifdef CONFIG_SMP
Russell King82668102009-05-17 16:20:18 +0100391void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Russell Kingf27ecac2005-08-18 21:31:00 +0100392{
Russell King82668102009-05-17 16:20:18 +0100393 unsigned long map = *cpus_addr(*mask);
Russell Kingf27ecac2005-08-18 21:31:00 +0100394
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100395 /* this always happens on GIC0 */
396 writel(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT);
Russell Kingf27ecac2005-08-18 21:31:00 +0100397}
398#endif