blob: f35371db33f5006dea335a8a2e27407e6c8ad471 [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2440/mach-osiris.c
Ben Dooks110d3222006-03-20 17:10:02 +00002 *
Ben Dooksccae9412009-11-13 22:54:14 +00003 * Copyright (c) 2005-2008 Simtec Electronics
Ben Dooks110d3222006-03-20 17:10:02 +00004 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/interrupt.h>
15#include <linux/list.h>
16#include <linux/timer.h>
17#include <linux/init.h>
Ben Dooksec976d62009-05-13 22:52:24 +010018#include <linux/gpio.h>
Ben Dooks110d3222006-03-20 17:10:02 +000019#include <linux/device.h>
Ben Dooks5698bd22007-06-06 10:36:09 +010020#include <linux/sysdev.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010021#include <linux/serial_core.h>
Ben Dooksd96a9802008-04-16 00:12:39 +010022#include <linux/clk.h>
Ben Dooksf3374222008-07-03 11:24:40 +010023#include <linux/i2c.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Ben Dooks110d3222006-03-20 17:10:02 +000025
Ben Dooks4fa084a2009-11-13 22:34:21 +000026#include <linux/i2c/tps65010.h>
27
Ben Dooks110d3222006-03-20 17:10:02 +000028#include <asm/mach/arch.h>
29#include <asm/mach/map.h>
30#include <asm/mach/irq.h>
31
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/osiris-map.h>
33#include <mach/osiris-cpld.h>
Ben Dooks110d3222006-03-20 17:10:02 +000034
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/hardware.h>
Ben Dooks110d3222006-03-20 17:10:02 +000036#include <asm/irq.h>
37#include <asm/mach-types.h>
38
Ben Dooksbaf6b282009-07-30 23:23:32 +010039#include <plat/cpu-freq.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010040#include <plat/regs-serial.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010041#include <mach/regs-gpio.h>
42#include <mach/regs-mem.h>
43#include <mach/regs-lcd.h>
Ben Dooks7926b5a2008-10-30 10:14:35 +000044#include <plat/nand.h>
Ben Dooks3e1b7762008-10-31 16:14:40 +000045#include <plat/iic.h>
Ben Dooks110d3222006-03-20 17:10:02 +000046
47#include <linux/mtd/mtd.h>
48#include <linux/mtd/nand.h>
49#include <linux/mtd/nand_ecc.h>
50#include <linux/mtd/partitions.h>
51
Ben Dooksd5120ae2008-10-07 23:09:51 +010052#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010053#include <plat/devs.h>
54#include <plat/cpu.h>
Ben Dooks110d3222006-03-20 17:10:02 +000055
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010056/* onboard perihperal map */
Ben Dooks110d3222006-03-20 17:10:02 +000057
58static struct map_desc osiris_iodesc[] __initdata = {
59 /* ISA IO areas (may be over-written later) */
60
61 {
62 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
63 .pfn = __phys_to_pfn(S3C2410_CS5),
64 .length = SZ_16M,
65 .type = MT_DEVICE,
66 }, {
67 .virtual = (u32)S3C24XX_VA_ISA_WORD,
68 .pfn = __phys_to_pfn(S3C2410_CS5),
69 .length = SZ_16M,
70 .type = MT_DEVICE,
71 },
72
73 /* CPLD control registers */
74
75 {
Ben Dooksc362aec2007-06-06 09:51:51 +010076 .virtual = (u32)OSIRIS_VA_CTRL0,
77 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL0),
78 .length = SZ_16K,
79 .type = MT_DEVICE,
80 }, {
Ben Dooks110d3222006-03-20 17:10:02 +000081 .virtual = (u32)OSIRIS_VA_CTRL1,
82 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL1),
83 .length = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +010084 .type = MT_DEVICE,
Ben Dooks110d3222006-03-20 17:10:02 +000085 }, {
86 .virtual = (u32)OSIRIS_VA_CTRL2,
87 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL2),
88 .length = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +010089 .type = MT_DEVICE,
Ben Dooksc362aec2007-06-06 09:51:51 +010090 }, {
91 .virtual = (u32)OSIRIS_VA_IDREG,
92 .pfn = __phys_to_pfn(OSIRIS_PA_IDREG),
93 .length = SZ_16K,
94 .type = MT_DEVICE,
Ben Dooks110d3222006-03-20 17:10:02 +000095 },
96};
97
98#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
99#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
100#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
101
102static struct s3c24xx_uart_clksrc osiris_serial_clocks[] = {
103 [0] = {
104 .name = "uclk",
105 .divisor = 1,
106 .min_baud = 0,
107 .max_baud = 0,
108 },
109 [1] = {
110 .name = "pclk",
111 .divisor = 1,
112 .min_baud = 0,
Ben Dooks705630d2006-07-26 20:16:39 +0100113 .max_baud = 0,
Ben Dooks110d3222006-03-20 17:10:02 +0000114 }
115};
116
Ben Dooks66a9b492006-06-18 23:04:05 +0100117static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
Ben Dooks110d3222006-03-20 17:10:02 +0000118 [0] = {
119 .hwport = 0,
120 .flags = 0,
121 .ucon = UCON,
122 .ulcon = ULCON,
123 .ufcon = UFCON,
124 .clocks = osiris_serial_clocks,
Ben Dooks705630d2006-07-26 20:16:39 +0100125 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
Ben Dooks110d3222006-03-20 17:10:02 +0000126 },
127 [1] = {
Ben Dookse2e58102006-06-18 16:21:50 +0100128 .hwport = 1,
Ben Dooks110d3222006-03-20 17:10:02 +0000129 .flags = 0,
130 .ucon = UCON,
131 .ulcon = ULCON,
132 .ufcon = UFCON,
133 .clocks = osiris_serial_clocks,
Ben Dooks705630d2006-07-26 20:16:39 +0100134 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
Ben Dooks110d3222006-03-20 17:10:02 +0000135 },
Ben Dooksca7aa4d2006-12-07 20:49:01 +0100136 [2] = {
137 .hwport = 2,
138 .flags = 0,
139 .ucon = UCON,
140 .ulcon = ULCON,
141 .ufcon = UFCON,
142 .clocks = osiris_serial_clocks,
143 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
144 }
Ben Dooks110d3222006-03-20 17:10:02 +0000145};
146
147/* NAND Flash on Osiris board */
148
149static int external_map[] = { 2 };
150static int chip0_map[] = { 0 };
151static int chip1_map[] = { 1 };
152
Ben Dooks2a3a1802009-09-28 13:59:49 +0300153static struct mtd_partition __initdata osiris_default_nand_part[] = {
Ben Dooks110d3222006-03-20 17:10:02 +0000154 [0] = {
155 .name = "Boot Agent",
156 .size = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +0100157 .offset = 0,
Ben Dooks110d3222006-03-20 17:10:02 +0000158 },
159 [1] = {
160 .name = "/boot",
161 .size = SZ_4M - SZ_16K,
162 .offset = SZ_16K,
163 },
164 [2] = {
165 .name = "user1",
166 .offset = SZ_4M,
167 .size = SZ_32M - SZ_4M,
168 },
169 [3] = {
170 .name = "user2",
171 .offset = SZ_32M,
172 .size = MTDPART_SIZ_FULL,
173 }
174};
175
Ben Dooks2a3a1802009-09-28 13:59:49 +0300176static struct mtd_partition __initdata osiris_default_nand_part_large[] = {
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100177 [0] = {
178 .name = "Boot Agent",
179 .size = SZ_128K,
180 .offset = 0,
181 },
182 [1] = {
183 .name = "/boot",
184 .size = SZ_4M - SZ_128K,
185 .offset = SZ_128K,
186 },
187 [2] = {
188 .name = "user1",
189 .offset = SZ_4M,
190 .size = SZ_32M - SZ_4M,
191 },
192 [3] = {
193 .name = "user2",
194 .offset = SZ_32M,
195 .size = MTDPART_SIZ_FULL,
196 }
197};
198
Ben Dooks110d3222006-03-20 17:10:02 +0000199/* the Osiris has 3 selectable slots for nand-flash, the two
200 * on-board chip areas, as well as the external slot.
201 *
202 * Note, there is no current hot-plug support for the External
203 * socket.
204*/
205
Ben Dooks2a3a1802009-09-28 13:59:49 +0300206static struct s3c2410_nand_set __initdata osiris_nand_sets[] = {
Ben Dooks110d3222006-03-20 17:10:02 +0000207 [1] = {
208 .name = "External",
209 .nr_chips = 1,
210 .nr_map = external_map,
Ben Dooksd9237382009-12-23 19:25:01 +0000211 .options = NAND_SCAN_SILENT_NODEV,
Ben Dooks110d3222006-03-20 17:10:02 +0000212 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100213 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000214 },
215 [0] = {
216 .name = "chip0",
217 .nr_chips = 1,
218 .nr_map = chip0_map,
219 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100220 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000221 },
222 [2] = {
223 .name = "chip1",
224 .nr_chips = 1,
225 .nr_map = chip1_map,
Ben Dooksd9237382009-12-23 19:25:01 +0000226 .options = NAND_SCAN_SILENT_NODEV,
Ben Dooks110d3222006-03-20 17:10:02 +0000227 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100228 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000229 },
230};
231
232static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
233{
234 unsigned int tmp;
235
236 slot = set->nr_map[slot] & 3;
237
238 pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
239 slot, set, set->nr_map);
240
Ben Dooksc362aec2007-06-06 09:51:51 +0100241 tmp = __raw_readb(OSIRIS_VA_CTRL0);
242 tmp &= ~OSIRIS_CTRL0_NANDSEL;
Ben Dooks110d3222006-03-20 17:10:02 +0000243 tmp |= slot;
244
Ben Dooksc362aec2007-06-06 09:51:51 +0100245 pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
Ben Dooks110d3222006-03-20 17:10:02 +0000246
Ben Dooksc362aec2007-06-06 09:51:51 +0100247 __raw_writeb(tmp, OSIRIS_VA_CTRL0);
Ben Dooks110d3222006-03-20 17:10:02 +0000248}
249
Ben Dooks2a3a1802009-09-28 13:59:49 +0300250static struct s3c2410_platform_nand __initdata osiris_nand_info = {
Ben Dooks110d3222006-03-20 17:10:02 +0000251 .tacls = 25,
252 .twrph0 = 60,
253 .twrph1 = 60,
254 .nr_sets = ARRAY_SIZE(osiris_nand_sets),
255 .sets = osiris_nand_sets,
256 .select_chip = osiris_nand_select,
257};
258
259/* PCMCIA control and configuration */
260
261static struct resource osiris_pcmcia_resource[] = {
262 [0] = {
263 .start = 0x0f000000,
264 .end = 0x0f100000,
265 .flags = IORESOURCE_MEM,
266 },
267 [1] = {
268 .start = 0x0c000000,
269 .end = 0x0c100000,
270 .flags = IORESOURCE_MEM,
271 }
272};
273
274static struct platform_device osiris_pcmcia = {
275 .name = "osiris-pcmcia",
276 .id = -1,
277 .num_resources = ARRAY_SIZE(osiris_pcmcia_resource),
278 .resource = osiris_pcmcia_resource,
279};
280
Ben Dooks5698bd22007-06-06 10:36:09 +0100281/* Osiris power management device */
282
283#ifdef CONFIG_PM
284static unsigned char pm_osiris_ctrl0;
285
286static int osiris_pm_suspend(struct sys_device *sd, pm_message_t state)
287{
Ben Dooks28047ec2007-10-04 23:16:42 +0100288 unsigned int tmp;
289
Ben Dooks5698bd22007-06-06 10:36:09 +0100290 pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
Ben Dooks28047ec2007-10-04 23:16:42 +0100291 tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;
292
293 /* ensure correct NAND slot is selected on resume */
294 if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
295 tmp |= 2;
296
297 __raw_writeb(tmp, OSIRIS_VA_CTRL0);
298
Ben Dooks4afcdda2007-10-04 23:18:08 +0100299 /* ensure that an nRESET is not generated on resume. */
Ben Dooks070276d2009-05-17 22:32:23 +0100300 s3c2410_gpio_setpin(S3C2410_GPA(21), 1);
301 s3c2410_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPIO_OUTPUT);
Ben Dooks4afcdda2007-10-04 23:18:08 +0100302
Ben Dooks5698bd22007-06-06 10:36:09 +0100303 return 0;
304}
305
306static int osiris_pm_resume(struct sys_device *sd)
307{
308 if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
309 __raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);
310
Ben Dooks28047ec2007-10-04 23:16:42 +0100311 __raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);
312
Ben Dooks070276d2009-05-17 22:32:23 +0100313 s3c2410_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
Ben Dooks4afcdda2007-10-04 23:18:08 +0100314
Ben Dooks5698bd22007-06-06 10:36:09 +0100315 return 0;
316}
317
318#else
319#define osiris_pm_suspend NULL
320#define osiris_pm_resume NULL
321#endif
322
323static struct sysdev_class osiris_pm_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +0100324 .name = "mach-osiris",
Ben Dooks5698bd22007-06-06 10:36:09 +0100325 .suspend = osiris_pm_suspend,
326 .resume = osiris_pm_resume,
327};
328
329static struct sys_device osiris_pm_sysdev = {
330 .cls = &osiris_pm_sysclass,
331};
332
Ben Dooks4fa084a2009-11-13 22:34:21 +0000333/* Link for DVS driver to TPS65011 */
334
335static void osiris_tps_release(struct device *dev)
336{
337 /* static device, do not need to release anything */
338}
339
340static struct platform_device osiris_tps_device = {
341 .name = "osiris-dvs",
342 .id = -1,
343 .dev.release = osiris_tps_release,
344};
345
346static int osiris_tps_setup(struct i2c_client *client, void *context)
347{
348 osiris_tps_device.dev.parent = &client->dev;
349 return platform_device_register(&osiris_tps_device);
350}
351
352static int osiris_tps_remove(struct i2c_client *client, void *context)
353{
354 platform_device_unregister(&osiris_tps_device);
355 return 0;
356}
357
358static struct tps65010_board osiris_tps_board = {
359 .base = -1, /* GPIO can go anywhere at the moment */
360 .setup = osiris_tps_setup,
361 .teardown = osiris_tps_remove,
362};
363
Ben Dooksf3374222008-07-03 11:24:40 +0100364/* I2C devices fitted. */
365
366static struct i2c_board_info osiris_i2c_devs[] __initdata = {
367 {
368 I2C_BOARD_INFO("tps65011", 0x48),
369 .irq = IRQ_EINT20,
Ben Dooks4fa084a2009-11-13 22:34:21 +0000370 .platform_data = &osiris_tps_board,
Ben Dooksf3374222008-07-03 11:24:40 +0100371 },
372};
373
Ben Dooks110d3222006-03-20 17:10:02 +0000374/* Standard Osiris devices */
375
376static struct platform_device *osiris_devices[] __initdata = {
Ben Dooks3e1b7762008-10-31 16:14:40 +0000377 &s3c_device_i2c0,
Ben Dooks55ba86b2007-06-06 09:53:00 +0100378 &s3c_device_wdt,
Ben Dooks110d3222006-03-20 17:10:02 +0000379 &s3c_device_nand,
380 &osiris_pcmcia,
381};
382
Ben Dooks2bc75092008-07-15 17:17:48 +0100383static struct clk *osiris_clocks[] __initdata = {
Ben Dooks110d3222006-03-20 17:10:02 +0000384 &s3c24xx_dclk0,
385 &s3c24xx_dclk1,
386 &s3c24xx_clkout0,
387 &s3c24xx_clkout1,
388 &s3c24xx_uclk,
389};
390
Ben Dooksbaf6b282009-07-30 23:23:32 +0100391static struct s3c_cpufreq_board __initdata osiris_cpufreq = {
392 .refresh = 7800, /* refresh period is 7.8usec */
393 .auto_io = 1,
394 .need_io = 1,
395};
396
Ben Dooksda956fd2006-03-20 21:02:39 +0000397static void __init osiris_map_io(void)
Ben Dooks110d3222006-03-20 17:10:02 +0000398{
Ben Dooksda956fd2006-03-20 21:02:39 +0000399 unsigned long flags;
400
Ben Dooks110d3222006-03-20 17:10:02 +0000401 /* initialise the clocks */
402
Ben Dooksd96a9802008-04-16 00:12:39 +0100403 s3c24xx_dclk0.parent = &clk_upll;
Ben Dooks110d3222006-03-20 17:10:02 +0000404 s3c24xx_dclk0.rate = 12*1000*1000;
405
Ben Dooksd96a9802008-04-16 00:12:39 +0100406 s3c24xx_dclk1.parent = &clk_upll;
Ben Dooks110d3222006-03-20 17:10:02 +0000407 s3c24xx_dclk1.rate = 24*1000*1000;
408
409 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
410 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
411
412 s3c24xx_uclk.parent = &s3c24xx_clkout1;
413
Ben Dooksce89c202007-04-20 11:15:27 +0100414 s3c24xx_register_clocks(osiris_clocks, ARRAY_SIZE(osiris_clocks));
415
Ben Dooks110d3222006-03-20 17:10:02 +0000416 s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
417 s3c24xx_init_clocks(0);
418 s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));
Ben Dooks110d3222006-03-20 17:10:02 +0000419
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100420 /* check for the newer revision boards with large page nand */
421
422 if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
423 printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
424 __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
425 osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
426 osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
427 } else {
428 /* write-protect line to the NAND */
Ben Dooks070276d2009-05-17 22:32:23 +0100429 s3c2410_gpio_setpin(S3C2410_GPA(0), 1);
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100430 }
431
Ben Dooks110d3222006-03-20 17:10:02 +0000432 /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
Ben Dooksda956fd2006-03-20 21:02:39 +0000433
434 local_irq_save(flags);
Ben Dooks110d3222006-03-20 17:10:02 +0000435 __raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
Ben Dooksda956fd2006-03-20 21:02:39 +0000436 local_irq_restore(flags);
Ben Dooks110d3222006-03-20 17:10:02 +0000437}
438
Ben Dooks57e51712007-04-20 11:19:16 +0100439static void __init osiris_init(void)
440{
Ben Dooks5698bd22007-06-06 10:36:09 +0100441 sysdev_class_register(&osiris_pm_sysclass);
442 sysdev_register(&osiris_pm_sysdev);
443
Ben Dooks3e1b7762008-10-31 16:14:40 +0000444 s3c_i2c0_set_platdata(NULL);
Ben Dooks2a3a1802009-09-28 13:59:49 +0300445 s3c_nand_set_platdata(&osiris_nand_info);
Ben Dooks3e1b7762008-10-31 16:14:40 +0000446
Ben Dooksbaf6b282009-07-30 23:23:32 +0100447 s3c_cpufreq_setboard(&osiris_cpufreq);
448
Ben Dooksf3374222008-07-03 11:24:40 +0100449 i2c_register_board_info(0, osiris_i2c_devs,
450 ARRAY_SIZE(osiris_i2c_devs));
451
Ben Dooks57e51712007-04-20 11:19:16 +0100452 platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
453};
454
Ben Dooks110d3222006-03-20 17:10:02 +0000455MACHINE_START(OSIRIS, "Simtec-OSIRIS")
456 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Ben Dooks110d3222006-03-20 17:10:02 +0000457 .phys_io = S3C2410_PA_UART,
458 .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
459 .boot_params = S3C2410_SDRAM_PA + 0x100,
460 .map_io = osiris_map_io,
Ben Dooks110d3222006-03-20 17:10:02 +0000461 .init_irq = s3c24xx_init_irq,
Ben Dooks5698bd22007-06-06 10:36:09 +0100462 .init_machine = osiris_init,
Ben Dooks110d3222006-03-20 17:10:02 +0000463 .timer = &s3c24xx_timer,
464MACHINE_END