blob: 4134d2590836690e984ea52068a14838cdb4b57d [file] [log] [blame]
Brian Swetland8a0f6f12008-09-10 14:58:25 -07001/* linux/include/asm-arm/arch-msm/dma.h
Russell Kinga09e64f2008-08-05 16:14:15 +01002 *
3 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004 * Copyright (c) 2008-2011, Code Aurora Forum. All rights reserved.
Russell Kinga09e64f2008-08-05 16:14:15 +01005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#ifndef __ASM_ARCH_MSM_DMA_H
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#define __ASM_ARCH_MSM_DMA_H
Russell Kinga09e64f2008-08-05 16:14:15 +010019
20#include <linux/list.h>
21#include <mach/msm_iomap.h>
22
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#if defined(CONFIG_ARCH_FSM9XXX)
24#include <mach/dma-fsm9xxx.h>
25#endif
26
Brian Swetland8a0f6f12008-09-10 14:58:25 -070027struct msm_dmov_errdata {
28 uint32_t flush[6];
29};
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031struct msm_dmov_cmd {
32 struct list_head list;
33 unsigned int cmdptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034 unsigned int crci_mask;
Brian Swetland8a0f6f12008-09-10 14:58:25 -070035 void (*complete_func)(struct msm_dmov_cmd *cmd,
36 unsigned int result,
37 struct msm_dmov_errdata *err);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038 void (*exec_func)(struct msm_dmov_cmd *cmd);
39 void *user; /* Pointer for caller's reference */
Russell Kinga09e64f2008-08-05 16:14:15 +010040};
41
42void msm_dmov_enqueue_cmd(unsigned id, struct msm_dmov_cmd *cmd);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043void msm_dmov_enqueue_cmd_ext(unsigned id, struct msm_dmov_cmd *cmd);
Brian Swetland8a0f6f12008-09-10 14:58:25 -070044void msm_dmov_stop_cmd(unsigned id, struct msm_dmov_cmd *cmd, int graceful);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045void msm_dmov_flush(unsigned int id);
46int msm_dmov_exec_cmd(unsigned id, unsigned int crci_mask, unsigned int cmdptr);
47unsigned int msm_dmov_build_crci_mask(int n, ...);
Russell Kinga09e64f2008-08-05 16:14:15 +010048
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#define DMOV_CRCIS_PER_CONF 10
Russell Kinga09e64f2008-08-05 16:14:15 +010050
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051#define DMOV_ADDR(off, ch, sd) ((DMOV_SD_SIZE*(sd)) + (off) + ((ch) << 2))
52#define DMOV_SD0(off, ch) DMOV_ADDR(off, ch, 0)
53#define DMOV_SD1(off, ch) DMOV_ADDR(off, ch, 1)
54#define DMOV_SD2(off, ch) DMOV_ADDR(off, ch, 2)
55#define DMOV_SD3(off, ch) DMOV_ADDR(off, ch, 3)
Russell Kinga09e64f2008-08-05 16:14:15 +010056
Daniel Walker2f2a74e2010-05-04 11:29:54 -070057#if defined(CONFIG_ARCH_MSM7X30)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#define DMOV_SD_SIZE 0x400
59#define DMOV_SD_AARM 2
60#elif defined(CONFIG_ARCH_MSM8960)
61#define DMOV_SD_SIZE 0x800
62#define DMOV_SD_AARM 1
Joel King0581896d2011-07-19 16:43:28 -070063#elif defined(CONFIG_ARCH_APQ8064)
64#define DMOV_SD_SIZE 0x800
65#define DMOV_SD_AARM 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#elif defined(CONFIG_MSM_ADM3)
67#define DMOV_SD_SIZE 0x800
68#define DMOV_SD_MASTER 1
69#define DMOV_SD_AARM 1
70#define DMOV_SD_MASTER_ADDR(off, ch) DMOV_ADDR(off, ch, DMOV_SD_MASTER)
71#elif defined(CONFIG_ARCH_FSM9XXX)
72/* defined in dma-fsm9xxx.h */
Daniel Walker2f2a74e2010-05-04 11:29:54 -070073#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#define DMOV_SD_SIZE 0x400
75#define DMOV_SD_AARM 3
Daniel Walker2f2a74e2010-05-04 11:29:54 -070076#endif
Russell Kinga09e64f2008-08-05 16:14:15 +010077
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078#define DMOV_SD_AARM_ADDR(off, ch) DMOV_ADDR(off, ch, DMOV_SD_AARM)
79
80#define DMOV_CMD_PTR(ch) DMOV_SD_AARM_ADDR(0x000, ch)
Russell Kinga09e64f2008-08-05 16:14:15 +010081#define DMOV_CMD_LIST (0 << 29) /* does not work */
82#define DMOV_CMD_PTR_LIST (1 << 29) /* works */
83#define DMOV_CMD_INPUT_CFG (2 << 29) /* untested */
84#define DMOV_CMD_OUTPUT_CFG (3 << 29) /* untested */
85#define DMOV_CMD_ADDR(addr) ((addr) >> 3)
86
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087#define DMOV_RSLT(ch) DMOV_SD_AARM_ADDR(0x040, ch)
Russell Kinga09e64f2008-08-05 16:14:15 +010088#define DMOV_RSLT_VALID (1 << 31) /* 0 == host has empties result fifo */
89#define DMOV_RSLT_ERROR (1 << 3)
90#define DMOV_RSLT_FLUSH (1 << 2)
91#define DMOV_RSLT_DONE (1 << 1) /* top pointer done */
92#define DMOV_RSLT_USER (1 << 0) /* command with FR force result */
93
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094#define DMOV_FLUSH0(ch) DMOV_SD_AARM_ADDR(0x080, ch)
95#define DMOV_FLUSH1(ch) DMOV_SD_AARM_ADDR(0x0C0, ch)
96#define DMOV_FLUSH2(ch) DMOV_SD_AARM_ADDR(0x100, ch)
97#define DMOV_FLUSH3(ch) DMOV_SD_AARM_ADDR(0x140, ch)
98#define DMOV_FLUSH4(ch) DMOV_SD_AARM_ADDR(0x180, ch)
99#define DMOV_FLUSH5(ch) DMOV_SD_AARM_ADDR(0x1C0, ch)
100#define DMOV_FLUSH_TYPE (1 << 31)
Russell Kinga09e64f2008-08-05 16:14:15 +0100101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102#define DMOV_STATUS(ch) DMOV_SD_AARM_ADDR(0x200, ch)
Russell Kinga09e64f2008-08-05 16:14:15 +0100103#define DMOV_STATUS_RSLT_COUNT(n) (((n) >> 29))
104#define DMOV_STATUS_CMD_COUNT(n) (((n) >> 27) & 3)
105#define DMOV_STATUS_RSLT_VALID (1 << 1)
106#define DMOV_STATUS_CMD_PTR_RDY (1 << 0)
107
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108#define DMOV_CONF(ch) DMOV_SD_MASTER_ADDR(0x240, ch)
109#define DMOV_CONF_SD(sd) (((sd & 4) << 11) | ((sd & 3) << 4))
110#define DMOV_CONF_IRQ_EN (1 << 6)
111#define DMOV_CONF_FORCE_RSLT_EN (1 << 7)
112#define DMOV_CONF_SHADOW_EN (1 << 12)
113#define DMOV_CONF_MPU_DISABLE (1 << 11)
114#define DMOV_CONF_PRIORITY(n) (n << 0)
115
116#define DMOV_DBG_ERR(ci) DMOV_SD_MASTER_ADDR(0x280, ci)
117
118#define DMOV_RSLT_CONF(ch) DMOV_SD_AARM_ADDR(0x300, ch)
119#define DMOV_RSLT_CONF_FORCE_TOP_PTR_RSLT (1 << 2)
120#define DMOV_RSLT_CONF_FORCE_FLUSH_RSLT (1 << 1)
121#define DMOV_RSLT_CONF_IRQ_EN (1 << 0)
122
123#define DMOV_ISR DMOV_SD_AARM_ADDR(0x380, 0)
124
125#define DMOV_CI_CONF(ci) DMOV_SD_MASTER_ADDR(0x390, ci)
126#define DMOV_CI_CONF_RANGE_END(n) ((n) << 24)
127#define DMOV_CI_CONF_RANGE_START(n) ((n) << 16)
128#define DMOV_CI_CONF_MAX_BURST(n) ((n) << 0)
129
130#define DMOV_CI_DBG_ERR(ci) DMOV_SD_MASTER_ADDR(0x3B0, ci)
131
132#define DMOV_CRCI_CONF0 DMOV_SD_MASTER_ADDR(0x3D0, 0)
133#define DMOV_CRCI_CONF1 DMOV_SD_MASTER_ADDR(0x3D4, 0)
134#define DMOV_CRCI_CONF0_SD(crci, sd) (sd << (crci*3))
135#define DMOV_CRCI_CONF1_SD(crci, sd) (sd << ((crci-DMOV_CRCIS_PER_CONF)*3))
136
137#define DMOV_CRCI_CTL(crci) DMOV_SD_AARM_ADDR(0x400, crci)
138#define DMOV_CRCI_CTL_BLK_SZ(n) ((n) << 0)
139#define DMOV_CRCI_CTL_RST (1 << 17)
140#define DMOV_CRCI_MUX (1 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100141
142/* channel assignments */
143
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144/*
145 * Format of CRCI numbers: crci number + (muxsel << 4)
146 */
147
148#if defined(CONFIG_ARCH_MSM8X60)
149#define DMOV_GP_CHAN 15
150
151#define DMOV_NAND_CHAN 17
152#define DMOV_NAND_CHAN_MODEM 26
153#define DMOV_NAND_CHAN_Q6 27
154#define DMOV_NAND_CRCI_CMD 15
155#define DMOV_NAND_CRCI_DATA 3
156
157#define DMOV_CE_IN_CHAN 2
158#define DMOV_CE_IN_CRCI 4
159
160#define DMOV_CE_OUT_CHAN 3
161#define DMOV_CE_OUT_CRCI 5
162
163#define DMOV_CE_HASH_CRCI 15
164
165#define DMOV_SDC1_CHAN 18
166#define DMOV_SDC1_CRCI 1
167
168#define DMOV_SDC2_CHAN 19
169#define DMOV_SDC2_CRCI 4
170
171#define DMOV_SDC3_CHAN 20
172#define DMOV_SDC3_CRCI 2
173
174#define DMOV_SDC4_CHAN 21
175#define DMOV_SDC4_CRCI 5
176
177#define DMOV_SDC5_CHAN 21
178#define DMOV_SDC5_CRCI 14
179
180#define DMOV_TSIF_CHAN 4
181#define DMOV_TSIF_CRCI 6
182
183#define DMOV_HSUART1_TX_CHAN 22
184#define DMOV_HSUART1_TX_CRCI 8
185
186#define DMOV_HSUART1_RX_CHAN 23
187#define DMOV_HSUART1_RX_CRCI 9
188
189#define DMOV_HSUART2_TX_CHAN 8
190#define DMOV_HSUART2_TX_CRCI 13
191
192#define DMOV_HSUART2_RX_CHAN 8
193#define DMOV_HSUART2_RX_CRCI 14
194
195#elif defined(CONFIG_ARCH_MSM8960)
196#define DMOV_GP_CHAN 13
197
198#define DMOV_CE_IN_CHAN 0
199#define DMOV_CE_IN_CRCI 2
200
201#define DMOV_CE_OUT_CHAN 1
202#define DMOV_CE_OUT_CRCI 3
203
Mayank Rana9f51f582011-08-04 18:35:59 +0530204#define DMOV_HSUART_GSBI6_TX_CHAN 7
205#define DMOV_HSUART_GSBI6_TX_CRCI 6
206
207#define DMOV_HSUART_GSBI6_RX_CHAN 8
208#define DMOV_HSUART_GSBI6_RX_CRCI 11
209
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700210/* SDC doesn't use ADM on 8960. Need these to compile */
211#define DMOV_SDC1_CHAN 13
212#define DMOV_SDC1_CRCI 0
213
214#define DMOV_SDC2_CHAN 13
215#define DMOV_SDC2_CRCI 0
216
217#define DMOV_SDC3_CHAN 13
218#define DMOV_SDC3_CRCI 0
219
220#define DMOV_SDC4_CHAN 13
221#define DMOV_SDC4_CRCI 0
222
223#define DMOV_SDC5_CHAN 13
224#define DMOV_SDC5_CRCI 0
225
226#elif defined(CONFIG_ARCH_FSM9XXX)
227/* defined in dma-fsm9xxx.h */
228
229#else
230#define DMOV_GP_CHAN 4
231
232#define DMOV_CE_IN_CHAN 5
233#define DMOV_CE_IN_CRCI 1
234
235#define DMOV_CE_OUT_CHAN 6
236#define DMOV_CE_OUT_CRCI 2
237
238#define DMOV_CE_HASH_CRCI 3
239
Russell Kinga09e64f2008-08-05 16:14:15 +0100240#define DMOV_NAND_CHAN 7
241#define DMOV_NAND_CRCI_CMD 5
242#define DMOV_NAND_CRCI_DATA 4
243
244#define DMOV_SDC1_CHAN 8
245#define DMOV_SDC1_CRCI 6
246
247#define DMOV_SDC2_CHAN 8
248#define DMOV_SDC2_CRCI 7
249
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250#define DMOV_SDC3_CHAN 8
251#define DMOV_SDC3_CRCI 12
252
253#define DMOV_SDC4_CHAN 8
254#define DMOV_SDC4_CRCI 13
255
Russell Kinga09e64f2008-08-05 16:14:15 +0100256#define DMOV_TSIF_CHAN 10
257#define DMOV_TSIF_CRCI 10
258
259#define DMOV_USB_CHAN 11
260
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700261#define DMOV_HSUART1_TX_CHAN 4
262#define DMOV_HSUART1_TX_CRCI 8
263
264#define DMOV_HSUART1_RX_CHAN 9
265#define DMOV_HSUART1_RX_CRCI 9
266
267#define DMOV_HSUART2_TX_CHAN 4
268#define DMOV_HSUART2_TX_CRCI 14
269
270#define DMOV_HSUART2_RX_CHAN 11
271#define DMOV_HSUART2_RX_CRCI 15
272#endif
273
274
Russell Kinga09e64f2008-08-05 16:14:15 +0100275/* no client rate control ifc (eg, ram) */
276#define DMOV_NONE_CRCI 0
277
278
279/* If the CMD_PTR register has CMD_PTR_LIST selected, the data mover
280 * is going to walk a list of 32bit pointers as described below. Each
281 * pointer points to a *array* of dmov_s, etc structs. The last pointer
282 * in the list is marked with CMD_PTR_LP. The last struct in each array
283 * is marked with CMD_LC (see below).
284 */
285#define CMD_PTR_ADDR(addr) ((addr) >> 3)
286#define CMD_PTR_LP (1 << 31) /* last pointer */
287#define CMD_PTR_PT (3 << 29) /* ? */
288
289/* Single Item Mode */
290typedef struct {
291 unsigned cmd;
292 unsigned src;
293 unsigned dst;
294 unsigned len;
295} dmov_s;
296
297/* Scatter/Gather Mode */
298typedef struct {
299 unsigned cmd;
300 unsigned src_dscr;
301 unsigned dst_dscr;
302 unsigned _reserved;
303} dmov_sg;
304
Brian Swetland8a0f6f12008-09-10 14:58:25 -0700305/* Box mode */
306typedef struct {
307 uint32_t cmd;
308 uint32_t src_row_addr;
309 uint32_t dst_row_addr;
310 uint32_t src_dst_len;
311 uint32_t num_rows;
312 uint32_t row_offset;
313} dmov_box;
314
Russell Kinga09e64f2008-08-05 16:14:15 +0100315/* bits for the cmd field of the above structures */
316
317#define CMD_LC (1 << 31) /* last command */
318#define CMD_FR (1 << 22) /* force result -- does not work? */
319#define CMD_OCU (1 << 21) /* other channel unblock */
320#define CMD_OCB (1 << 20) /* other channel block */
321#define CMD_TCB (1 << 19) /* ? */
322#define CMD_DAH (1 << 18) /* destination address hold -- does not work?*/
323#define CMD_SAH (1 << 17) /* source address hold -- does not work? */
324
325#define CMD_MODE_SINGLE (0 << 0) /* dmov_s structure used */
326#define CMD_MODE_SG (1 << 0) /* untested */
327#define CMD_MODE_IND_SG (2 << 0) /* untested */
328#define CMD_MODE_BOX (3 << 0) /* untested */
329
330#define CMD_DST_SWAP_BYTES (1 << 14) /* exchange each byte n with byte n+1 */
331#define CMD_DST_SWAP_SHORTS (1 << 15) /* exchange each short n with short n+1 */
332#define CMD_DST_SWAP_WORDS (1 << 16) /* exchange each word n with word n+1 */
333
334#define CMD_SRC_SWAP_BYTES (1 << 11) /* exchange each byte n with byte n+1 */
335#define CMD_SRC_SWAP_SHORTS (1 << 12) /* exchange each short n with short n+1 */
336#define CMD_SRC_SWAP_WORDS (1 << 13) /* exchange each word n with word n+1 */
337
338#define CMD_DST_CRCI(n) (((n) & 15) << 7)
339#define CMD_SRC_CRCI(n) (((n) & 15) << 3)
340
341#endif