blob: f2273a872b112e2610c9b9a4bbc6afecd236e389 [file] [log] [blame]
Andy Fleming2654d632006-08-18 18:04:34 -05001/*
2 * MPC8540 ADS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2006, 2008 Freescale Semiconductor Inc.
Andy Fleming2654d632006-08-18 18:04:34 -05005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Andy Fleming2654d632006-08-18 18:04:34 -050013
14/ {
15 model = "MPC8540ADS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8540ADS", "MPC85xxADS";
Andy Fleming2654d632006-08-18 18:04:34 -050017 #address-cells = <1>;
18 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 ethernet2 = &enet2;
24 serial0 = &serial0;
25 serial1 = &serial1;
26 pci0 = &pci0;
27 };
28
Andy Fleming2654d632006-08-18 18:04:34 -050029 cpus {
Andy Fleming2654d632006-08-18 18:04:34 -050030 #address-cells = <1>;
31 #size-cells = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050032
33 PowerPC,8540@0 {
34 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050035 reg = <0x0>;
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
Andy Fleming2654d632006-08-18 18:04:34 -050040 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
Kumar Galac0540652008-05-30 13:43:43 -050043 next-level-cache = <&L2>;
Andy Fleming2654d632006-08-18 18:04:34 -050044 };
45 };
46
47 memory {
48 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050049 reg = <0x0 0x8000000>; // 128M at 0x0
Andy Fleming2654d632006-08-18 18:04:34 -050050 };
51
52 soc8540@e0000000 {
53 #address-cells = <1>;
54 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050055 device_type = "soc";
Kumar Gala32f960e2008-04-17 01:28:15 -050056 ranges = <0x0 0xe0000000 0x100000>;
57 reg = <0xe0000000 0x100000>; // CCSRBAR 1M
Andy Fleming2654d632006-08-18 18:04:34 -050058 bus-frequency = <0>;
59
Dave Jiang50cf6702007-05-10 10:03:05 -070060 memory-controller@2000 {
61 compatible = "fsl,8540-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050062 reg = <0x2000 0x1000>;
Dave Jiang50cf6702007-05-10 10:03:05 -070063 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050064 interrupts = <18 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070065 };
66
Kumar Galac0540652008-05-30 13:43:43 -050067 L2: l2-cache-controller@20000 {
Dave Jiang50cf6702007-05-10 10:03:05 -070068 compatible = "fsl,8540-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050069 reg = <0x20000 0x1000>;
70 cache-line-size = <32>; // 32 bytes
71 cache-size = <0x40000>; // L2, 256K
Dave Jiang50cf6702007-05-10 10:03:05 -070072 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050073 interrupts = <16 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070074 };
75
Andy Fleming2654d632006-08-18 18:04:34 -050076 i2c@3000 {
Kumar Galaec9686c2007-12-11 23:17:24 -060077 #address-cells = <1>;
78 #size-cells = <0>;
79 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050080 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -050081 reg = <0x3000 0x100>;
82 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -060083 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -050084 dfsrr;
85 };
86
Kumar Galadee80552008-06-27 13:45:19 -050087 dma@21300 {
88 #address-cells = <1>;
89 #size-cells = <1>;
90 compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
91 reg = <0x21300 0x4>;
92 ranges = <0x0 0x21100 0x200>;
93 cell-index = <0>;
94 dma-channel@0 {
95 compatible = "fsl,mpc8540-dma-channel",
96 "fsl,eloplus-dma-channel";
97 reg = <0x0 0x80>;
98 cell-index = <0>;
99 interrupt-parent = <&mpic>;
100 interrupts = <20 2>;
101 };
102 dma-channel@80 {
103 compatible = "fsl,mpc8540-dma-channel",
104 "fsl,eloplus-dma-channel";
105 reg = <0x80 0x80>;
106 cell-index = <1>;
107 interrupt-parent = <&mpic>;
108 interrupts = <21 2>;
109 };
110 dma-channel@100 {
111 compatible = "fsl,mpc8540-dma-channel",
112 "fsl,eloplus-dma-channel";
113 reg = <0x100 0x80>;
114 cell-index = <2>;
115 interrupt-parent = <&mpic>;
116 interrupts = <22 2>;
117 };
118 dma-channel@180 {
119 compatible = "fsl,mpc8540-dma-channel",
120 "fsl,eloplus-dma-channel";
121 reg = <0x180 0x80>;
122 cell-index = <3>;
123 interrupt-parent = <&mpic>;
124 interrupts = <23 2>;
125 };
126 };
127
Andy Fleming2654d632006-08-18 18:04:34 -0500128 mdio@24520 {
129 #address-cells = <1>;
130 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600131 compatible = "fsl,gianfar-mdio";
Kumar Gala32f960e2008-04-17 01:28:15 -0500132 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600133
Kumar Gala52094872007-02-17 16:04:23 -0600134 phy0: ethernet-phy@0 {
135 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500136 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500137 reg = <0x0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500138 device_type = "ethernet-phy";
139 };
Kumar Gala52094872007-02-17 16:04:23 -0600140 phy1: ethernet-phy@1 {
141 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500142 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500143 reg = <0x1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500144 device_type = "ethernet-phy";
145 };
Kumar Gala52094872007-02-17 16:04:23 -0600146 phy3: ethernet-phy@3 {
147 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500148 interrupts = <7 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500149 reg = <0x3>;
Andy Fleming2654d632006-08-18 18:04:34 -0500150 device_type = "ethernet-phy";
151 };
152 };
153
Kumar Galae77b28e2007-12-12 00:28:35 -0600154 enet0: ethernet@24000 {
155 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500156 device_type = "network";
157 model = "TSEC";
158 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500159 reg = <0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500160 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500161 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600162 interrupt-parent = <&mpic>;
163 phy-handle = <&phy0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500164 };
165
Kumar Galae77b28e2007-12-12 00:28:35 -0600166 enet1: ethernet@25000 {
167 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500168 device_type = "network";
169 model = "TSEC";
170 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500171 reg = <0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500172 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500173 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600174 interrupt-parent = <&mpic>;
175 phy-handle = <&phy1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500176 };
177
Kumar Galae77b28e2007-12-12 00:28:35 -0600178 enet2: ethernet@26000 {
179 cell-index = <2>;
Andy Fleming2654d632006-08-18 18:04:34 -0500180 device_type = "network";
Andy Flemingaa74a302006-08-21 14:29:28 -0500181 model = "FEC";
Andy Fleming2654d632006-08-18 18:04:34 -0500182 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500183 reg = <0x26000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500184 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500185 interrupts = <41 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600186 interrupt-parent = <&mpic>;
187 phy-handle = <&phy3>;
Andy Fleming2654d632006-08-18 18:04:34 -0500188 };
189
Kumar Galaea082fa2007-12-12 01:46:12 -0600190 serial0: serial@4500 {
191 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500192 device_type = "serial";
193 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500194 reg = <0x4500 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500195 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500196 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600197 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500198 };
199
Kumar Galaea082fa2007-12-12 01:46:12 -0600200 serial1: serial@4600 {
201 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500202 device_type = "serial";
203 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500204 reg = <0x4600 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500205 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500206 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600207 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500208 };
Kumar Gala52094872007-02-17 16:04:23 -0600209 mpic: pic@40000 {
Andy Fleming2654d632006-08-18 18:04:34 -0500210 interrupt-controller;
211 #address-cells = <0>;
212 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500213 reg = <0x40000 0x40000>;
Andy Fleming2654d632006-08-18 18:04:34 -0500214 compatible = "chrp,open-pic";
215 device_type = "open-pic";
Andy Fleming2654d632006-08-18 18:04:34 -0500216 };
217 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500218
Kumar Galaea082fa2007-12-12 01:46:12 -0600219 pci0: pci@e0008000 {
220 cell-index = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500221 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500222 interrupt-map = <
223
224 /* IDSEL 0x02 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500225 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
226 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
227 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
228 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500229
230 /* IDSEL 0x03 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500231 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
232 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
233 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
234 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500235
236 /* IDSEL 0x04 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500237 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
238 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
239 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
240 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500241
242 /* IDSEL 0x05 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500243 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
244 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
245 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
246 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500247
248 /* IDSEL 0x0c */
Kumar Gala32f960e2008-04-17 01:28:15 -0500249 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
250 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
251 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
252 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500253
254 /* IDSEL 0x0d */
Kumar Gala32f960e2008-04-17 01:28:15 -0500255 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
256 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
257 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
258 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500259
260 /* IDSEL 0x0e */
Kumar Gala32f960e2008-04-17 01:28:15 -0500261 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
262 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
263 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
264 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500265
266 /* IDSEL 0x0f */
Kumar Gala32f960e2008-04-17 01:28:15 -0500267 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
268 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
269 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
270 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500271
272 /* IDSEL 0x12 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500273 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
274 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
275 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
276 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500277
278 /* IDSEL 0x13 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500279 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
280 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
281 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
282 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500283
284 /* IDSEL 0x14 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500285 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
286 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
287 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
288 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500289
290 /* IDSEL 0x15 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500291 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
292 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
293 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
294 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500295 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500296 interrupts = <24 2>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500297 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500298 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
299 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
300 clock-frequency = <66666666>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500301 #interrupt-cells = <1>;
302 #size-cells = <2>;
303 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500304 reg = <0xe0008000 0x1000>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500305 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
306 device_type = "pci";
307 };
Andy Fleming2654d632006-08-18 18:04:34 -0500308};