blob: 08813a6f66b13f9df62f570524f3de592c19a022 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090019
20#include <plat/cpu.h>
21#include <plat/clock.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090022#include <plat/exynos4.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090023#include <plat/sdhci.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090024#include <plat/devs.h>
25#include <plat/fimc-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090026
27#include <mach/regs-irq.h>
28
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090029extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
30 unsigned int irq_start);
31extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
32
33/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090034static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090035 {
Changhwan Youn2b740152011-03-11 10:39:35 +090036 .virtual = (unsigned long)S5P_VA_SYSTIMER,
37 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
38 .length = SZ_4K,
39 .type = MT_DEVICE,
40 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090041 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090042 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090043 .length = SZ_4K,
44 .type = MT_DEVICE,
45 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090046 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090047 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090048 .length = SZ_128K,
49 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090050 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090051 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090052 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090053 .length = SZ_64K,
54 .type = MT_DEVICE,
55 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090056 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090057 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090058 .length = SZ_4K,
59 .type = MT_DEVICE,
60 }, {
61 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090062 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090063 .length = SZ_8K,
64 .type = MT_DEVICE,
65 }, {
66 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090067 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090068 .length = SZ_4K,
69 .type = MT_DEVICE,
70 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090071 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090072 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090073 .length = SZ_4K,
74 .type = MT_DEVICE,
75 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090076 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090077 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090078 .length = SZ_4K,
79 .type = MT_DEVICE,
80 }, {
81 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090082 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090083 .length = SZ_256,
84 .type = MT_DEVICE,
85 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090086 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090087 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090088 .length = SZ_4K,
89 .type = MT_DEVICE,
90 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090091 .virtual = (unsigned long)S3C_VA_UART,
92 .pfn = __phys_to_pfn(S3C_PA_UART),
93 .length = SZ_512K,
94 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090095 }, {
96 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090097 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +090098 .length = SZ_4K,
99 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900100 }, {
101 .virtual = (unsigned long)S5P_VA_USB_HSPHY,
102 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
103 .length = SZ_4K,
104 .type = MT_DEVICE,
105 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900106};
107
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900108static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900109{
110 if (!need_resched())
111 cpu_do_idle();
112
113 local_irq_enable();
114}
115
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900116/*
117 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900118 *
119 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900120 */
121void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900122{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900123 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900124
125 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900126 exynos4_default_sdhci0();
127 exynos4_default_sdhci1();
128 exynos4_default_sdhci2();
129 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900130
131 s3c_fimc_setname(0, "exynos4-fimc");
132 s3c_fimc_setname(1, "exynos4-fimc");
133 s3c_fimc_setname(2, "exynos4-fimc");
134 s3c_fimc_setname(3, "exynos4-fimc");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900135}
136
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900137void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900138{
139 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
140
141 s3c24xx_register_baseclocks(xtal);
142 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900143 exynos4_register_clocks();
144 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900145}
146
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900147void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900148{
149 int irq;
150
Russell Kingb580b892010-12-04 15:55:14 +0000151 gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900152
153 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900154
155 /*
156 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
157 * connected to the interrupt combiner. These irqs
158 * should be initialized to support cascade interrupt.
159 */
160 if ((irq >= 40) && !(irq == 51) && !(irq == 53))
161 continue;
162
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900163 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
164 COMBINER_IRQ(irq, 0));
165 combiner_cascade_irq(irq, IRQ_SPI(irq));
166 }
167
168 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900169 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900170 * uses GIC instead of VIC.
171 */
172 s5p_init_irq(NULL, 0);
173}
174
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900175struct sysdev_class exynos4_sysclass = {
176 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900177};
178
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900179static struct sys_device exynos4_sysdev = {
180 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900181};
182
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900183static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900184{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900185 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900186}
187
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900188core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900189
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900190#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900191static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900192{
193 /* TAG, Data Latency Control: 2cycle */
194 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
195 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
196
197 /* L2X0 Prefetch Control */
198 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
199
200 /* L2X0 Power Control */
201 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
202 S5P_VA_L2CC + L2X0_POWER_CTRL);
203
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900204 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900205
206 return 0;
207}
208
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900209early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900210#endif
211
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900212int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900213{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900214 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900215
216 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900217 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900218
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900219 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900220}