blob: 2b4e975770f3a950d982f4f084d4ff81f8c94301 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
26
Francois Romieu99f252b2007-04-02 22:59:59 +020027#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/irq.h>
30
Francois Romieu865c6522008-05-11 14:51:00 +020031#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#define MODULENAME "r8169"
33#define PFX MODULENAME ": "
34
35#ifdef RTL8169_DEBUG
36#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020037 if (!(expr)) { \
38 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070039 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020040 }
Joe Perches06fa7352007-10-18 21:15:00 +020041#define dprintk(fmt, args...) \
42 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#else
44#define assert(expr) do {} while (0)
45#define dprintk(fmt, args...) do {} while (0)
46#endif /* RTL8169_DEBUG */
47
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020048#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070049 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define TX_BUFFS_AVAIL(tp) \
52 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Maximum events (Rx packets, etc.) to handle at each interrupt. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050055static const int max_interrupt_work = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
58 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050059static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61/* MAC address length */
62#define MAC_ADDR_LEN 6
63
Francois Romieu9c14cea2008-07-05 00:21:15 +020064#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
66#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
67#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Francois Romieu07d3f512007-02-21 22:40:46 +010068#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
70#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
71#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
74#define R8169_NAPI_WEIGHT 64
75#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
76#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
77#define RX_BUF_SIZE 1536 /* Rx Buffer size */
78#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
79#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
80
81#define RTL8169_TX_TIMEOUT (6*HZ)
82#define RTL8169_PHY_TIMEOUT (10*HZ)
83
Francois Romieue1564ec2008-10-16 22:46:13 +020084#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
85#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
86#define RTL_EEPROM_SIG_ADDR 0x0000
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* write/read MMIO register */
89#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
90#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
91#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
92#define RTL_R8(reg) readb (ioaddr + (reg))
93#define RTL_R16(reg) readw (ioaddr + (reg))
94#define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
95
96enum mac_version {
Francois Romieuba6eb6e2007-06-11 23:35:18 +020097 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
98 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
99 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
100 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
101 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100102 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200103 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
104 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
105 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
106 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200107 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200108 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
109 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
110 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
111 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
112 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
113 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
114 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
115 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200116 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200117 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200118 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200119 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200120 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
121 RTL_GIGA_MAC_VER_25 = 0x19 // 8168D
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define _R(NAME,MAC,MASK) \
125 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
126
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800127static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 const char *name;
129 u8 mac_version;
130 u32 RxConfigMask; /* Clears the bits supported by this chip */
131} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200132 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
133 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
134 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
135 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
136 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100137 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200138 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
139 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
140 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
141 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200142 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
143 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
144 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
145 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200146 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
149 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
150 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200151 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200152 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200153 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200154 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200155 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
156 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157};
158#undef _R
159
Francois Romieubcf0bf92006-07-26 23:14:13 +0200160enum cfg_version {
161 RTL_CFG_0 = 0x00,
162 RTL_CFG_1,
163 RTL_CFG_2
164};
165
Francois Romieu07ce4062007-02-23 23:36:39 +0100166static void rtl_hw_start_8169(struct net_device *);
167static void rtl_hw_start_8168(struct net_device *);
168static void rtl_hw_start_8101(struct net_device *);
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170static struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200171 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200172 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200173 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100174 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200175 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
176 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200177 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200178 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
179 { PCI_VENDOR_ID_LINKSYS, 0x1032,
180 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100181 { 0x0001, 0x8168,
182 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 {0,},
184};
185
186MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
187
188static int rx_copybreak = 200;
189static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200190static struct {
191 u32 msg_enable;
192} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Francois Romieu07d3f512007-02-21 22:40:46 +0100194enum rtl_registers {
195 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100196 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100197 MAR0 = 8, /* Multicast filter. */
198 CounterAddrLow = 0x10,
199 CounterAddrHigh = 0x14,
200 TxDescStartAddrLow = 0x20,
201 TxDescStartAddrHigh = 0x24,
202 TxHDescStartAddrLow = 0x28,
203 TxHDescStartAddrHigh = 0x2c,
204 FLASH = 0x30,
205 ERSR = 0x36,
206 ChipCmd = 0x37,
207 TxPoll = 0x38,
208 IntrMask = 0x3c,
209 IntrStatus = 0x3e,
210 TxConfig = 0x40,
211 RxConfig = 0x44,
212 RxMissed = 0x4c,
213 Cfg9346 = 0x50,
214 Config0 = 0x51,
215 Config1 = 0x52,
216 Config2 = 0x53,
217 Config3 = 0x54,
218 Config4 = 0x55,
219 Config5 = 0x56,
220 MultiIntr = 0x5c,
221 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100222 PHYstatus = 0x6c,
223 RxMaxSize = 0xda,
224 CPlusCmd = 0xe0,
225 IntrMitigate = 0xe2,
226 RxDescAddrLow = 0xe4,
227 RxDescAddrHigh = 0xe8,
228 EarlyTxThres = 0xec,
229 FuncEvent = 0xf0,
230 FuncEventMask = 0xf4,
231 FuncPresetState = 0xf8,
232 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233};
234
Francois Romieuf162a5d2008-06-01 22:37:49 +0200235enum rtl8110_registers {
236 TBICSR = 0x64,
237 TBI_ANAR = 0x68,
238 TBI_LPAR = 0x6a,
239};
240
241enum rtl8168_8101_registers {
242 CSIDR = 0x64,
243 CSIAR = 0x68,
244#define CSIAR_FLAG 0x80000000
245#define CSIAR_WRITE_CMD 0x80000000
246#define CSIAR_BYTE_ENABLE 0x0f
247#define CSIAR_BYTE_ENABLE_SHIFT 12
248#define CSIAR_ADDR_MASK 0x0fff
249
250 EPHYAR = 0x80,
251#define EPHYAR_FLAG 0x80000000
252#define EPHYAR_WRITE_CMD 0x80000000
253#define EPHYAR_REG_MASK 0x1f
254#define EPHYAR_REG_SHIFT 16
255#define EPHYAR_DATA_MASK 0xffff
256 DBG_REG = 0xd1,
257#define FIX_NAK_1 (1 << 4)
258#define FIX_NAK_2 (1 << 3)
259};
260
Francois Romieu07d3f512007-02-21 22:40:46 +0100261enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100263 SYSErr = 0x8000,
264 PCSTimeout = 0x4000,
265 SWInt = 0x0100,
266 TxDescUnavail = 0x0080,
267 RxFIFOOver = 0x0040,
268 LinkChg = 0x0020,
269 RxOverflow = 0x0010,
270 TxErr = 0x0008,
271 TxOK = 0x0004,
272 RxErr = 0x0002,
273 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200276 RxFOVF = (1 << 23),
277 RxRWT = (1 << 22),
278 RxRES = (1 << 21),
279 RxRUNT = (1 << 20),
280 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100283 CmdReset = 0x10,
284 CmdRxEnb = 0x08,
285 CmdTxEnb = 0x04,
286 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Francois Romieu275391a2007-02-23 23:50:28 +0100288 /* TXPoll register p.5 */
289 HPQ = 0x80, /* Poll cmd on the high prio queue */
290 NPQ = 0x40, /* Poll cmd on the low prio queue */
291 FSWInt = 0x01, /* Forced software interrupt */
292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100294 Cfg9346_Lock = 0x00,
295 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100298 AcceptErr = 0x20,
299 AcceptRunt = 0x10,
300 AcceptBroadcast = 0x08,
301 AcceptMulticast = 0x04,
302 AcceptMyPhys = 0x02,
303 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100306 RxCfgFIFOShift = 13,
307 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309 /* TxConfigBits */
310 TxInterFrameGapShift = 24,
311 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
312
Francois Romieu5d06a992006-02-23 00:47:58 +0100313 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200314 LEDS1 = (1 << 7),
315 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200316 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200317 Speed_down = (1 << 4),
318 MEMMAP = (1 << 3),
319 IOMAP = (1 << 2),
320 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100321 PMEnable = (1 << 0), /* Power Management Enable */
322
Francois Romieu6dccd162007-02-13 23:38:05 +0100323 /* Config2 register p. 25 */
324 PCI_Clock_66MHz = 0x01,
325 PCI_Clock_33MHz = 0x00,
326
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100327 /* Config3 register p.25 */
328 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
329 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200330 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100331
Francois Romieu5d06a992006-02-23 00:47:58 +0100332 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100333 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
334 MWF = (1 << 5), /* Accept Multicast wakeup frame */
335 UWF = (1 << 4), /* Accept Unicast wakeup frame */
336 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100337 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 /* TBICSR p.28 */
340 TBIReset = 0x80000000,
341 TBILoopback = 0x40000000,
342 TBINwEnable = 0x20000000,
343 TBINwRestart = 0x10000000,
344 TBILinkOk = 0x02000000,
345 TBINwComplete = 0x01000000,
346
347 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200348 EnableBist = (1 << 15), // 8168 8101
349 Mac_dbgo_oe = (1 << 14), // 8168 8101
350 Normal_mode = (1 << 13), // unused
351 Force_half_dup = (1 << 12), // 8168 8101
352 Force_rxflow_en = (1 << 11), // 8168 8101
353 Force_txflow_en = (1 << 10), // 8168 8101
354 Cxpl_dbg_sel = (1 << 9), // 8168 8101
355 ASF = (1 << 8), // 8168 8101
356 PktCntrDisable = (1 << 7), // 8168 8101
357 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 RxVlan = (1 << 6),
359 RxChkSum = (1 << 5),
360 PCIDAC = (1 << 4),
361 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100362 INTT_0 = 0x0000, // 8168
363 INTT_1 = 0x0001, // 8168
364 INTT_2 = 0x0002, // 8168
365 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100368 TBI_Enable = 0x80,
369 TxFlowCtrl = 0x40,
370 RxFlowCtrl = 0x20,
371 _1000bpsF = 0x10,
372 _100bps = 0x08,
373 _10bps = 0x04,
374 LinkStatus = 0x02,
375 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100378 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200379
380 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100381 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Francois Romieu07d3f512007-02-21 22:40:46 +0100384enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
386 RingEnd = (1 << 30), /* End of descriptor ring */
387 FirstFrag = (1 << 29), /* First segment of a packet */
388 LastFrag = (1 << 28), /* Final segment of a packet */
389
390 /* Tx private */
391 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
392 MSSShift = 16, /* MSS value position */
393 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
394 IPCS = (1 << 18), /* Calculate IP checksum */
395 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
396 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
397 TxVlanTag = (1 << 17), /* Add VLAN tag */
398
399 /* Rx private */
400 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
401 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
402
403#define RxProtoUDP (PID1)
404#define RxProtoTCP (PID0)
405#define RxProtoIP (PID1 | PID0)
406#define RxProtoMask RxProtoIP
407
408 IPFail = (1 << 16), /* IP checksum failed */
409 UDPFail = (1 << 15), /* UDP/IP checksum failed */
410 TCPFail = (1 << 14), /* TCP/IP checksum failed */
411 RxVlanTag = (1 << 16), /* VLAN tag available */
412};
413
414#define RsvdMask 0x3fffc000
415
416struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200417 __le32 opts1;
418 __le32 opts2;
419 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420};
421
422struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200423 __le32 opts1;
424 __le32 opts2;
425 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426};
427
428struct ring_info {
429 struct sk_buff *skb;
430 u32 len;
431 u8 __pad[sizeof(void *) - sizeof(u32)];
432};
433
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200434enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200435 RTL_FEATURE_WOL = (1 << 0),
436 RTL_FEATURE_MSI = (1 << 1),
437 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200438};
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440struct rtl8169_private {
441 void __iomem *mmio_addr; /* memory map physical address */
442 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000443 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700444 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200446 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 int chipset;
448 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
450 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
451 u32 dirty_rx;
452 u32 dirty_tx;
453 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
454 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
455 dma_addr_t TxPhyAddr;
456 dma_addr_t RxPhyAddr;
457 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
458 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Francois Romieubcf0bf92006-07-26 23:14:13 +0200459 unsigned align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 unsigned rx_buf_sz;
461 struct timer_list timer;
462 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100463 u16 intr_event;
464 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 u16 intr_mask;
466 int phy_auto_nego_reg;
467 int phy_1000_ctrl_reg;
468#ifdef CONFIG_R8169_VLAN
469 struct vlan_group *vlgrp;
470#endif
471 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200472 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 void (*phy_reset_enable)(void __iomem *);
Francois Romieu07ce4062007-02-23 23:36:39 +0100474 void (*hw_start)(struct net_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 unsigned int (*phy_reset_pending)(void __iomem *);
476 unsigned int (*link_ok)(void __iomem *);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200477 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000478 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200479 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200480
481 struct mii_if_info mii;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482};
483
Ralf Baechle979b6c12005-06-13 14:30:40 -0700484MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486module_param(rx_copybreak, int, 0);
Stephen Hemminger1b7efd52005-05-27 21:11:45 +0200487MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488module_param(use_dac, int, 0);
489MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200490module_param_named(debug, debug.msg_enable, int, 0);
491MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492MODULE_LICENSE("GPL");
493MODULE_VERSION(RTL8169_VERSION);
494
495static int rtl8169_open(struct net_device *dev);
496static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100497static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100499static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100501static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200503static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700505 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200506static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200508static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700509static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200512 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Francois Romieu07d3f512007-02-21 22:40:46 +0100514static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 int i;
517
Francois Romieua6baf3a2007-11-08 23:23:21 +0100518 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Francois Romieu23714082006-01-29 00:49:09 +0100520 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 /*
522 * Check if the RTL8169 has completed writing to the specified
523 * MII register.
524 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200525 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 break;
Francois Romieu23714082006-01-29 00:49:09 +0100527 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
529}
530
Francois Romieu07d3f512007-02-21 22:40:46 +0100531static int mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
533 int i, value = -1;
534
Francois Romieua6baf3a2007-11-08 23:23:21 +0100535 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Francois Romieu23714082006-01-29 00:49:09 +0100537 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100538 /*
539 * Check if the RTL8169 has completed retrieving data from
540 * the specified MII register.
541 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100543 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 break;
545 }
Francois Romieu23714082006-01-29 00:49:09 +0100546 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 }
548 return value;
549}
550
Francois Romieudacf8152008-08-02 20:44:13 +0200551static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
552{
553 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
554}
555
Francois Romieuccdffb92008-07-26 14:26:06 +0200556static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
557 int val)
558{
559 struct rtl8169_private *tp = netdev_priv(dev);
560 void __iomem *ioaddr = tp->mmio_addr;
561
562 mdio_write(ioaddr, location, val);
563}
564
565static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
566{
567 struct rtl8169_private *tp = netdev_priv(dev);
568 void __iomem *ioaddr = tp->mmio_addr;
569
570 return mdio_read(ioaddr, location);
571}
572
Francois Romieudacf8152008-08-02 20:44:13 +0200573static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
574{
575 unsigned int i;
576
577 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
578 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
579
580 for (i = 0; i < 100; i++) {
581 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
582 break;
583 udelay(10);
584 }
585}
586
587static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
588{
589 u16 value = 0xffff;
590 unsigned int i;
591
592 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
593
594 for (i = 0; i < 100; i++) {
595 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
596 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
597 break;
598 }
599 udelay(10);
600 }
601
602 return value;
603}
604
605static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
606{
607 unsigned int i;
608
609 RTL_W32(CSIDR, value);
610 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
611 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
612
613 for (i = 0; i < 100; i++) {
614 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
615 break;
616 udelay(10);
617 }
618}
619
620static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
621{
622 u32 value = ~0x00;
623 unsigned int i;
624
625 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
626 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
627
628 for (i = 0; i < 100; i++) {
629 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
630 value = RTL_R32(CSIDR);
631 break;
632 }
633 udelay(10);
634 }
635
636 return value;
637}
638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
640{
641 RTL_W16(IntrMask, 0x0000);
642
643 RTL_W16(IntrStatus, 0xffff);
644}
645
646static void rtl8169_asic_down(void __iomem *ioaddr)
647{
648 RTL_W8(ChipCmd, 0x00);
649 rtl8169_irq_mask_and_ack(ioaddr);
650 RTL_R16(CPlusCmd);
651}
652
653static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
654{
655 return RTL_R32(TBICSR) & TBIReset;
656}
657
658static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
659{
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200660 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661}
662
663static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
664{
665 return RTL_R32(TBICSR) & TBILinkOk;
666}
667
668static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
669{
670 return RTL_R8(PHYstatus) & LinkStatus;
671}
672
673static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
674{
675 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
676}
677
678static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
679{
680 unsigned int val;
681
Francois Romieu9e0db8e2007-03-08 23:59:54 +0100682 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
683 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684}
685
686static void rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100687 struct rtl8169_private *tp,
688 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
690 unsigned long flags;
691
692 spin_lock_irqsave(&tp->lock, flags);
693 if (tp->link_ok(ioaddr)) {
694 netif_carrier_on(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200695 if (netif_msg_ifup(tp))
696 printk(KERN_INFO PFX "%s: link up\n", dev->name);
697 } else {
698 if (netif_msg_ifdown(tp))
699 printk(KERN_INFO PFX "%s: link down\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 netif_carrier_off(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 spin_unlock_irqrestore(&tp->lock, flags);
703}
704
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100705static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
706{
707 struct rtl8169_private *tp = netdev_priv(dev);
708 void __iomem *ioaddr = tp->mmio_addr;
709 u8 options;
710
711 wol->wolopts = 0;
712
713#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
714 wol->supported = WAKE_ANY;
715
716 spin_lock_irq(&tp->lock);
717
718 options = RTL_R8(Config1);
719 if (!(options & PMEnable))
720 goto out_unlock;
721
722 options = RTL_R8(Config3);
723 if (options & LinkUp)
724 wol->wolopts |= WAKE_PHY;
725 if (options & MagicPacket)
726 wol->wolopts |= WAKE_MAGIC;
727
728 options = RTL_R8(Config5);
729 if (options & UWF)
730 wol->wolopts |= WAKE_UCAST;
731 if (options & BWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200732 wol->wolopts |= WAKE_BCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100733 if (options & MWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200734 wol->wolopts |= WAKE_MCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100735
736out_unlock:
737 spin_unlock_irq(&tp->lock);
738}
739
740static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
741{
742 struct rtl8169_private *tp = netdev_priv(dev);
743 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +0100744 unsigned int i;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100745 static struct {
746 u32 opt;
747 u16 reg;
748 u8 mask;
749 } cfg[] = {
750 { WAKE_ANY, Config1, PMEnable },
751 { WAKE_PHY, Config3, LinkUp },
752 { WAKE_MAGIC, Config3, MagicPacket },
753 { WAKE_UCAST, Config5, UWF },
754 { WAKE_BCAST, Config5, BWF },
755 { WAKE_MCAST, Config5, MWF },
756 { WAKE_ANY, Config5, LanWake }
757 };
758
759 spin_lock_irq(&tp->lock);
760
761 RTL_W8(Cfg9346, Cfg9346_Unlock);
762
763 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
764 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
765 if (wol->wolopts & cfg[i].opt)
766 options |= cfg[i].mask;
767 RTL_W8(cfg[i].reg, options);
768 }
769
770 RTL_W8(Cfg9346, Cfg9346_Lock);
771
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200772 if (wol->wolopts)
773 tp->features |= RTL_FEATURE_WOL;
774 else
775 tp->features &= ~RTL_FEATURE_WOL;
Bruno Prémont8b76ab32008-10-08 17:06:25 -0700776 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100777
778 spin_unlock_irq(&tp->lock);
779
780 return 0;
781}
782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783static void rtl8169_get_drvinfo(struct net_device *dev,
784 struct ethtool_drvinfo *info)
785{
786 struct rtl8169_private *tp = netdev_priv(dev);
787
788 strcpy(info->driver, MODULENAME);
789 strcpy(info->version, RTL8169_VERSION);
790 strcpy(info->bus_info, pci_name(tp->pci_dev));
791}
792
793static int rtl8169_get_regs_len(struct net_device *dev)
794{
795 return R8169_REGS_SIZE;
796}
797
798static int rtl8169_set_speed_tbi(struct net_device *dev,
799 u8 autoneg, u16 speed, u8 duplex)
800{
801 struct rtl8169_private *tp = netdev_priv(dev);
802 void __iomem *ioaddr = tp->mmio_addr;
803 int ret = 0;
804 u32 reg;
805
806 reg = RTL_R32(TBICSR);
807 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
808 (duplex == DUPLEX_FULL)) {
809 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
810 } else if (autoneg == AUTONEG_ENABLE)
811 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
812 else {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200813 if (netif_msg_link(tp)) {
814 printk(KERN_WARNING "%s: "
815 "incorrect speed setting refused in TBI mode\n",
816 dev->name);
817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 ret = -EOPNOTSUPP;
819 }
820
821 return ret;
822}
823
824static int rtl8169_set_speed_xmii(struct net_device *dev,
825 u8 autoneg, u16 speed, u8 duplex)
826{
827 struct rtl8169_private *tp = netdev_priv(dev);
828 void __iomem *ioaddr = tp->mmio_addr;
829 int auto_nego, giga_ctrl;
830
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200831 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
832 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
833 ADVERTISE_100HALF | ADVERTISE_100FULL);
834 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
835 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837 if (autoneg == AUTONEG_ENABLE) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200838 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
839 ADVERTISE_100HALF | ADVERTISE_100FULL);
840 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 } else {
842 if (speed == SPEED_10)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200843 auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 else if (speed == SPEED_100)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200845 auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 else if (speed == SPEED_1000)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200847 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
849 if (duplex == DUPLEX_HALF)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200850 auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
Andy Gospodarek726ecdc2006-01-31 19:16:52 +0100851
852 if (duplex == DUPLEX_FULL)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200853 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
Francois Romieubcf0bf92006-07-26 23:14:13 +0200854
855 /* This tweak comes straight from Realtek's driver. */
856 if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200857 ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
858 (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200859 auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
Francois Romieubcf0bf92006-07-26 23:14:13 +0200860 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
862
Francois Romieu2857ffb2008-08-02 21:08:49 +0200863 /* The 8100e/8101e/8102e do Fast Ethernet only. */
864 if ((tp->mac_version == RTL_GIGA_MAC_VER_07) ||
865 (tp->mac_version == RTL_GIGA_MAC_VER_08) ||
866 (tp->mac_version == RTL_GIGA_MAC_VER_09) ||
867 (tp->mac_version == RTL_GIGA_MAC_VER_10) ||
868 (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
Francois Romieubcf0bf92006-07-26 23:14:13 +0200869 (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200870 (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
871 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200872 if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
Francois Romieubcf0bf92006-07-26 23:14:13 +0200873 netif_msg_link(tp)) {
874 printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
875 dev->name);
876 }
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200877 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879
Francois Romieu623a1592006-05-14 12:42:14 +0200880 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
881
Francois Romieua2de6b82008-09-04 00:17:12 +0200882 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
883 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
884 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
885 /*
886 * Wake up the PHY.
887 * Vendor specific (0x1f) and reserved (0x0e) MII registers.
888 */
Roger So2584fbc2007-07-31 23:52:42 +0200889 mdio_write(ioaddr, 0x1f, 0x0000);
890 mdio_write(ioaddr, 0x0e, 0x0000);
891 }
892
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 tp->phy_auto_nego_reg = auto_nego;
894 tp->phy_1000_ctrl_reg = giga_ctrl;
895
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200896 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
897 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
898 mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 return 0;
900}
901
902static int rtl8169_set_speed(struct net_device *dev,
903 u8 autoneg, u16 speed, u8 duplex)
904{
905 struct rtl8169_private *tp = netdev_priv(dev);
906 int ret;
907
908 ret = tp->set_speed(dev, autoneg, speed, duplex);
909
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200910 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
912
913 return ret;
914}
915
916static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
917{
918 struct rtl8169_private *tp = netdev_priv(dev);
919 unsigned long flags;
920 int ret;
921
922 spin_lock_irqsave(&tp->lock, flags);
923 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
924 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +0200925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return ret;
927}
928
929static u32 rtl8169_get_rx_csum(struct net_device *dev)
930{
931 struct rtl8169_private *tp = netdev_priv(dev);
932
933 return tp->cp_cmd & RxChkSum;
934}
935
936static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
937{
938 struct rtl8169_private *tp = netdev_priv(dev);
939 void __iomem *ioaddr = tp->mmio_addr;
940 unsigned long flags;
941
942 spin_lock_irqsave(&tp->lock, flags);
943
944 if (data)
945 tp->cp_cmd |= RxChkSum;
946 else
947 tp->cp_cmd &= ~RxChkSum;
948
949 RTL_W16(CPlusCmd, tp->cp_cmd);
950 RTL_R16(CPlusCmd);
951
952 spin_unlock_irqrestore(&tp->lock, flags);
953
954 return 0;
955}
956
957#ifdef CONFIG_R8169_VLAN
958
959static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
960 struct sk_buff *skb)
961{
962 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
963 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
964}
965
966static void rtl8169_vlan_rx_register(struct net_device *dev,
967 struct vlan_group *grp)
968{
969 struct rtl8169_private *tp = netdev_priv(dev);
970 void __iomem *ioaddr = tp->mmio_addr;
971 unsigned long flags;
972
973 spin_lock_irqsave(&tp->lock, flags);
974 tp->vlgrp = grp;
975 if (tp->vlgrp)
976 tp->cp_cmd |= RxVlan;
977 else
978 tp->cp_cmd &= ~RxVlan;
979 RTL_W16(CPlusCmd, tp->cp_cmd);
980 RTL_R16(CPlusCmd);
981 spin_unlock_irqrestore(&tp->lock, flags);
982}
983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
985 struct sk_buff *skb)
986{
987 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +0200988 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 int ret;
990
Francois Romieu865c6522008-05-11 14:51:00 +0200991 if (vlgrp && (opts2 & RxVlanTag)) {
992 vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 ret = 0;
994 } else
995 ret = -1;
996 desc->opts2 = 0;
997 return ret;
998}
999
1000#else /* !CONFIG_R8169_VLAN */
1001
1002static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1003 struct sk_buff *skb)
1004{
1005 return 0;
1006}
1007
1008static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1009 struct sk_buff *skb)
1010{
1011 return -1;
1012}
1013
1014#endif
1015
Francois Romieuccdffb92008-07-26 14:26:06 +02001016static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017{
1018 struct rtl8169_private *tp = netdev_priv(dev);
1019 void __iomem *ioaddr = tp->mmio_addr;
1020 u32 status;
1021
1022 cmd->supported =
1023 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1024 cmd->port = PORT_FIBRE;
1025 cmd->transceiver = XCVR_INTERNAL;
1026
1027 status = RTL_R32(TBICSR);
1028 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1029 cmd->autoneg = !!(status & TBINwEnable);
1030
1031 cmd->speed = SPEED_1000;
1032 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001033
1034 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035}
1036
Francois Romieuccdffb92008-07-26 14:26:06 +02001037static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038{
1039 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Francois Romieuccdffb92008-07-26 14:26:06 +02001041 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042}
1043
1044static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1045{
1046 struct rtl8169_private *tp = netdev_priv(dev);
1047 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001048 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
1050 spin_lock_irqsave(&tp->lock, flags);
1051
Francois Romieuccdffb92008-07-26 14:26:06 +02001052 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001055 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056}
1057
1058static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1059 void *p)
1060{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001061 struct rtl8169_private *tp = netdev_priv(dev);
1062 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Francois Romieu5b0384f2006-08-16 16:00:01 +02001064 if (regs->len > R8169_REGS_SIZE)
1065 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Francois Romieu5b0384f2006-08-16 16:00:01 +02001067 spin_lock_irqsave(&tp->lock, flags);
1068 memcpy_fromio(p, tp->mmio_addr, regs->len);
1069 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070}
1071
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001072static u32 rtl8169_get_msglevel(struct net_device *dev)
1073{
1074 struct rtl8169_private *tp = netdev_priv(dev);
1075
1076 return tp->msg_enable;
1077}
1078
1079static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1080{
1081 struct rtl8169_private *tp = netdev_priv(dev);
1082
1083 tp->msg_enable = value;
1084}
1085
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001086static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1087 "tx_packets",
1088 "rx_packets",
1089 "tx_errors",
1090 "rx_errors",
1091 "rx_missed",
1092 "align_errors",
1093 "tx_single_collisions",
1094 "tx_multi_collisions",
1095 "unicast",
1096 "broadcast",
1097 "multicast",
1098 "tx_aborted",
1099 "tx_underrun",
1100};
1101
1102struct rtl8169_counters {
Al Virob1eab702007-08-23 02:30:16 -04001103 __le64 tx_packets;
1104 __le64 rx_packets;
1105 __le64 tx_errors;
1106 __le32 rx_errors;
1107 __le16 rx_missed;
1108 __le16 align_errors;
1109 __le32 tx_one_collision;
1110 __le32 tx_multi_collision;
1111 __le64 rx_unicast;
1112 __le64 rx_broadcast;
1113 __le32 rx_multicast;
1114 __le16 tx_aborted;
1115 __le16 tx_underun;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001116};
1117
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001118static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001119{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001120 switch (sset) {
1121 case ETH_SS_STATS:
1122 return ARRAY_SIZE(rtl8169_gstrings);
1123 default:
1124 return -EOPNOTSUPP;
1125 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001126}
1127
1128static void rtl8169_get_ethtool_stats(struct net_device *dev,
1129 struct ethtool_stats *stats, u64 *data)
1130{
1131 struct rtl8169_private *tp = netdev_priv(dev);
1132 void __iomem *ioaddr = tp->mmio_addr;
1133 struct rtl8169_counters *counters;
1134 dma_addr_t paddr;
1135 u32 cmd;
1136
1137 ASSERT_RTNL();
1138
1139 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1140 if (!counters)
1141 return;
1142
1143 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
1144 cmd = (u64)paddr & DMA_32BIT_MASK;
1145 RTL_W32(CounterAddrLow, cmd);
1146 RTL_W32(CounterAddrLow, cmd | CounterDump);
1147
1148 while (RTL_R32(CounterAddrLow) & CounterDump) {
1149 if (msleep_interruptible(1))
1150 break;
1151 }
1152
1153 RTL_W32(CounterAddrLow, 0);
1154 RTL_W32(CounterAddrHigh, 0);
1155
Francois Romieu5b0384f2006-08-16 16:00:01 +02001156 data[0] = le64_to_cpu(counters->tx_packets);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001157 data[1] = le64_to_cpu(counters->rx_packets);
1158 data[2] = le64_to_cpu(counters->tx_errors);
1159 data[3] = le32_to_cpu(counters->rx_errors);
1160 data[4] = le16_to_cpu(counters->rx_missed);
1161 data[5] = le16_to_cpu(counters->align_errors);
1162 data[6] = le32_to_cpu(counters->tx_one_collision);
1163 data[7] = le32_to_cpu(counters->tx_multi_collision);
1164 data[8] = le64_to_cpu(counters->rx_unicast);
1165 data[9] = le64_to_cpu(counters->rx_broadcast);
1166 data[10] = le32_to_cpu(counters->rx_multicast);
1167 data[11] = le16_to_cpu(counters->tx_aborted);
1168 data[12] = le16_to_cpu(counters->tx_underun);
1169
1170 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1171}
1172
1173static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1174{
1175 switch(stringset) {
1176 case ETH_SS_STATS:
1177 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1178 break;
1179 }
1180}
1181
Jeff Garzik7282d492006-09-13 14:30:00 -04001182static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 .get_drvinfo = rtl8169_get_drvinfo,
1184 .get_regs_len = rtl8169_get_regs_len,
1185 .get_link = ethtool_op_get_link,
1186 .get_settings = rtl8169_get_settings,
1187 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001188 .get_msglevel = rtl8169_get_msglevel,
1189 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 .get_rx_csum = rtl8169_get_rx_csum,
1191 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 .set_tso = ethtool_op_set_tso,
1195 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001196 .get_wol = rtl8169_get_wol,
1197 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001198 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001199 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001200 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201};
1202
Francois Romieu07d3f512007-02-21 22:40:46 +01001203static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
1204 int bitnum, int bitval)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205{
1206 int val;
1207
1208 val = mdio_read(ioaddr, reg);
1209 val = (bitval == 1) ?
1210 val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001211 mdio_write(ioaddr, reg, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212}
1213
Francois Romieu07d3f512007-02-21 22:40:46 +01001214static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1215 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216{
Francois Romieu0e485152007-02-20 00:00:26 +01001217 /*
1218 * The driver currently handles the 8168Bf and the 8168Be identically
1219 * but they can be identified more specifically through the test below
1220 * if needed:
1221 *
1222 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001223 *
1224 * Same thing for the 8101Eb and the 8101Ec:
1225 *
1226 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001227 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 const struct {
1229 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001230 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 int mac_version;
1232 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001233 /* 8168D family. */
1234 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_25 },
1235
Francois Romieuef808d52008-06-29 13:10:54 +02001236 /* 8168C family. */
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001237 { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001238 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001239 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001240 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001241 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1242 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001243 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001244 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001245 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001246
1247 /* 8168B family. */
1248 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1249 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1250 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1251 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1252
1253 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001254 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1255 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1256 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1257 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1258 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1259 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001260 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001261 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001262 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001263 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1264 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001265 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1266 /* FIXME: where did these entries come from ? -- FR */
1267 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1268 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1269
1270 /* 8110 family. */
1271 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1272 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1273 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1274 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1275 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1276 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1277
1278 { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 }, *p = mac_info;
1280 u32 reg;
1281
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001282 reg = RTL_R32(TxConfig);
1283 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 p++;
1285 tp->mac_version = p->mac_version;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001286
1287 if (p->mask == 0x00000000) {
1288 struct pci_dev *pdev = tp->pci_dev;
1289
1290 dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
1291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292}
1293
1294static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1295{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001296 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297}
1298
Francois Romieu867763c2007-08-17 18:21:58 +02001299struct phy_reg {
1300 u16 reg;
1301 u16 val;
1302};
1303
1304static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
1305{
1306 while (len-- > 0) {
1307 mdio_write(ioaddr, regs->reg, regs->val);
1308 regs++;
1309 }
1310}
1311
Francois Romieu5615d9f2007-08-17 17:50:46 +02001312static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 struct {
1315 u16 regs[5]; /* Beware of bit-sign propagation */
1316 } phy_magic[5] = { {
1317 { 0x0000, //w 4 15 12 0
1318 0x00a1, //w 3 15 0 00a1
1319 0x0008, //w 2 15 0 0008
1320 0x1020, //w 1 15 0 1020
1321 0x1000 } },{ //w 0 15 0 1000
1322 { 0x7000, //w 4 15 12 7
1323 0xff41, //w 3 15 0 ff41
1324 0xde60, //w 2 15 0 de60
1325 0x0140, //w 1 15 0 0140
1326 0x0077 } },{ //w 0 15 0 0077
1327 { 0xa000, //w 4 15 12 a
1328 0xdf01, //w 3 15 0 df01
1329 0xdf20, //w 2 15 0 df20
1330 0xff95, //w 1 15 0 ff95
1331 0xfa00 } },{ //w 0 15 0 fa00
1332 { 0xb000, //w 4 15 12 b
1333 0xff41, //w 3 15 0 ff41
1334 0xde20, //w 2 15 0 de20
1335 0x0140, //w 1 15 0 0140
1336 0x00bb } },{ //w 0 15 0 00bb
1337 { 0xf000, //w 4 15 12 f
1338 0xdf01, //w 3 15 0 df01
1339 0xdf20, //w 2 15 0 df20
1340 0xff95, //w 1 15 0 ff95
1341 0xbf00 } //w 0 15 0 bf00
1342 }
1343 }, *p = phy_magic;
Francois Romieu07d3f512007-02-21 22:40:46 +01001344 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
Francois Romieua441d7b2007-08-17 18:26:35 +02001346 mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
1347 mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
1348 mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1350
1351 for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
1352 int val, pos = 4;
1353
1354 val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
1355 mdio_write(ioaddr, pos, val);
1356 while (--pos >= 0)
1357 mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
1358 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
1359 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1360 }
Francois Romieua441d7b2007-08-17 18:26:35 +02001361 mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362}
1363
Francois Romieu5615d9f2007-08-17 17:50:46 +02001364static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1365{
Francois Romieua441d7b2007-08-17 18:26:35 +02001366 struct phy_reg phy_reg_init[] = {
1367 { 0x1f, 0x0002 },
1368 { 0x01, 0x90d0 },
1369 { 0x1f, 0x0000 }
1370 };
1371
1372 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001373}
1374
Francois Romieu236b8082008-05-30 16:11:48 +02001375static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
1376{
1377 struct phy_reg phy_reg_init[] = {
1378 { 0x10, 0xf41b },
1379 { 0x1f, 0x0000 }
1380 };
1381
1382 mdio_write(ioaddr, 0x1f, 0x0001);
1383 mdio_patch(ioaddr, 0x16, 1 << 0);
1384
1385 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1386}
1387
1388static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
1389{
1390 struct phy_reg phy_reg_init[] = {
1391 { 0x1f, 0x0001 },
1392 { 0x10, 0xf41b },
1393 { 0x1f, 0x0000 }
1394 };
1395
1396 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1397}
1398
Francois Romieuef3386f2008-06-29 12:24:30 +02001399static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001400{
1401 struct phy_reg phy_reg_init[] = {
1402 { 0x1f, 0x0000 },
1403 { 0x1d, 0x0f00 },
1404 { 0x1f, 0x0002 },
1405 { 0x0c, 0x1ec8 },
1406 { 0x1f, 0x0000 }
1407 };
1408
1409 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1410}
1411
Francois Romieuef3386f2008-06-29 12:24:30 +02001412static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
1413{
1414 struct phy_reg phy_reg_init[] = {
1415 { 0x1f, 0x0001 },
1416 { 0x1d, 0x3d98 },
1417 { 0x1f, 0x0000 }
1418 };
1419
1420 mdio_write(ioaddr, 0x1f, 0x0000);
1421 mdio_patch(ioaddr, 0x14, 1 << 5);
1422 mdio_patch(ioaddr, 0x0d, 1 << 5);
1423
1424 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1425}
1426
Francois Romieu219a1e92008-06-28 11:58:39 +02001427static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001428{
1429 struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001430 { 0x1f, 0x0001 },
1431 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001432 { 0x1f, 0x0002 },
1433 { 0x00, 0x88d4 },
1434 { 0x01, 0x82b1 },
1435 { 0x03, 0x7002 },
1436 { 0x08, 0x9e30 },
1437 { 0x09, 0x01f0 },
1438 { 0x0a, 0x5500 },
1439 { 0x0c, 0x00c8 },
1440 { 0x1f, 0x0003 },
1441 { 0x12, 0xc096 },
1442 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02001443 { 0x1f, 0x0000 },
1444 { 0x1f, 0x0000 },
1445 { 0x09, 0x2000 },
1446 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02001447 };
1448
1449 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001450
1451 mdio_patch(ioaddr, 0x14, 1 << 5);
1452 mdio_patch(ioaddr, 0x0d, 1 << 5);
1453 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02001454}
1455
Francois Romieu219a1e92008-06-28 11:58:39 +02001456static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
Francois Romieu7da97ec2007-10-18 15:20:43 +02001457{
1458 struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02001459 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001460 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001461 { 0x03, 0x802f },
1462 { 0x02, 0x4f02 },
1463 { 0x01, 0x0409 },
1464 { 0x00, 0xf099 },
1465 { 0x04, 0x9800 },
1466 { 0x04, 0x9000 },
1467 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001468 { 0x1f, 0x0002 },
1469 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001470 { 0x06, 0x0761 },
1471 { 0x1f, 0x0003 },
1472 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001473 { 0x1f, 0x0000 }
1474 };
1475
1476 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001477
1478 mdio_patch(ioaddr, 0x16, 1 << 0);
1479 mdio_patch(ioaddr, 0x14, 1 << 5);
1480 mdio_patch(ioaddr, 0x0d, 1 << 5);
1481 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001482}
1483
Francois Romieu197ff762008-06-28 13:16:02 +02001484static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
1485{
1486 struct phy_reg phy_reg_init[] = {
1487 { 0x1f, 0x0001 },
1488 { 0x12, 0x2300 },
1489 { 0x1d, 0x3d98 },
1490 { 0x1f, 0x0002 },
1491 { 0x0c, 0x7eb8 },
1492 { 0x06, 0x5461 },
1493 { 0x1f, 0x0003 },
1494 { 0x16, 0x0f0a },
1495 { 0x1f, 0x0000 }
1496 };
1497
1498 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1499
1500 mdio_patch(ioaddr, 0x16, 1 << 0);
1501 mdio_patch(ioaddr, 0x14, 1 << 5);
1502 mdio_patch(ioaddr, 0x0d, 1 << 5);
1503 mdio_write(ioaddr, 0x1f, 0x0000);
1504}
1505
Francois Romieu6fb07052008-06-29 11:54:28 +02001506static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
1507{
1508 rtl8168c_3_hw_phy_config(ioaddr);
1509}
1510
Francois Romieu5b538df2008-07-20 16:22:45 +02001511static void rtl8168d_hw_phy_config(void __iomem *ioaddr)
1512{
1513 struct phy_reg phy_reg_init_0[] = {
1514 { 0x1f, 0x0001 },
1515 { 0x09, 0x2770 },
1516 { 0x08, 0x04d0 },
1517 { 0x0b, 0xad15 },
1518 { 0x0c, 0x5bf0 },
1519 { 0x1c, 0xf101 },
1520 { 0x1f, 0x0003 },
1521 { 0x14, 0x94d7 },
1522 { 0x12, 0xf4d6 },
1523 { 0x09, 0xca0f },
1524 { 0x1f, 0x0002 },
1525 { 0x0b, 0x0b10 },
1526 { 0x0c, 0xd1f7 },
1527 { 0x1f, 0x0002 },
1528 { 0x06, 0x5461 },
1529 { 0x1f, 0x0002 },
1530 { 0x05, 0x6662 },
1531 { 0x1f, 0x0000 },
1532 { 0x14, 0x0060 },
1533 { 0x1f, 0x0000 },
1534 { 0x0d, 0xf8a0 },
1535 { 0x1f, 0x0005 },
1536 { 0x05, 0xffc2 }
1537 };
1538
1539 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
1540
1541 if (mdio_read(ioaddr, 0x06) == 0xc400) {
1542 struct phy_reg phy_reg_init_1[] = {
1543 { 0x1f, 0x0005 },
1544 { 0x01, 0x0300 },
1545 { 0x1f, 0x0000 },
1546 { 0x11, 0x401c },
1547 { 0x16, 0x4100 },
1548 { 0x1f, 0x0005 },
1549 { 0x07, 0x0010 },
1550 { 0x05, 0x83dc },
1551 { 0x06, 0x087d },
1552 { 0x05, 0x8300 },
1553 { 0x06, 0x0101 },
1554 { 0x06, 0x05f8 },
1555 { 0x06, 0xf9fa },
1556 { 0x06, 0xfbef },
1557 { 0x06, 0x79e2 },
1558 { 0x06, 0x835f },
1559 { 0x06, 0xe0f8 },
1560 { 0x06, 0x9ae1 },
1561 { 0x06, 0xf89b },
1562 { 0x06, 0xef31 },
1563 { 0x06, 0x3b65 },
1564 { 0x06, 0xaa07 },
1565 { 0x06, 0x81e4 },
1566 { 0x06, 0xf89a },
1567 { 0x06, 0xe5f8 },
1568 { 0x06, 0x9baf },
1569 { 0x06, 0x06ae },
1570 { 0x05, 0x83dc },
1571 { 0x06, 0x8300 },
1572 };
1573
1574 rtl_phy_write(ioaddr, phy_reg_init_1,
1575 ARRAY_SIZE(phy_reg_init_1));
1576 }
1577
1578 mdio_write(ioaddr, 0x1f, 0x0000);
1579}
1580
Francois Romieu2857ffb2008-08-02 21:08:49 +02001581static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
1582{
1583 struct phy_reg phy_reg_init[] = {
1584 { 0x1f, 0x0003 },
1585 { 0x08, 0x441d },
1586 { 0x01, 0x9100 },
1587 { 0x1f, 0x0000 }
1588 };
1589
1590 mdio_write(ioaddr, 0x1f, 0x0000);
1591 mdio_patch(ioaddr, 0x11, 1 << 12);
1592 mdio_patch(ioaddr, 0x19, 1 << 13);
1593
1594 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1595}
1596
Francois Romieu5615d9f2007-08-17 17:50:46 +02001597static void rtl_hw_phy_config(struct net_device *dev)
1598{
1599 struct rtl8169_private *tp = netdev_priv(dev);
1600 void __iomem *ioaddr = tp->mmio_addr;
1601
1602 rtl8169_print_mac_version(tp);
1603
1604 switch (tp->mac_version) {
1605 case RTL_GIGA_MAC_VER_01:
1606 break;
1607 case RTL_GIGA_MAC_VER_02:
1608 case RTL_GIGA_MAC_VER_03:
1609 rtl8169s_hw_phy_config(ioaddr);
1610 break;
1611 case RTL_GIGA_MAC_VER_04:
1612 rtl8169sb_hw_phy_config(ioaddr);
1613 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02001614 case RTL_GIGA_MAC_VER_07:
1615 case RTL_GIGA_MAC_VER_08:
1616 case RTL_GIGA_MAC_VER_09:
1617 rtl8102e_hw_phy_config(ioaddr);
1618 break;
Francois Romieu236b8082008-05-30 16:11:48 +02001619 case RTL_GIGA_MAC_VER_11:
1620 rtl8168bb_hw_phy_config(ioaddr);
1621 break;
1622 case RTL_GIGA_MAC_VER_12:
1623 rtl8168bef_hw_phy_config(ioaddr);
1624 break;
1625 case RTL_GIGA_MAC_VER_17:
1626 rtl8168bef_hw_phy_config(ioaddr);
1627 break;
Francois Romieu867763c2007-08-17 18:21:58 +02001628 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02001629 rtl8168cp_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02001630 break;
1631 case RTL_GIGA_MAC_VER_19:
Francois Romieu219a1e92008-06-28 11:58:39 +02001632 rtl8168c_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02001633 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02001634 case RTL_GIGA_MAC_VER_20:
Francois Romieu219a1e92008-06-28 11:58:39 +02001635 rtl8168c_2_hw_phy_config(ioaddr);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001636 break;
Francois Romieu197ff762008-06-28 13:16:02 +02001637 case RTL_GIGA_MAC_VER_21:
1638 rtl8168c_3_hw_phy_config(ioaddr);
1639 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02001640 case RTL_GIGA_MAC_VER_22:
1641 rtl8168c_4_hw_phy_config(ioaddr);
1642 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02001643 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001644 case RTL_GIGA_MAC_VER_24:
Francois Romieuef3386f2008-06-29 12:24:30 +02001645 rtl8168cp_2_hw_phy_config(ioaddr);
1646 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02001647 case RTL_GIGA_MAC_VER_25:
1648 rtl8168d_hw_phy_config(ioaddr);
1649 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02001650
Francois Romieu5615d9f2007-08-17 17:50:46 +02001651 default:
1652 break;
1653 }
1654}
1655
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656static void rtl8169_phy_timer(unsigned long __opaque)
1657{
1658 struct net_device *dev = (struct net_device *)__opaque;
1659 struct rtl8169_private *tp = netdev_priv(dev);
1660 struct timer_list *timer = &tp->timer;
1661 void __iomem *ioaddr = tp->mmio_addr;
1662 unsigned long timeout = RTL8169_PHY_TIMEOUT;
1663
Francois Romieubcf0bf92006-07-26 23:14:13 +02001664 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001666 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 return;
1668
1669 spin_lock_irq(&tp->lock);
1670
1671 if (tp->phy_reset_pending(ioaddr)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02001672 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 * A busy loop could burn quite a few cycles on nowadays CPU.
1674 * Let's delay the execution of the timer for a few ticks.
1675 */
1676 timeout = HZ/10;
1677 goto out_mod_timer;
1678 }
1679
1680 if (tp->link_ok(ioaddr))
1681 goto out_unlock;
1682
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001683 if (netif_msg_link(tp))
1684 printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
1686 tp->phy_reset_enable(ioaddr);
1687
1688out_mod_timer:
1689 mod_timer(timer, jiffies + timeout);
1690out_unlock:
1691 spin_unlock_irq(&tp->lock);
1692}
1693
1694static inline void rtl8169_delete_timer(struct net_device *dev)
1695{
1696 struct rtl8169_private *tp = netdev_priv(dev);
1697 struct timer_list *timer = &tp->timer;
1698
Francois Romieue179bb72007-08-17 15:05:21 +02001699 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 return;
1701
1702 del_timer_sync(timer);
1703}
1704
1705static inline void rtl8169_request_timer(struct net_device *dev)
1706{
1707 struct rtl8169_private *tp = netdev_priv(dev);
1708 struct timer_list *timer = &tp->timer;
1709
Francois Romieue179bb72007-08-17 15:05:21 +02001710 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 return;
1712
Francois Romieu2efa53f2007-03-09 00:00:05 +01001713 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714}
1715
1716#ifdef CONFIG_NET_POLL_CONTROLLER
1717/*
1718 * Polling 'interrupt' - used by things like netconsole to send skbs
1719 * without having to re-enable interrupts. It's not called while
1720 * the interrupt routine is executing.
1721 */
1722static void rtl8169_netpoll(struct net_device *dev)
1723{
1724 struct rtl8169_private *tp = netdev_priv(dev);
1725 struct pci_dev *pdev = tp->pci_dev;
1726
1727 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01001728 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 enable_irq(pdev->irq);
1730}
1731#endif
1732
1733static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
1734 void __iomem *ioaddr)
1735{
1736 iounmap(ioaddr);
1737 pci_release_regions(pdev);
1738 pci_disable_device(pdev);
1739 free_netdev(dev);
1740}
1741
Francois Romieubf793292006-11-01 00:53:05 +01001742static void rtl8169_phy_reset(struct net_device *dev,
1743 struct rtl8169_private *tp)
1744{
1745 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001746 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01001747
1748 tp->phy_reset_enable(ioaddr);
1749 for (i = 0; i < 100; i++) {
1750 if (!tp->phy_reset_pending(ioaddr))
1751 return;
1752 msleep(1);
1753 }
1754 if (netif_msg_link(tp))
1755 printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
1756}
1757
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001758static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001760 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001761
Francois Romieu5615d9f2007-08-17 17:50:46 +02001762 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001763
Marcus Sundberg773328942008-07-10 21:28:08 +02001764 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
1765 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1766 RTL_W8(0x82, 0x01);
1767 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001768
Francois Romieu6dccd162007-02-13 23:38:05 +01001769 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
1770
1771 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1772 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001773
Francois Romieubcf0bf92006-07-26 23:14:13 +02001774 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001775 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1776 RTL_W8(0x82, 0x01);
1777 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1778 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
1779 }
1780
Francois Romieubf793292006-11-01 00:53:05 +01001781 rtl8169_phy_reset(dev, tp);
1782
Francois Romieu901dda22007-02-21 00:10:20 +01001783 /*
1784 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1785 * only 8101. Don't panic.
1786 */
1787 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001788
1789 if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
1790 printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
1791}
1792
Francois Romieu773d2022007-01-31 23:47:43 +01001793static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
1794{
1795 void __iomem *ioaddr = tp->mmio_addr;
1796 u32 high;
1797 u32 low;
1798
1799 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
1800 high = addr[4] | (addr[5] << 8);
1801
1802 spin_lock_irq(&tp->lock);
1803
1804 RTL_W8(Cfg9346, Cfg9346_Unlock);
1805 RTL_W32(MAC0, low);
1806 RTL_W32(MAC4, high);
1807 RTL_W8(Cfg9346, Cfg9346_Lock);
1808
1809 spin_unlock_irq(&tp->lock);
1810}
1811
1812static int rtl_set_mac_address(struct net_device *dev, void *p)
1813{
1814 struct rtl8169_private *tp = netdev_priv(dev);
1815 struct sockaddr *addr = p;
1816
1817 if (!is_valid_ether_addr(addr->sa_data))
1818 return -EADDRNOTAVAIL;
1819
1820 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1821
1822 rtl_rar_set(tp, dev->dev_addr);
1823
1824 return 0;
1825}
1826
Francois Romieu5f787a12006-08-17 13:02:36 +02001827static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1828{
1829 struct rtl8169_private *tp = netdev_priv(dev);
1830 struct mii_ioctl_data *data = if_mii(ifr);
1831
1832 if (!netif_running(dev))
1833 return -ENODEV;
1834
1835 switch (cmd) {
1836 case SIOCGMIIPHY:
1837 data->phy_id = 32; /* Internal PHY */
1838 return 0;
1839
1840 case SIOCGMIIREG:
1841 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
1842 return 0;
1843
1844 case SIOCSMIIREG:
1845 if (!capable(CAP_NET_ADMIN))
1846 return -EPERM;
1847 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
1848 return 0;
1849 }
1850 return -EOPNOTSUPP;
1851}
1852
Francois Romieu0e485152007-02-20 00:00:26 +01001853static const struct rtl_cfg_info {
1854 void (*hw_start)(struct net_device *);
1855 unsigned int region;
1856 unsigned int align;
1857 u16 intr_event;
1858 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02001859 unsigned features;
Francois Romieu0e485152007-02-20 00:00:26 +01001860} rtl_cfg_infos [] = {
1861 [RTL_CFG_0] = {
1862 .hw_start = rtl_hw_start_8169,
1863 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01001864 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01001865 .intr_event = SYSErr | LinkChg | RxOverflow |
1866 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001867 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001868 .features = RTL_FEATURE_GMII
Francois Romieu0e485152007-02-20 00:00:26 +01001869 },
1870 [RTL_CFG_1] = {
1871 .hw_start = rtl_hw_start_8168,
1872 .region = 2,
1873 .align = 8,
1874 .intr_event = SYSErr | LinkChg | RxOverflow |
1875 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001876 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001877 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI
Francois Romieu0e485152007-02-20 00:00:26 +01001878 },
1879 [RTL_CFG_2] = {
1880 .hw_start = rtl_hw_start_8101,
1881 .region = 2,
1882 .align = 8,
1883 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
1884 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001885 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001886 .features = RTL_FEATURE_MSI
Francois Romieu0e485152007-02-20 00:00:26 +01001887 }
1888};
1889
Francois Romieufbac58f2007-10-04 22:51:38 +02001890/* Cfg9346_Unlock assumed. */
1891static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
1892 const struct rtl_cfg_info *cfg)
1893{
1894 unsigned msi = 0;
1895 u8 cfg2;
1896
1897 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02001898 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02001899 if (pci_enable_msi(pdev)) {
1900 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
1901 } else {
1902 cfg2 |= MSIEnable;
1903 msi = RTL_FEATURE_MSI;
1904 }
1905 }
1906 RTL_W8(Config2, cfg2);
1907 return msi;
1908}
1909
1910static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
1911{
1912 if (tp->features & RTL_FEATURE_MSI) {
1913 pci_disable_msi(pdev);
1914 tp->features &= ~RTL_FEATURE_MSI;
1915 }
1916}
1917
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001918static int rtl_eeprom_read(struct pci_dev *pdev, int cap, int addr, __le32 *val)
1919{
1920 int ret, count = 100;
1921 u16 status = 0;
1922 u32 value;
1923
1924 ret = pci_write_config_word(pdev, cap + PCI_VPD_ADDR, addr);
1925 if (ret < 0)
1926 return ret;
1927
1928 do {
1929 udelay(10);
1930 ret = pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &status);
1931 if (ret < 0)
1932 return ret;
1933 } while (!(status & PCI_VPD_ADDR_F) && --count);
1934
1935 if (!(status & PCI_VPD_ADDR_F))
1936 return -ETIMEDOUT;
1937
1938 ret = pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &value);
1939 if (ret < 0)
1940 return ret;
1941
1942 *val = cpu_to_le32(value);
1943
1944 return 0;
1945}
1946
1947static void rtl_init_mac_address(struct rtl8169_private *tp,
1948 void __iomem *ioaddr)
1949{
1950 struct pci_dev *pdev = tp->pci_dev;
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001951 int vpd_cap;
Francois Romieue1564ec2008-10-16 22:46:13 +02001952 __le32 sig;
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001953 u8 mac[8];
Francois Romieue1564ec2008-10-16 22:46:13 +02001954 u8 cfg1;
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001955
1956 cfg1 = RTL_R8(Config1);
1957 if (!(cfg1 & VPD)) {
Francois Romieucd926c72008-10-16 22:04:07 +02001958 if (netif_msg_probe(tp))
1959 dev_info(&pdev->dev, "VPD access disabled, enabling\n");
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001960 RTL_W8(Cfg9346, Cfg9346_Unlock);
1961 RTL_W8(Config1, cfg1 | VPD);
1962 RTL_W8(Cfg9346, Cfg9346_Lock);
1963 }
1964
1965 vpd_cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
1966 if (!vpd_cap)
1967 return;
1968
Francois Romieue1564ec2008-10-16 22:46:13 +02001969 if (rtl_eeprom_read(pdev, vpd_cap, RTL_EEPROM_SIG_ADDR, &sig) < 0)
1970 return;
1971
1972 if ((sig & RTL_EEPROM_SIG_MASK) != RTL_EEPROM_SIG) {
1973 dev_info(&pdev->dev, "Missing EEPROM signature: %08x\n", sig);
1974 return;
1975 }
1976
1977 /*
1978 * MAC address is stored in EEPROM at offset 0x0e
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001979 * Realtek says: "The VPD address does not have to be a DWORD-aligned
1980 * address as defined in the PCI 2.2 Specifications, but the VPD data
1981 * is always consecutive 4-byte data starting from the VPD address
1982 * specified."
1983 */
1984 if (rtl_eeprom_read(pdev, vpd_cap, 0x000e, (__le32*)&mac[0]) < 0 ||
1985 rtl_eeprom_read(pdev, vpd_cap, 0x0012, (__le32*)&mac[4]) < 0) {
Francois Romieucd926c72008-10-16 22:04:07 +02001986 if (netif_msg_probe(tp)) {
1987 dev_warn(&pdev->dev,
1988 "reading MAC address from EEPROM failed\n");
1989 }
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001990 return;
1991 }
1992
Francois Romieucd926c72008-10-16 22:04:07 +02001993 if (netif_msg_probe(tp)) {
1994 DECLARE_MAC_BUF(buf);
1995
1996 dev_info(&pdev->dev, "MAC address found in EEPROM: %s\n",
1997 print_mac(buf, mac));
1998 }
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001999
Francois Romieue1564ec2008-10-16 22:46:13 +02002000 if (is_valid_ether_addr(mac))
2001 rtl_rar_set(tp, mac);
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00002002}
2003
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002004static int __devinit
2005rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2006{
Francois Romieu0e485152007-02-20 00:00:26 +01002007 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
2008 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02002010 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002011 struct net_device *dev;
2012 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002013 unsigned int i;
2014 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002016 if (netif_msg_drv(&debug)) {
2017 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
2018 MODULENAME, RTL8169_VERSION);
2019 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002022 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002023 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002024 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002025 rc = -ENOMEM;
2026 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 }
2028
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 SET_NETDEV_DEV(dev, &pdev->dev);
2030 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00002031 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02002032 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002033 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
Francois Romieuccdffb92008-07-26 14:26:06 +02002035 mii = &tp->mii;
2036 mii->dev = dev;
2037 mii->mdio_read = rtl_mdio_read;
2038 mii->mdio_write = rtl_mdio_write;
2039 mii->phy_id_mask = 0x1f;
2040 mii->reg_num_mask = 0x1f;
2041 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
2042
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 /* enable device (incl. PCI PM wakeup and hotplug setup) */
2044 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002045 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002046 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002047 dev_err(&pdev->dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002048 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 }
2050
2051 rc = pci_set_mwi(pdev);
2052 if (rc < 0)
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002053 goto err_out_disable_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002056 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002057 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002058 dev_err(&pdev->dev,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002059 "region #%d not an MMIO resource, aborting\n",
2060 region);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002061 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002063 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002065
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002067 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002068 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002069 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002070 "Invalid PCI region size(s), aborting\n");
2071 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002073 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 }
2075
2076 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002077 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002078 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002079 dev_err(&pdev->dev, "could not request regions.\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002080 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 }
2082
2083 tp->cp_cmd = PCIMulRW | RxChkSum;
2084
2085 if ((sizeof(dma_addr_t) > 4) &&
2086 !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
2087 tp->cp_cmd |= PCIDAC;
2088 dev->features |= NETIF_F_HIGHDMA;
2089 } else {
2090 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2091 if (rc < 0) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002092 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002093 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002094 "DMA configuration failed.\n");
2095 }
2096 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 }
2098 }
2099
2100 pci_set_master(pdev);
2101
2102 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002103 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002104 if (!ioaddr) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002105 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002106 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 rc = -EIO;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002108 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 }
2110
Francois Romieu9c14cea2008-07-05 00:21:15 +02002111 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2112 if (!tp->pcie_cap && netif_msg_probe(tp))
2113 dev_info(&pdev->dev, "no PCI Express capability\n");
2114
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 /* Unneeded ? Don't mess with Mrs. Murphy. */
2116 rtl8169_irq_mask_and_ack(ioaddr);
2117
2118 /* Soft reset the chip. */
2119 RTL_W8(ChipCmd, CmdReset);
2120
2121 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002122 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2124 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002125 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 }
2127
2128 /* Identify chip attached to board */
2129 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
2131 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Roel Kluincee60c32008-04-17 22:35:54 +02002133 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 if (tp->mac_version == rtl_chip_info[i].mac_version)
2135 break;
2136 }
Roel Kluincee60c32008-04-17 22:35:54 +02002137 if (i == ARRAY_SIZE(rtl_chip_info)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 /* Unknown chip: assume array element #0, original RTL-8169 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002139 if (netif_msg_probe(tp)) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002140 dev_printk(KERN_DEBUG, &pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002141 "unknown chip version, assuming %s\n",
2142 rtl_chip_info[0].name);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002143 }
Roel Kluincee60c32008-04-17 22:35:54 +02002144 i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 }
2146 tp->chipset = i;
2147
Francois Romieu5d06a992006-02-23 00:47:58 +01002148 RTL_W8(Cfg9346, Cfg9346_Unlock);
2149 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
2150 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07002151 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
2152 tp->features |= RTL_FEATURE_WOL;
2153 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
2154 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02002155 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01002156 RTL_W8(Cfg9346, Cfg9346_Lock);
2157
Francois Romieu66ec5d42007-11-06 22:56:10 +01002158 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
2159 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 tp->set_speed = rtl8169_set_speed_tbi;
2161 tp->get_settings = rtl8169_gset_tbi;
2162 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
2163 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
2164 tp->link_ok = rtl8169_tbi_link_ok;
2165
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002166 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167 } else {
2168 tp->set_speed = rtl8169_set_speed_xmii;
2169 tp->get_settings = rtl8169_gset_xmii;
2170 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
2171 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
2172 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu5f787a12006-08-17 13:02:36 +02002173
2174 dev->do_ioctl = rtl8169_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 }
2176
Francois Romieudf58ef52008-10-09 14:35:58 -07002177 spin_lock_init(&tp->lock);
2178
Petr Vandrovec738e1e62008-10-12 20:58:29 -07002179 tp->mmio_addr = ioaddr;
2180
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00002181 rtl_init_mac_address(tp, ioaddr);
2182
2183 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 for (i = 0; i < MAC_ADDR_LEN; i++)
2185 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04002186 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
2188 dev->open = rtl8169_open;
2189 dev->hard_start_xmit = rtl8169_start_xmit;
2190 dev->get_stats = rtl8169_get_stats;
2191 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
2192 dev->stop = rtl8169_close;
2193 dev->tx_timeout = rtl8169_tx_timeout;
Francois Romieu07ce4062007-02-23 23:36:39 +01002194 dev->set_multicast_list = rtl_set_rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
2196 dev->irq = pdev->irq;
2197 dev->base_addr = (unsigned long) ioaddr;
2198 dev->change_mtu = rtl8169_change_mtu;
Francois Romieu773d2022007-01-31 23:47:43 +01002199 dev->set_mac_address = rtl_set_mac_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002201 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202
2203#ifdef CONFIG_R8169_VLAN
2204 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2205 dev->vlan_rx_register = rtl8169_vlan_rx_register;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206#endif
2207
2208#ifdef CONFIG_NET_POLL_CONTROLLER
2209 dev->poll_controller = rtl8169_netpoll;
2210#endif
2211
2212 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01002213 tp->align = cfg->align;
2214 tp->hw_start = cfg->hw_start;
2215 tp->intr_event = cfg->intr_event;
2216 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217
Francois Romieu2efa53f2007-03-09 00:00:05 +01002218 init_timer(&tp->timer);
2219 tp->timer.data = (unsigned long) dev;
2220 tp->timer.function = rtl8169_phy_timer;
2221
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002223 if (rc < 0)
Francois Romieufbac58f2007-10-04 22:51:38 +02002224 goto err_out_msi_5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
2226 pci_set_drvdata(pdev, dev);
2227
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002228 if (netif_msg_probe(tp)) {
Francois Romieu96b97092007-05-30 00:32:05 +02002229 u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
2230
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002231 printk(KERN_INFO "%s: %s at 0x%lx, "
2232 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
Francois Romieu96b97092007-05-30 00:32:05 +02002233 "XID %08x IRQ %d\n",
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002234 dev->name,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002235 rtl_chip_info[tp->chipset].name,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002236 dev->base_addr,
2237 dev->dev_addr[0], dev->dev_addr[1],
2238 dev->dev_addr[2], dev->dev_addr[3],
Francois Romieu96b97092007-05-30 00:32:05 +02002239 dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002242 rtl8169_init_phy(dev, tp);
Bruno Prémont8b76ab32008-10-08 17:06:25 -07002243 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002245out:
2246 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247
Francois Romieufbac58f2007-10-04 22:51:38 +02002248err_out_msi_5:
2249 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002250 iounmap(ioaddr);
2251err_out_free_res_4:
2252 pci_release_regions(pdev);
2253err_out_mwi_3:
2254 pci_clear_mwi(pdev);
2255err_out_disable_2:
2256 pci_disable_device(pdev);
2257err_out_free_dev_1:
2258 free_netdev(dev);
2259 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260}
2261
Francois Romieu07d3f512007-02-21 22:40:46 +01002262static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263{
2264 struct net_device *dev = pci_get_drvdata(pdev);
2265 struct rtl8169_private *tp = netdev_priv(dev);
2266
Francois Romieueb2a0212007-02-15 23:37:21 +01002267 flush_scheduled_work();
2268
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 unregister_netdev(dev);
Francois Romieufbac58f2007-10-04 22:51:38 +02002270 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 rtl8169_release_board(pdev, dev, tp->mmio_addr);
2272 pci_set_drvdata(pdev, NULL);
2273}
2274
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
2276 struct net_device *dev)
2277{
2278 unsigned int mtu = dev->mtu;
2279
2280 tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
2281}
2282
2283static int rtl8169_open(struct net_device *dev)
2284{
2285 struct rtl8169_private *tp = netdev_priv(dev);
2286 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02002287 int retval = -ENOMEM;
2288
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
2290 rtl8169_set_rxbufsize(tp, dev);
2291
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 /*
2293 * Rx and Tx desscriptors needs 256 bytes alignment.
2294 * pci_alloc_consistent provides more.
2295 */
2296 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
2297 &tp->TxPhyAddr);
2298 if (!tp->TxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02002299 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
2301 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
2302 &tp->RxPhyAddr);
2303 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02002304 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
2306 retval = rtl8169_init_ring(dev);
2307 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02002308 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309
David Howellsc4028952006-11-22 14:57:56 +00002310 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311
Francois Romieu99f252b2007-04-02 22:59:59 +02002312 smp_mb();
2313
Francois Romieufbac58f2007-10-04 22:51:38 +02002314 retval = request_irq(dev->irq, rtl8169_interrupt,
2315 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02002316 dev->name, dev);
2317 if (retval < 0)
2318 goto err_release_ring_2;
2319
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002320 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002321
Francois Romieu07ce4062007-02-23 23:36:39 +01002322 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323
2324 rtl8169_request_timer(dev);
2325
2326 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2327out:
2328 return retval;
2329
Francois Romieu99f252b2007-04-02 22:59:59 +02002330err_release_ring_2:
2331 rtl8169_rx_clear(tp);
2332err_free_rx_1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
2334 tp->RxPhyAddr);
Francois Romieu99f252b2007-04-02 22:59:59 +02002335err_free_tx_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
2337 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 goto out;
2339}
2340
2341static void rtl8169_hw_reset(void __iomem *ioaddr)
2342{
2343 /* Disable interrupts */
2344 rtl8169_irq_mask_and_ack(ioaddr);
2345
2346 /* Reset the chipset */
2347 RTL_W8(ChipCmd, CmdReset);
2348
2349 /* PCI commit */
2350 RTL_R8(ChipCmd);
2351}
2352
Francois Romieu7f796d82007-06-11 23:04:41 +02002353static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01002354{
2355 void __iomem *ioaddr = tp->mmio_addr;
2356 u32 cfg = rtl8169_rx_config;
2357
2358 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
2359 RTL_W32(RxConfig, cfg);
2360
2361 /* Set DMA burst size and Interframe Gap Time */
2362 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2363 (InterFrameGap << TxInterFrameGapShift));
2364}
2365
Francois Romieu07ce4062007-02-23 23:36:39 +01002366static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367{
2368 struct rtl8169_private *tp = netdev_priv(dev);
2369 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002370 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
2372 /* Soft reset the chip. */
2373 RTL_W8(ChipCmd, CmdReset);
2374
2375 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002376 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2378 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002379 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 }
2381
Francois Romieu07ce4062007-02-23 23:36:39 +01002382 tp->hw_start(dev);
2383
Francois Romieu07ce4062007-02-23 23:36:39 +01002384 netif_start_queue(dev);
2385}
2386
2387
Francois Romieu7f796d82007-06-11 23:04:41 +02002388static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
2389 void __iomem *ioaddr)
2390{
2391 /*
2392 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2393 * register to be written before TxDescAddrLow to work.
2394 * Switching from MMIO to I/O access fixes the issue as well.
2395 */
2396 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
2397 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
2398 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
2399 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
2400}
2401
2402static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
2403{
2404 u16 cmd;
2405
2406 cmd = RTL_R16(CPlusCmd);
2407 RTL_W16(CPlusCmd, cmd);
2408 return cmd;
2409}
2410
2411static void rtl_set_rx_max_size(void __iomem *ioaddr)
2412{
2413 /* Low hurts. Let's disable the filtering. */
2414 RTL_W16(RxMaxSize, 16383);
2415}
2416
Francois Romieu6dccd162007-02-13 23:38:05 +01002417static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
2418{
2419 struct {
2420 u32 mac_version;
2421 u32 clk;
2422 u32 val;
2423 } cfg2_info [] = {
2424 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
2425 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
2426 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
2427 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
2428 }, *p = cfg2_info;
2429 unsigned int i;
2430 u32 clk;
2431
2432 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01002433 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01002434 if ((p->mac_version == mac_version) && (p->clk == clk)) {
2435 RTL_W32(0x7c, p->val);
2436 break;
2437 }
2438 }
2439}
2440
Francois Romieu07ce4062007-02-23 23:36:39 +01002441static void rtl_hw_start_8169(struct net_device *dev)
2442{
2443 struct rtl8169_private *tp = netdev_priv(dev);
2444 void __iomem *ioaddr = tp->mmio_addr;
2445 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01002446
Francois Romieu9cb427b2006-11-02 00:10:16 +01002447 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
2448 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
2449 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
2450 }
2451
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002453 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2454 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2455 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2456 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2457 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2458
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 RTL_W8(EarlyTxThres, EarlyTxThld);
2460
Francois Romieu7f796d82007-06-11 23:04:41 +02002461 rtl_set_rx_max_size(ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462
Francois Romieuc946b302007-10-04 00:42:50 +02002463 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2464 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2465 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2466 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2467 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
Francois Romieu7f796d82007-06-11 23:04:41 +02002469 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02002470
2471 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2472 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02002473 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02002475 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 }
2477
Francois Romieubcf0bf92006-07-26 23:14:13 +02002478 RTL_W16(CPlusCmd, tp->cp_cmd);
2479
Francois Romieu6dccd162007-02-13 23:38:05 +01002480 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
2481
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 /*
2483 * Undocumented corner. Supposedly:
2484 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2485 */
2486 RTL_W16(IntrMitigate, 0x0000);
2487
Francois Romieu7f796d82007-06-11 23:04:41 +02002488 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002489
Francois Romieuc946b302007-10-04 00:42:50 +02002490 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
2491 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
2492 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
2493 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
2494 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2495 rtl_set_rx_tx_config_registers(tp);
2496 }
2497
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02002499
2500 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2501 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502
2503 RTL_W32(RxMissed, 0);
2504
Francois Romieu07ce4062007-02-23 23:36:39 +01002505 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506
2507 /* no early-rx interrupts */
2508 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002509
2510 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01002511 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002512}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513
Francois Romieu9c14cea2008-07-05 00:21:15 +02002514static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02002515{
Francois Romieu9c14cea2008-07-05 00:21:15 +02002516 struct net_device *dev = pci_get_drvdata(pdev);
2517 struct rtl8169_private *tp = netdev_priv(dev);
2518 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02002519
Francois Romieu9c14cea2008-07-05 00:21:15 +02002520 if (cap) {
2521 u16 ctl;
2522
2523 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
2524 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
2525 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
2526 }
Francois Romieu458a9f62008-08-02 15:50:02 +02002527}
2528
Francois Romieudacf8152008-08-02 20:44:13 +02002529static void rtl_csi_access_enable(void __iomem *ioaddr)
2530{
2531 u32 csi;
2532
2533 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
2534 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
2535}
2536
2537struct ephy_info {
2538 unsigned int offset;
2539 u16 mask;
2540 u16 bits;
2541};
2542
2543static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
2544{
2545 u16 w;
2546
2547 while (len-- > 0) {
2548 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
2549 rtl_ephy_write(ioaddr, e->offset, w);
2550 e++;
2551 }
2552}
2553
Francois Romieub726e492008-06-28 12:22:59 +02002554static void rtl_disable_clock_request(struct pci_dev *pdev)
2555{
2556 struct net_device *dev = pci_get_drvdata(pdev);
2557 struct rtl8169_private *tp = netdev_priv(dev);
2558 int cap = tp->pcie_cap;
2559
2560 if (cap) {
2561 u16 ctl;
2562
2563 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
2564 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
2565 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
2566 }
2567}
2568
2569#define R8168_CPCMD_QUIRK_MASK (\
2570 EnableBist | \
2571 Mac_dbgo_oe | \
2572 Force_half_dup | \
2573 Force_rxflow_en | \
2574 Force_txflow_en | \
2575 Cxpl_dbg_sel | \
2576 ASF | \
2577 PktCntrDisable | \
2578 Mac_dbgo_sel)
2579
Francois Romieu219a1e92008-06-28 11:58:39 +02002580static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
2581{
Francois Romieub726e492008-06-28 12:22:59 +02002582 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2583
2584 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2585
Francois Romieu2e68ae42008-06-28 12:00:55 +02002586 rtl_tx_performance_tweak(pdev,
2587 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02002588}
2589
2590static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
2591{
2592 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02002593
2594 RTL_W8(EarlyTxThres, EarlyTxThld);
2595
2596 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02002597}
2598
2599static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
2600{
Francois Romieub726e492008-06-28 12:22:59 +02002601 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
2602
2603 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2604
Francois Romieu219a1e92008-06-28 11:58:39 +02002605 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02002606
2607 rtl_disable_clock_request(pdev);
2608
2609 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02002610}
2611
Francois Romieuef3386f2008-06-29 12:24:30 +02002612static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02002613{
Francois Romieub726e492008-06-28 12:22:59 +02002614 static struct ephy_info e_info_8168cp[] = {
2615 { 0x01, 0, 0x0001 },
2616 { 0x02, 0x0800, 0x1000 },
2617 { 0x03, 0, 0x0042 },
2618 { 0x06, 0x0080, 0x0000 },
2619 { 0x07, 0, 0x2000 }
2620 };
2621
2622 rtl_csi_access_enable(ioaddr);
2623
2624 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
2625
Francois Romieu219a1e92008-06-28 11:58:39 +02002626 __rtl_hw_start_8168cp(ioaddr, pdev);
2627}
2628
Francois Romieuef3386f2008-06-29 12:24:30 +02002629static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
2630{
2631 rtl_csi_access_enable(ioaddr);
2632
2633 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2634
2635 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2636
2637 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2638}
2639
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002640static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
2641{
2642 rtl_csi_access_enable(ioaddr);
2643
2644 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2645
2646 /* Magic. */
2647 RTL_W8(DBG_REG, 0x20);
2648
2649 RTL_W8(EarlyTxThres, EarlyTxThld);
2650
2651 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2652
2653 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2654}
2655
Francois Romieu219a1e92008-06-28 11:58:39 +02002656static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
2657{
Francois Romieub726e492008-06-28 12:22:59 +02002658 static struct ephy_info e_info_8168c_1[] = {
2659 { 0x02, 0x0800, 0x1000 },
2660 { 0x03, 0, 0x0002 },
2661 { 0x06, 0x0080, 0x0000 }
2662 };
2663
2664 rtl_csi_access_enable(ioaddr);
2665
2666 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2667
2668 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
2669
Francois Romieu219a1e92008-06-28 11:58:39 +02002670 __rtl_hw_start_8168cp(ioaddr, pdev);
2671}
2672
2673static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
2674{
Francois Romieub726e492008-06-28 12:22:59 +02002675 static struct ephy_info e_info_8168c_2[] = {
2676 { 0x01, 0, 0x0001 },
2677 { 0x03, 0x0400, 0x0220 }
2678 };
2679
2680 rtl_csi_access_enable(ioaddr);
2681
2682 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
2683
Francois Romieu219a1e92008-06-28 11:58:39 +02002684 __rtl_hw_start_8168cp(ioaddr, pdev);
2685}
2686
Francois Romieu197ff762008-06-28 13:16:02 +02002687static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
2688{
2689 rtl_hw_start_8168c_2(ioaddr, pdev);
2690}
2691
Francois Romieu6fb07052008-06-29 11:54:28 +02002692static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
2693{
2694 rtl_csi_access_enable(ioaddr);
2695
2696 __rtl_hw_start_8168cp(ioaddr, pdev);
2697}
2698
Francois Romieu5b538df2008-07-20 16:22:45 +02002699static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
2700{
2701 rtl_csi_access_enable(ioaddr);
2702
2703 rtl_disable_clock_request(pdev);
2704
2705 RTL_W8(EarlyTxThres, EarlyTxThld);
2706
2707 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2708
2709 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2710}
2711
Francois Romieu07ce4062007-02-23 23:36:39 +01002712static void rtl_hw_start_8168(struct net_device *dev)
2713{
Francois Romieu2dd99532007-06-11 23:22:52 +02002714 struct rtl8169_private *tp = netdev_priv(dev);
2715 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002716 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02002717
2718 RTL_W8(Cfg9346, Cfg9346_Unlock);
2719
2720 RTL_W8(EarlyTxThres, EarlyTxThld);
2721
2722 rtl_set_rx_max_size(ioaddr);
2723
Francois Romieu0e485152007-02-20 00:00:26 +01002724 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02002725
2726 RTL_W16(CPlusCmd, tp->cp_cmd);
2727
Francois Romieu0e485152007-02-20 00:00:26 +01002728 RTL_W16(IntrMitigate, 0x5151);
2729
2730 /* Work around for RxFIFO overflow. */
2731 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
2732 tp->intr_event |= RxFIFOOver | PCSTimeout;
2733 tp->intr_event &= ~RxOverflow;
2734 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002735
2736 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2737
Francois Romieub8363902008-06-01 12:31:57 +02002738 rtl_set_rx_mode(dev);
2739
2740 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2741 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02002742
2743 RTL_R8(IntrMask);
2744
Francois Romieu219a1e92008-06-28 11:58:39 +02002745 switch (tp->mac_version) {
2746 case RTL_GIGA_MAC_VER_11:
2747 rtl_hw_start_8168bb(ioaddr, pdev);
2748 break;
2749
2750 case RTL_GIGA_MAC_VER_12:
2751 case RTL_GIGA_MAC_VER_17:
2752 rtl_hw_start_8168bef(ioaddr, pdev);
2753 break;
2754
2755 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02002756 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02002757 break;
2758
2759 case RTL_GIGA_MAC_VER_19:
2760 rtl_hw_start_8168c_1(ioaddr, pdev);
2761 break;
2762
2763 case RTL_GIGA_MAC_VER_20:
2764 rtl_hw_start_8168c_2(ioaddr, pdev);
2765 break;
2766
Francois Romieu197ff762008-06-28 13:16:02 +02002767 case RTL_GIGA_MAC_VER_21:
2768 rtl_hw_start_8168c_3(ioaddr, pdev);
2769 break;
2770
Francois Romieu6fb07052008-06-29 11:54:28 +02002771 case RTL_GIGA_MAC_VER_22:
2772 rtl_hw_start_8168c_4(ioaddr, pdev);
2773 break;
2774
Francois Romieuef3386f2008-06-29 12:24:30 +02002775 case RTL_GIGA_MAC_VER_23:
2776 rtl_hw_start_8168cp_2(ioaddr, pdev);
2777 break;
2778
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002779 case RTL_GIGA_MAC_VER_24:
2780 rtl_hw_start_8168cp_3(ioaddr, pdev);
2781 break;
2782
Francois Romieu5b538df2008-07-20 16:22:45 +02002783 case RTL_GIGA_MAC_VER_25:
2784 rtl_hw_start_8168d(ioaddr, pdev);
2785 break;
2786
Francois Romieu219a1e92008-06-28 11:58:39 +02002787 default:
2788 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
2789 dev->name, tp->mac_version);
2790 break;
2791 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002792
Francois Romieu0e485152007-02-20 00:00:26 +01002793 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2794
Francois Romieub8363902008-06-01 12:31:57 +02002795 RTL_W8(Cfg9346, Cfg9346_Lock);
2796
Francois Romieu2dd99532007-06-11 23:22:52 +02002797 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002798
Francois Romieu0e485152007-02-20 00:00:26 +01002799 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002800}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801
Francois Romieu2857ffb2008-08-02 21:08:49 +02002802#define R810X_CPCMD_QUIRK_MASK (\
2803 EnableBist | \
2804 Mac_dbgo_oe | \
2805 Force_half_dup | \
2806 Force_half_dup | \
2807 Force_txflow_en | \
2808 Cxpl_dbg_sel | \
2809 ASF | \
2810 PktCntrDisable | \
2811 PCIDAC | \
2812 PCIMulRW)
2813
2814static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
2815{
2816 static struct ephy_info e_info_8102e_1[] = {
2817 { 0x01, 0, 0x6e65 },
2818 { 0x02, 0, 0x091f },
2819 { 0x03, 0, 0xc2f9 },
2820 { 0x06, 0, 0xafb5 },
2821 { 0x07, 0, 0x0e00 },
2822 { 0x19, 0, 0xec80 },
2823 { 0x01, 0, 0x2e65 },
2824 { 0x01, 0, 0x6e65 }
2825 };
2826 u8 cfg1;
2827
2828 rtl_csi_access_enable(ioaddr);
2829
2830 RTL_W8(DBG_REG, FIX_NAK_1);
2831
2832 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2833
2834 RTL_W8(Config1,
2835 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
2836 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2837
2838 cfg1 = RTL_R8(Config1);
2839 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
2840 RTL_W8(Config1, cfg1 & ~LEDS0);
2841
2842 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2843
2844 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
2845}
2846
2847static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
2848{
2849 rtl_csi_access_enable(ioaddr);
2850
2851 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2852
2853 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
2854 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2855
2856 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2857}
2858
2859static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
2860{
2861 rtl_hw_start_8102e_2(ioaddr, pdev);
2862
2863 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
2864}
2865
Francois Romieu07ce4062007-02-23 23:36:39 +01002866static void rtl_hw_start_8101(struct net_device *dev)
2867{
Francois Romieucdf1a602007-06-11 23:29:50 +02002868 struct rtl8169_private *tp = netdev_priv(dev);
2869 void __iomem *ioaddr = tp->mmio_addr;
2870 struct pci_dev *pdev = tp->pci_dev;
2871
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002872 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
2873 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02002874 int cap = tp->pcie_cap;
2875
2876 if (cap) {
2877 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
2878 PCI_EXP_DEVCTL_NOSNOOP_EN);
2879 }
Francois Romieucdf1a602007-06-11 23:29:50 +02002880 }
2881
Francois Romieu2857ffb2008-08-02 21:08:49 +02002882 switch (tp->mac_version) {
2883 case RTL_GIGA_MAC_VER_07:
2884 rtl_hw_start_8102e_1(ioaddr, pdev);
2885 break;
2886
2887 case RTL_GIGA_MAC_VER_08:
2888 rtl_hw_start_8102e_3(ioaddr, pdev);
2889 break;
2890
2891 case RTL_GIGA_MAC_VER_09:
2892 rtl_hw_start_8102e_2(ioaddr, pdev);
2893 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02002894 }
2895
2896 RTL_W8(Cfg9346, Cfg9346_Unlock);
2897
2898 RTL_W8(EarlyTxThres, EarlyTxThld);
2899
2900 rtl_set_rx_max_size(ioaddr);
2901
2902 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2903
2904 RTL_W16(CPlusCmd, tp->cp_cmd);
2905
2906 RTL_W16(IntrMitigate, 0x0000);
2907
2908 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2909
2910 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2911 rtl_set_rx_tx_config_registers(tp);
2912
2913 RTL_W8(Cfg9346, Cfg9346_Lock);
2914
2915 RTL_R8(IntrMask);
2916
Francois Romieucdf1a602007-06-11 23:29:50 +02002917 rtl_set_rx_mode(dev);
2918
Francois Romieu0e485152007-02-20 00:00:26 +01002919 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2920
Francois Romieucdf1a602007-06-11 23:29:50 +02002921 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002922
Francois Romieu0e485152007-02-20 00:00:26 +01002923 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924}
2925
2926static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
2927{
2928 struct rtl8169_private *tp = netdev_priv(dev);
2929 int ret = 0;
2930
2931 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
2932 return -EINVAL;
2933
2934 dev->mtu = new_mtu;
2935
2936 if (!netif_running(dev))
2937 goto out;
2938
2939 rtl8169_down(dev);
2940
2941 rtl8169_set_rxbufsize(tp, dev);
2942
2943 ret = rtl8169_init_ring(dev);
2944 if (ret < 0)
2945 goto out;
2946
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002947 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948
Francois Romieu07ce4062007-02-23 23:36:39 +01002949 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950
2951 rtl8169_request_timer(dev);
2952
2953out:
2954 return ret;
2955}
2956
2957static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
2958{
Al Viro95e09182007-12-22 18:55:39 +00002959 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
2961}
2962
2963static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
2964 struct sk_buff **sk_buff, struct RxDesc *desc)
2965{
2966 struct pci_dev *pdev = tp->pci_dev;
2967
2968 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
2969 PCI_DMA_FROMDEVICE);
2970 dev_kfree_skb(*sk_buff);
2971 *sk_buff = NULL;
2972 rtl8169_make_unusable_by_asic(desc);
2973}
2974
2975static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
2976{
2977 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
2978
2979 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
2980}
2981
2982static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
2983 u32 rx_buf_sz)
2984{
2985 desc->addr = cpu_to_le64(mapping);
2986 wmb();
2987 rtl8169_mark_to_asic(desc, rx_buf_sz);
2988}
2989
Stephen Hemminger15d31752007-06-16 22:36:41 +02002990static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
2991 struct net_device *dev,
2992 struct RxDesc *desc, int rx_buf_sz,
2993 unsigned int align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994{
2995 struct sk_buff *skb;
2996 dma_addr_t mapping;
Francois Romieue9f63f32007-02-28 23:16:57 +01002997 unsigned int pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998
Francois Romieue9f63f32007-02-28 23:16:57 +01002999 pad = align ? align : NET_IP_ALIGN;
3000
3001 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 if (!skb)
3003 goto err_out;
3004
Francois Romieue9f63f32007-02-28 23:16:57 +01003005 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006
David S. Miller689be432005-06-28 15:25:31 -07003007 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 PCI_DMA_FROMDEVICE);
3009
3010 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003011out:
Stephen Hemminger15d31752007-06-16 22:36:41 +02003012 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014err_out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 rtl8169_make_unusable_by_asic(desc);
3016 goto out;
3017}
3018
3019static void rtl8169_rx_clear(struct rtl8169_private *tp)
3020{
Francois Romieu07d3f512007-02-21 22:40:46 +01003021 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022
3023 for (i = 0; i < NUM_RX_DESC; i++) {
3024 if (tp->Rx_skbuff[i]) {
3025 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
3026 tp->RxDescArray + i);
3027 }
3028 }
3029}
3030
3031static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
3032 u32 start, u32 end)
3033{
3034 u32 cur;
Francois Romieu5b0384f2006-08-16 16:00:01 +02003035
Francois Romieu4ae47c22007-06-16 23:28:45 +02003036 for (cur = start; end - cur != 0; cur++) {
Stephen Hemminger15d31752007-06-16 22:36:41 +02003037 struct sk_buff *skb;
3038 unsigned int i = cur % NUM_RX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039
Francois Romieu4ae47c22007-06-16 23:28:45 +02003040 WARN_ON((s32)(end - cur) < 0);
3041
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 if (tp->Rx_skbuff[i])
3043 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003044
Stephen Hemminger15d31752007-06-16 22:36:41 +02003045 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
3046 tp->RxDescArray + i,
3047 tp->rx_buf_sz, tp->align);
3048 if (!skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 break;
Stephen Hemminger15d31752007-06-16 22:36:41 +02003050
3051 tp->Rx_skbuff[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052 }
3053 return cur - start;
3054}
3055
3056static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
3057{
3058 desc->opts1 |= cpu_to_le32(RingEnd);
3059}
3060
3061static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3062{
3063 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
3064}
3065
3066static int rtl8169_init_ring(struct net_device *dev)
3067{
3068 struct rtl8169_private *tp = netdev_priv(dev);
3069
3070 rtl8169_init_ring_indexes(tp);
3071
3072 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
3073 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
3074
3075 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
3076 goto err_out;
3077
3078 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
3079
3080 return 0;
3081
3082err_out:
3083 rtl8169_rx_clear(tp);
3084 return -ENOMEM;
3085}
3086
3087static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
3088 struct TxDesc *desc)
3089{
3090 unsigned int len = tx_skb->len;
3091
3092 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
3093 desc->opts1 = 0x00;
3094 desc->opts2 = 0x00;
3095 desc->addr = 0x00;
3096 tx_skb->len = 0;
3097}
3098
3099static void rtl8169_tx_clear(struct rtl8169_private *tp)
3100{
3101 unsigned int i;
3102
3103 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
3104 unsigned int entry = i % NUM_TX_DESC;
3105 struct ring_info *tx_skb = tp->tx_skb + entry;
3106 unsigned int len = tx_skb->len;
3107
3108 if (len) {
3109 struct sk_buff *skb = tx_skb->skb;
3110
3111 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
3112 tp->TxDescArray + entry);
3113 if (skb) {
3114 dev_kfree_skb(skb);
3115 tx_skb->skb = NULL;
3116 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003117 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118 }
3119 }
3120 tp->cur_tx = tp->dirty_tx = 0;
3121}
3122
David Howellsc4028952006-11-22 14:57:56 +00003123static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124{
3125 struct rtl8169_private *tp = netdev_priv(dev);
3126
David Howellsc4028952006-11-22 14:57:56 +00003127 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 schedule_delayed_work(&tp->task, 4);
3129}
3130
3131static void rtl8169_wait_for_quiescence(struct net_device *dev)
3132{
3133 struct rtl8169_private *tp = netdev_priv(dev);
3134 void __iomem *ioaddr = tp->mmio_addr;
3135
3136 synchronize_irq(dev->irq);
3137
3138 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003139 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140
3141 rtl8169_irq_mask_and_ack(ioaddr);
3142
David S. Millerd1d08d12008-01-07 20:53:33 -08003143 tp->intr_mask = 0xffff;
3144 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003145 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146}
3147
David Howellsc4028952006-11-22 14:57:56 +00003148static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149{
David Howellsc4028952006-11-22 14:57:56 +00003150 struct rtl8169_private *tp =
3151 container_of(work, struct rtl8169_private, task.work);
3152 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153 int ret;
3154
Francois Romieueb2a0212007-02-15 23:37:21 +01003155 rtnl_lock();
3156
3157 if (!netif_running(dev))
3158 goto out_unlock;
3159
3160 rtl8169_wait_for_quiescence(dev);
3161 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162
3163 ret = rtl8169_open(dev);
3164 if (unlikely(ret < 0)) {
Francois Romieu07d3f512007-02-21 22:40:46 +01003165 if (net_ratelimit() && netif_msg_drv(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02003166 printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
Francois Romieu07d3f512007-02-21 22:40:46 +01003167 " Rescheduling.\n", dev->name, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 }
3169 rtl8169_schedule_work(dev, rtl8169_reinit_task);
3170 }
Francois Romieueb2a0212007-02-15 23:37:21 +01003171
3172out_unlock:
3173 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174}
3175
David Howellsc4028952006-11-22 14:57:56 +00003176static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177{
David Howellsc4028952006-11-22 14:57:56 +00003178 struct rtl8169_private *tp =
3179 container_of(work, struct rtl8169_private, task.work);
3180 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181
Francois Romieueb2a0212007-02-15 23:37:21 +01003182 rtnl_lock();
3183
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01003185 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186
3187 rtl8169_wait_for_quiescence(dev);
3188
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003189 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 rtl8169_tx_clear(tp);
3191
3192 if (tp->dirty_rx == tp->cur_rx) {
3193 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01003194 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003196 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197 } else {
Francois Romieu07d3f512007-02-21 22:40:46 +01003198 if (net_ratelimit() && netif_msg_intr(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02003199 printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
Francois Romieu07d3f512007-02-21 22:40:46 +01003200 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201 }
3202 rtl8169_schedule_work(dev, rtl8169_reset_task);
3203 }
Francois Romieueb2a0212007-02-15 23:37:21 +01003204
3205out_unlock:
3206 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207}
3208
3209static void rtl8169_tx_timeout(struct net_device *dev)
3210{
3211 struct rtl8169_private *tp = netdev_priv(dev);
3212
3213 rtl8169_hw_reset(tp->mmio_addr);
3214
3215 /* Let's wait a bit while any (async) irq lands on */
3216 rtl8169_schedule_work(dev, rtl8169_reset_task);
3217}
3218
3219static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
3220 u32 opts1)
3221{
3222 struct skb_shared_info *info = skb_shinfo(skb);
3223 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04003224 struct TxDesc * uninitialized_var(txd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225
3226 entry = tp->cur_tx;
3227 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
3228 skb_frag_t *frag = info->frags + cur_frag;
3229 dma_addr_t mapping;
3230 u32 status, len;
3231 void *addr;
3232
3233 entry = (entry + 1) % NUM_TX_DESC;
3234
3235 txd = tp->TxDescArray + entry;
3236 len = frag->size;
3237 addr = ((void *) page_address(frag->page)) + frag->page_offset;
3238 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
3239
3240 /* anti gcc 2.95.3 bugware (sic) */
3241 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
3242
3243 txd->opts1 = cpu_to_le32(status);
3244 txd->addr = cpu_to_le64(mapping);
3245
3246 tp->tx_skb[entry].len = len;
3247 }
3248
3249 if (cur_frag) {
3250 tp->tx_skb[entry].skb = skb;
3251 txd->opts1 |= cpu_to_le32(LastFrag);
3252 }
3253
3254 return cur_frag;
3255}
3256
3257static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
3258{
3259 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07003260 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261
3262 if (mss)
3263 return LargeSend | ((mss & MSSMask) << MSSShift);
3264 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07003265 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07003266 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267
3268 if (ip->protocol == IPPROTO_TCP)
3269 return IPCS | TCPCS;
3270 else if (ip->protocol == IPPROTO_UDP)
3271 return IPCS | UDPCS;
3272 WARN_ON(1); /* we need a WARN() */
3273 }
3274 return 0;
3275}
3276
3277static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
3278{
3279 struct rtl8169_private *tp = netdev_priv(dev);
3280 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
3281 struct TxDesc *txd = tp->TxDescArray + entry;
3282 void __iomem *ioaddr = tp->mmio_addr;
3283 dma_addr_t mapping;
3284 u32 status, len;
3285 u32 opts1;
Francois Romieu188f4af2006-08-16 14:51:52 +02003286 int ret = NETDEV_TX_OK;
Francois Romieu5b0384f2006-08-16 16:00:01 +02003287
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003289 if (netif_msg_drv(tp)) {
3290 printk(KERN_ERR
3291 "%s: BUG! Tx Ring full when queue awake!\n",
3292 dev->name);
3293 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294 goto err_stop;
3295 }
3296
3297 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
3298 goto err_stop;
3299
3300 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
3301
3302 frags = rtl8169_xmit_frags(tp, skb, opts1);
3303 if (frags) {
3304 len = skb_headlen(skb);
3305 opts1 |= FirstFrag;
3306 } else {
3307 len = skb->len;
3308
3309 if (unlikely(len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07003310 if (skb_padto(skb, ETH_ZLEN))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311 goto err_update_stats;
3312 len = ETH_ZLEN;
3313 }
3314
3315 opts1 |= FirstFrag | LastFrag;
3316 tp->tx_skb[entry].skb = skb;
3317 }
3318
3319 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
3320
3321 tp->tx_skb[entry].len = len;
3322 txd->addr = cpu_to_le64(mapping);
3323 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
3324
3325 wmb();
3326
3327 /* anti gcc 2.95.3 bugware (sic) */
3328 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
3329 txd->opts1 = cpu_to_le32(status);
3330
3331 dev->trans_start = jiffies;
3332
3333 tp->cur_tx += frags + 1;
3334
3335 smp_wmb();
3336
Francois Romieu275391a2007-02-23 23:50:28 +01003337 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338
3339 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
3340 netif_stop_queue(dev);
3341 smp_rmb();
3342 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
3343 netif_wake_queue(dev);
3344 }
3345
3346out:
3347 return ret;
3348
3349err_stop:
3350 netif_stop_queue(dev);
Francois Romieu188f4af2006-08-16 14:51:52 +02003351 ret = NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352err_update_stats:
Francois Romieucebf8cc2007-10-18 12:06:54 +02003353 dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 goto out;
3355}
3356
3357static void rtl8169_pcierr_interrupt(struct net_device *dev)
3358{
3359 struct rtl8169_private *tp = netdev_priv(dev);
3360 struct pci_dev *pdev = tp->pci_dev;
3361 void __iomem *ioaddr = tp->mmio_addr;
3362 u16 pci_status, pci_cmd;
3363
3364 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3365 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3366
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003367 if (netif_msg_intr(tp)) {
3368 printk(KERN_ERR
3369 "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
3370 dev->name, pci_cmd, pci_status);
3371 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372
3373 /*
3374 * The recovery sequence below admits a very elaborated explanation:
3375 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01003376 * - I did not see what else could be done;
3377 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 *
3379 * Feel free to adjust to your needs.
3380 */
Francois Romieua27993f2006-12-18 00:04:19 +01003381 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01003382 pci_cmd &= ~PCI_COMMAND_PARITY;
3383 else
3384 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
3385
3386 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387
3388 pci_write_config_word(pdev, PCI_STATUS,
3389 pci_status & (PCI_STATUS_DETECTED_PARITY |
3390 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
3391 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
3392
3393 /* The infamous DAC f*ckup only happens at boot time */
3394 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003395 if (netif_msg_intr(tp))
3396 printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 tp->cp_cmd &= ~PCIDAC;
3398 RTL_W16(CPlusCmd, tp->cp_cmd);
3399 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 }
3401
3402 rtl8169_hw_reset(ioaddr);
Francois Romieud03902b2006-11-23 00:00:42 +01003403
3404 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003405}
3406
Francois Romieu07d3f512007-02-21 22:40:46 +01003407static void rtl8169_tx_interrupt(struct net_device *dev,
3408 struct rtl8169_private *tp,
3409 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410{
3411 unsigned int dirty_tx, tx_left;
3412
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 dirty_tx = tp->dirty_tx;
3414 smp_rmb();
3415 tx_left = tp->cur_tx - dirty_tx;
3416
3417 while (tx_left > 0) {
3418 unsigned int entry = dirty_tx % NUM_TX_DESC;
3419 struct ring_info *tx_skb = tp->tx_skb + entry;
3420 u32 len = tx_skb->len;
3421 u32 status;
3422
3423 rmb();
3424 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
3425 if (status & DescOwn)
3426 break;
3427
Francois Romieucebf8cc2007-10-18 12:06:54 +02003428 dev->stats.tx_bytes += len;
3429 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430
3431 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
3432
3433 if (status & LastFrag) {
3434 dev_kfree_skb_irq(tx_skb->skb);
3435 tx_skb->skb = NULL;
3436 }
3437 dirty_tx++;
3438 tx_left--;
3439 }
3440
3441 if (tp->dirty_tx != dirty_tx) {
3442 tp->dirty_tx = dirty_tx;
3443 smp_wmb();
3444 if (netif_queue_stopped(dev) &&
3445 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
3446 netif_wake_queue(dev);
3447 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02003448 /*
3449 * 8168 hack: TxPoll requests are lost when the Tx packets are
3450 * too close. Let's kick an extra TxPoll request when a burst
3451 * of start_xmit activity is detected (if it is not detected,
3452 * it is slow enough). -- FR
3453 */
3454 smp_rmb();
3455 if (tp->cur_tx != dirty_tx)
3456 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003457 }
3458}
3459
Francois Romieu126fa4b2005-05-12 20:09:17 -04003460static inline int rtl8169_fragmented_frame(u32 status)
3461{
3462 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
3463}
3464
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
3466{
3467 u32 opts1 = le32_to_cpu(desc->opts1);
3468 u32 status = opts1 & RxProtoMask;
3469
3470 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
3471 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
3472 ((status == RxProtoIP) && !(opts1 & IPFail)))
3473 skb->ip_summed = CHECKSUM_UNNECESSARY;
3474 else
3475 skb->ip_summed = CHECKSUM_NONE;
3476}
3477
Francois Romieu07d3f512007-02-21 22:40:46 +01003478static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
3479 struct rtl8169_private *tp, int pkt_size,
3480 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003482 struct sk_buff *skb;
3483 bool done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003485 if (pkt_size >= rx_copybreak)
3486 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487
Francois Romieu07d3f512007-02-21 22:40:46 +01003488 skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003489 if (!skb)
3490 goto out;
3491
Francois Romieu07d3f512007-02-21 22:40:46 +01003492 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
3493 PCI_DMA_FROMDEVICE);
Francois Romieu86402232007-02-20 22:20:51 +01003494 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003495 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
3496 *sk_buff = skb;
3497 done = true;
3498out:
3499 return done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003500}
3501
Francois Romieu07d3f512007-02-21 22:40:46 +01003502static int rtl8169_rx_interrupt(struct net_device *dev,
3503 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003504 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003505{
3506 unsigned int cur_rx, rx_left;
3507 unsigned int delta, count;
3508
Linus Torvalds1da177e2005-04-16 15:20:36 -07003509 cur_rx = tp->cur_rx;
3510 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02003511 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003513 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003514 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003515 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516 u32 status;
3517
3518 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04003519 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520
3521 if (status & DescOwn)
3522 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003523 if (unlikely(status & RxRES)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003524 if (netif_msg_rx_err(tp)) {
3525 printk(KERN_INFO
3526 "%s: Rx ERROR. status = %08x\n",
3527 dev->name, status);
3528 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003529 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02003531 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02003533 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003534 if (status & RxFOVF) {
3535 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003536 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003537 }
Francois Romieu126fa4b2005-05-12 20:09:17 -04003538 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003540 struct sk_buff *skb = tp->Rx_skbuff[entry];
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003541 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003542 int pkt_size = (status & 0x00001FFF) - 4;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003543 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Francois Romieu126fa4b2005-05-12 20:09:17 -04003545 /*
3546 * The driver does not support incoming fragmented
3547 * frames. They are seen as a symptom of over-mtu
3548 * sized frames.
3549 */
3550 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02003551 dev->stats.rx_dropped++;
3552 dev->stats.rx_length_errors++;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003553 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003554 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003555 }
3556
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 rtl8169_rx_csum(skb, desc);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003558
Francois Romieu07d3f512007-02-21 22:40:46 +01003559 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003560 pci_dma_sync_single_for_device(pdev, addr,
3561 pkt_size, PCI_DMA_FROMDEVICE);
3562 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3563 } else {
Francois Romieua866bbf2008-08-26 21:56:06 +02003564 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003565 PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 tp->Rx_skbuff[entry] = NULL;
3567 }
3568
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569 skb_put(skb, pkt_size);
3570 skb->protocol = eth_type_trans(skb, dev);
3571
3572 if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
Francois Romieu865c6522008-05-11 14:51:00 +02003573 netif_receive_skb(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574
3575 dev->last_rx = jiffies;
Francois Romieucebf8cc2007-10-18 12:06:54 +02003576 dev->stats.rx_bytes += pkt_size;
3577 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003578 }
Francois Romieu6dccd162007-02-13 23:38:05 +01003579
3580 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00003581 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01003582 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
3583 desc->opts2 = 0;
3584 cur_rx++;
3585 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586 }
3587
3588 count = cur_rx - tp->cur_rx;
3589 tp->cur_rx = cur_rx;
3590
3591 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003592 if (!delta && count && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593 printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
3594 tp->dirty_rx += delta;
3595
3596 /*
3597 * FIXME: until there is periodic timer to try and refill the ring,
3598 * a temporary shortage may definitely kill the Rx process.
3599 * - disable the asic to try and avoid an overflow and kick it again
3600 * after refill ?
3601 * - how do others driver handle this condition (Uh oh...).
3602 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003603 if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003604 printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
3605
3606 return count;
3607}
3608
Francois Romieu07d3f512007-02-21 22:40:46 +01003609static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610{
Francois Romieu07d3f512007-02-21 22:40:46 +01003611 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003613 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003614 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02003615 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003616
Francois Romieu865c6522008-05-11 14:51:00 +02003617 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003618
Francois Romieu865c6522008-05-11 14:51:00 +02003619 /* hotplug/major error/no more work/shared irq */
3620 if ((status == 0xffff) || !status)
3621 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003622
Francois Romieu865c6522008-05-11 14:51:00 +02003623 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003624
Francois Romieu865c6522008-05-11 14:51:00 +02003625 if (unlikely(!netif_running(dev))) {
3626 rtl8169_asic_down(ioaddr);
3627 goto out;
3628 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003629
Francois Romieu865c6522008-05-11 14:51:00 +02003630 status &= tp->intr_mask;
3631 RTL_W16(IntrStatus,
3632 (status & RxFIFOOver) ? (status | RxOverflow) : status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003633
Francois Romieu865c6522008-05-11 14:51:00 +02003634 if (!(status & tp->intr_event))
3635 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003636
Francois Romieu865c6522008-05-11 14:51:00 +02003637 /* Work around for rx fifo overflow */
3638 if (unlikely(status & RxFIFOOver) &&
3639 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
3640 netif_stop_queue(dev);
3641 rtl8169_tx_timeout(dev);
3642 goto out;
3643 }
Francois Romieu0e485152007-02-20 00:00:26 +01003644
Francois Romieu865c6522008-05-11 14:51:00 +02003645 if (unlikely(status & SYSErr)) {
3646 rtl8169_pcierr_interrupt(dev);
3647 goto out;
3648 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003649
Francois Romieu865c6522008-05-11 14:51:00 +02003650 if (status & LinkChg)
3651 rtl8169_check_link_status(dev, tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003652
Francois Romieu865c6522008-05-11 14:51:00 +02003653 if (status & tp->napi_event) {
3654 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
3655 tp->intr_mask = ~tp->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003656
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003657 if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
3658 __netif_rx_schedule(dev, &tp->napi);
Francois Romieu865c6522008-05-11 14:51:00 +02003659 else if (netif_msg_intr(tp)) {
3660 printk(KERN_INFO "%s: interrupt %04x in poll\n",
3661 dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003662 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003663 }
3664out:
3665 return IRQ_RETVAL(handled);
3666}
3667
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003668static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003669{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003670 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
3671 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003672 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003673 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003674
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003675 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 rtl8169_tx_interrupt(dev, tp, ioaddr);
3677
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003678 if (work_done < budget) {
3679 netif_rx_complete(dev, napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003680 tp->intr_mask = 0xffff;
3681 /*
3682 * 20040426: the barrier is not strictly required but the
3683 * behavior of the irq handler could be less predictable
3684 * without it. Btw, the lack of flush for the posted pci
3685 * write is safe - FR
3686 */
3687 smp_wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01003688 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003689 }
3690
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003691 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003692}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003693
Francois Romieu523a6092008-09-10 22:28:56 +02003694static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
3695{
3696 struct rtl8169_private *tp = netdev_priv(dev);
3697
3698 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
3699 return;
3700
3701 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
3702 RTL_W32(RxMissed, 0);
3703}
3704
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705static void rtl8169_down(struct net_device *dev)
3706{
3707 struct rtl8169_private *tp = netdev_priv(dev);
3708 void __iomem *ioaddr = tp->mmio_addr;
Arnaud Patard733b7362006-10-12 22:33:31 +02003709 unsigned int intrmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710
3711 rtl8169_delete_timer(dev);
3712
3713 netif_stop_queue(dev);
3714
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003715 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003716
Linus Torvalds1da177e2005-04-16 15:20:36 -07003717core_down:
3718 spin_lock_irq(&tp->lock);
3719
3720 rtl8169_asic_down(ioaddr);
3721
Francois Romieu523a6092008-09-10 22:28:56 +02003722 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723
3724 spin_unlock_irq(&tp->lock);
3725
3726 synchronize_irq(dev->irq);
3727
Linus Torvalds1da177e2005-04-16 15:20:36 -07003728 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07003729 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003730
3731 /*
3732 * And now for the 50k$ question: are IRQ disabled or not ?
3733 *
3734 * Two paths lead here:
3735 * 1) dev->close
3736 * -> netif_running() is available to sync the current code and the
3737 * IRQ handler. See rtl8169_interrupt for details.
3738 * 2) dev->change_mtu
3739 * -> rtl8169_poll can not be issued again and re-enable the
3740 * interruptions. Let's simply issue the IRQ down sequence again.
Arnaud Patard733b7362006-10-12 22:33:31 +02003741 *
3742 * No loop if hotpluged or major error (0xffff).
Linus Torvalds1da177e2005-04-16 15:20:36 -07003743 */
Arnaud Patard733b7362006-10-12 22:33:31 +02003744 intrmask = RTL_R16(IntrMask);
3745 if (intrmask && (intrmask != 0xffff))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003746 goto core_down;
3747
3748 rtl8169_tx_clear(tp);
3749
3750 rtl8169_rx_clear(tp);
3751}
3752
3753static int rtl8169_close(struct net_device *dev)
3754{
3755 struct rtl8169_private *tp = netdev_priv(dev);
3756 struct pci_dev *pdev = tp->pci_dev;
3757
3758 rtl8169_down(dev);
3759
3760 free_irq(dev->irq, dev);
3761
Linus Torvalds1da177e2005-04-16 15:20:36 -07003762 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3763 tp->RxPhyAddr);
3764 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3765 tp->TxPhyAddr);
3766 tp->TxDescArray = NULL;
3767 tp->RxDescArray = NULL;
3768
3769 return 0;
3770}
3771
Francois Romieu07ce4062007-02-23 23:36:39 +01003772static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773{
3774 struct rtl8169_private *tp = netdev_priv(dev);
3775 void __iomem *ioaddr = tp->mmio_addr;
3776 unsigned long flags;
3777 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01003778 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003779 u32 tmp = 0;
3780
3781 if (dev->flags & IFF_PROMISC) {
3782 /* Unconditionally log net taps. */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003783 if (netif_msg_link(tp)) {
3784 printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
3785 dev->name);
3786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003787 rx_mode =
3788 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
3789 AcceptAllPhys;
3790 mc_filter[1] = mc_filter[0] = 0xffffffff;
3791 } else if ((dev->mc_count > multicast_filter_limit)
3792 || (dev->flags & IFF_ALLMULTI)) {
3793 /* Too many to filter perfectly -- accept all multicasts. */
3794 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
3795 mc_filter[1] = mc_filter[0] = 0xffffffff;
3796 } else {
3797 struct dev_mc_list *mclist;
Francois Romieu07d3f512007-02-21 22:40:46 +01003798 unsigned int i;
3799
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800 rx_mode = AcceptBroadcast | AcceptMyPhys;
3801 mc_filter[1] = mc_filter[0] = 0;
3802 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3803 i++, mclist = mclist->next) {
3804 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
3805 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
3806 rx_mode |= AcceptMulticast;
3807 }
3808 }
3809
3810 spin_lock_irqsave(&tp->lock, flags);
3811
3812 tmp = rtl8169_rx_config | rx_mode |
3813 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3814
Francois Romieuf887cce2008-07-17 22:24:18 +02003815 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01003816 u32 data = mc_filter[0];
3817
3818 mc_filter[0] = swab32(mc_filter[1]);
3819 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003820 }
3821
Linus Torvalds1da177e2005-04-16 15:20:36 -07003822 RTL_W32(MAR0 + 0, mc_filter[0]);
3823 RTL_W32(MAR0 + 4, mc_filter[1]);
3824
Francois Romieu57a9f232007-06-04 22:10:15 +02003825 RTL_W32(RxConfig, tmp);
3826
Linus Torvalds1da177e2005-04-16 15:20:36 -07003827 spin_unlock_irqrestore(&tp->lock, flags);
3828}
3829
3830/**
3831 * rtl8169_get_stats - Get rtl8169 read/write statistics
3832 * @dev: The Ethernet Device to get statistics for
3833 *
3834 * Get TX/RX statistics for rtl8169
3835 */
3836static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
3837{
3838 struct rtl8169_private *tp = netdev_priv(dev);
3839 void __iomem *ioaddr = tp->mmio_addr;
3840 unsigned long flags;
3841
3842 if (netif_running(dev)) {
3843 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02003844 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 spin_unlock_irqrestore(&tp->lock, flags);
3846 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02003847
Francois Romieucebf8cc2007-10-18 12:06:54 +02003848 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003849}
3850
Francois Romieu5d06a992006-02-23 00:47:58 +01003851#ifdef CONFIG_PM
3852
3853static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
3854{
3855 struct net_device *dev = pci_get_drvdata(pdev);
3856 struct rtl8169_private *tp = netdev_priv(dev);
3857 void __iomem *ioaddr = tp->mmio_addr;
3858
3859 if (!netif_running(dev))
Francois Romieu1371fa62007-04-02 23:01:11 +02003860 goto out_pci_suspend;
Francois Romieu5d06a992006-02-23 00:47:58 +01003861
3862 netif_device_detach(dev);
3863 netif_stop_queue(dev);
3864
3865 spin_lock_irq(&tp->lock);
3866
3867 rtl8169_asic_down(ioaddr);
3868
Francois Romieu523a6092008-09-10 22:28:56 +02003869 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5d06a992006-02-23 00:47:58 +01003870
3871 spin_unlock_irq(&tp->lock);
3872
Francois Romieu1371fa62007-04-02 23:01:11 +02003873out_pci_suspend:
Francois Romieu5d06a992006-02-23 00:47:58 +01003874 pci_save_state(pdev);
Francois Romieuf23e7fd2007-10-04 22:36:14 +02003875 pci_enable_wake(pdev, pci_choose_state(pdev, state),
3876 (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
Francois Romieu5d06a992006-02-23 00:47:58 +01003877 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieu1371fa62007-04-02 23:01:11 +02003878
Francois Romieu5d06a992006-02-23 00:47:58 +01003879 return 0;
3880}
3881
3882static int rtl8169_resume(struct pci_dev *pdev)
3883{
3884 struct net_device *dev = pci_get_drvdata(pdev);
3885
Francois Romieu1371fa62007-04-02 23:01:11 +02003886 pci_set_power_state(pdev, PCI_D0);
3887 pci_restore_state(pdev);
3888 pci_enable_wake(pdev, PCI_D0, 0);
3889
Francois Romieu5d06a992006-02-23 00:47:58 +01003890 if (!netif_running(dev))
3891 goto out;
3892
3893 netif_device_attach(dev);
3894
Francois Romieu5d06a992006-02-23 00:47:58 +01003895 rtl8169_schedule_work(dev, rtl8169_reset_task);
3896out:
3897 return 0;
3898}
3899
Francois Romieu1765f952008-09-13 17:21:40 +02003900static void rtl_shutdown(struct pci_dev *pdev)
3901{
3902 rtl8169_suspend(pdev, PMSG_SUSPEND);
3903}
3904
Francois Romieu5d06a992006-02-23 00:47:58 +01003905#endif /* CONFIG_PM */
3906
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907static struct pci_driver rtl8169_pci_driver = {
3908 .name = MODULENAME,
3909 .id_table = rtl8169_pci_tbl,
3910 .probe = rtl8169_init_one,
3911 .remove = __devexit_p(rtl8169_remove_one),
3912#ifdef CONFIG_PM
3913 .suspend = rtl8169_suspend,
3914 .resume = rtl8169_resume,
Francois Romieu1765f952008-09-13 17:21:40 +02003915 .shutdown = rtl_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916#endif
3917};
3918
Francois Romieu07d3f512007-02-21 22:40:46 +01003919static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003920{
Jeff Garzik29917622006-08-19 17:48:59 -04003921 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922}
3923
Francois Romieu07d3f512007-02-21 22:40:46 +01003924static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003925{
3926 pci_unregister_driver(&rtl8169_pci_driver);
3927}
3928
3929module_init(rtl8169_init_module);
3930module_exit(rtl8169_cleanup_module);