blob: 3ba865ddebc49e48b7dbab3583f18d91aae124ef [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
22#include <linux/platform_device.h>
23#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020024#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020026#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053027#include <linux/types.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020028
29#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010030#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080031
32#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010033#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000034#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020035
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020036#include <asm/io.h>
37#include <asm/unaligned.h>
38
Rob Emanuele04d699c2009-09-22 16:45:19 -070039#include <mach/cpu.h>
Haavard Skinnemoen3663b732008-08-05 13:57:38 +020040#include <mach/board.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020041
42#include "atmel-mci-regs.h"
43
Ludovic Desroches2c96a292011-08-11 15:25:41 +000044#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020045#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020046
47enum {
48 EVENT_CMD_COMPLETE = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020049 EVENT_XFER_COMPLETE,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020050 EVENT_DATA_COMPLETE,
51 EVENT_DATA_ERROR,
52};
53
54enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020055 STATE_IDLE = 0,
56 STATE_SENDING_CMD,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020057 STATE_SENDING_DATA,
58 STATE_DATA_BUSY,
59 STATE_SENDING_STOP,
60 STATE_DATA_ERROR,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020061};
62
Ludovic Desroches796211b2011-08-11 15:25:44 +000063enum atmci_xfer_dir {
64 XFER_RECEIVE = 0,
65 XFER_TRANSMIT,
66};
67
68enum atmci_pdc_buf {
69 PDC_FIRST_BUF = 0,
70 PDC_SECOND_BUF,
71};
72
73struct atmel_mci_caps {
74 bool has_dma;
75 bool has_pdc;
76 bool has_cfg_reg;
77 bool has_cstor_reg;
78 bool has_highspeed;
79 bool has_rwproof;
80};
81
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020082struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020083 struct dma_chan *chan;
84 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020085};
86
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020087/**
88 * struct atmel_mci - MMC controller state shared between all slots
89 * @lock: Spinlock protecting the queue and associated data.
90 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000091 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020092 * @pio_offset: Offset into the current scatterlist entry.
93 * @cur_slot: The slot which is currently using the controller.
94 * @mrq: The request currently being processed on @cur_slot,
95 * or NULL if the controller is idle.
96 * @cmd: The command currently being sent to the card, or NULL.
97 * @data: The data currently being transferred, or NULL if no data
98 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +000099 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200100 * @dma: DMA client state.
101 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200102 * @cmd_status: Snapshot of SR taken upon completion of the current
103 * command. Only valid when EVENT_CMD_COMPLETE is pending.
104 * @data_status: Snapshot of SR taken upon completion of the current
105 * data transfer. Only valid when EVENT_DATA_COMPLETE or
106 * EVENT_DATA_ERROR is pending.
107 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
108 * to be sent.
109 * @tasklet: Tasklet running the request state machine.
110 * @pending_events: Bitmask of events flagged by the interrupt handler
111 * to be processed by the tasklet.
112 * @completed_events: Bitmask of events which the state machine has
113 * processed.
114 * @state: Tasklet state.
115 * @queue: List of slots waiting for access to the controller.
116 * @need_clock_update: Update the clock rate before the next request.
117 * @need_reset: Reset controller before next request.
118 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800119 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200120 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
121 * rate and timeout calculations.
122 * @mapbase: Physical address of the MMIO registers.
123 * @mck: The peripheral bus clock hooked up to the MMC controller.
124 * @pdev: Platform device associated with the MMC controller.
125 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000126 * @caps: MCI capabilities depending on MCI version.
127 * @prepare_data: function to setup MCI before data transfer which
128 * depends on MCI capabilities.
129 * @submit_data: function to start data transfer which depends on MCI
130 * capabilities.
131 * @stop_transfer: function to stop data transfer which depends on MCI
132 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200133 *
134 * Locking
135 * =======
136 *
137 * @lock is a softirq-safe spinlock protecting @queue as well as
138 * @cur_slot, @mrq and @state. These must always be updated
139 * at the same time while holding @lock.
140 *
141 * @lock also protects mode_reg and need_clock_update since these are
142 * used to synchronize mode register updates with the queue
143 * processing.
144 *
145 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
146 * and must always be written at the same time as the slot is added to
147 * @queue.
148 *
149 * @pending_events and @completed_events are accessed using atomic bit
150 * operations, so they don't need any locking.
151 *
152 * None of the fields touched by the interrupt handler need any
153 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
154 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
155 * interrupts must be disabled and @data_status updated with a
156 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300157 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200158 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
159 * bytes_xfered field of @data must be written. This is ensured by
160 * using barriers.
161 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200162struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200163 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200164 void __iomem *regs;
165
166 struct scatterlist *sg;
167 unsigned int pio_offset;
168
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200169 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200170 struct mmc_request *mrq;
171 struct mmc_command *cmd;
172 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000173 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200174
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200175 struct atmel_mci_dma dma;
176 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530177 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200178
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200179 u32 cmd_status;
180 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200181 u32 stop_cmdr;
182
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200183 struct tasklet_struct tasklet;
184 unsigned long pending_events;
185 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200186 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200187 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200188
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200189 bool need_clock_update;
190 bool need_reset;
191 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800192 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200193 unsigned long bus_hz;
194 unsigned long mapbase;
195 struct clk *mck;
196 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200197
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000198 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000199
200 struct atmel_mci_caps caps;
201
202 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
203 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
204 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200205};
206
207/**
208 * struct atmel_mci_slot - MMC slot state
209 * @mmc: The mmc_host representing this slot.
210 * @host: The MMC controller this slot is using.
211 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700212 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200213 * @mrq: mmc_request currently being processed or waiting to be
214 * processed, or NULL when the slot is idle.
215 * @queue_node: List node for placing this node in the @queue list of
216 * &struct atmel_mci.
217 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
218 * @flags: Random state bits associated with the slot.
219 * @detect_pin: GPIO pin used for card detection, or negative if not
220 * available.
221 * @wp_pin: GPIO pin used for card write protect sending, or negative
222 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200223 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200224 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
225 */
226struct atmel_mci_slot {
227 struct mmc_host *mmc;
228 struct atmel_mci *host;
229
230 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700231 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200232
233 struct mmc_request *mrq;
234 struct list_head queue_node;
235
236 unsigned int clock;
237 unsigned long flags;
238#define ATMCI_CARD_PRESENT 0
239#define ATMCI_CARD_NEED_INIT 1
240#define ATMCI_SHUTDOWN 2
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +0200241#define ATMCI_SUSPENDED 3
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200242
243 int detect_pin;
244 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200245 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200246
247 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200248};
249
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200250#define atmci_test_and_clear_pending(host, event) \
251 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200252#define atmci_set_completed(host, event) \
253 set_bit(event, &host->completed_events)
254#define atmci_set_pending(host, event) \
255 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200256
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200257/*
258 * The debugfs stuff below is mostly optimized away when
259 * CONFIG_DEBUG_FS is not set.
260 */
261static int atmci_req_show(struct seq_file *s, void *v)
262{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200263 struct atmel_mci_slot *slot = s->private;
264 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200265 struct mmc_command *cmd;
266 struct mmc_command *stop;
267 struct mmc_data *data;
268
269 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200270 spin_lock_bh(&slot->host->lock);
271 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200272
273 if (mrq) {
274 cmd = mrq->cmd;
275 data = mrq->data;
276 stop = mrq->stop;
277
278 if (cmd)
279 seq_printf(s,
280 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
281 cmd->opcode, cmd->arg, cmd->flags,
282 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700283 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200284 if (data)
285 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
286 data->bytes_xfered, data->blocks,
287 data->blksz, data->flags, data->error);
288 if (stop)
289 seq_printf(s,
290 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
291 stop->opcode, stop->arg, stop->flags,
292 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700293 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200294 }
295
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200296 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200297
298 return 0;
299}
300
301static int atmci_req_open(struct inode *inode, struct file *file)
302{
303 return single_open(file, atmci_req_show, inode->i_private);
304}
305
306static const struct file_operations atmci_req_fops = {
307 .owner = THIS_MODULE,
308 .open = atmci_req_open,
309 .read = seq_read,
310 .llseek = seq_lseek,
311 .release = single_release,
312};
313
314static void atmci_show_status_reg(struct seq_file *s,
315 const char *regname, u32 value)
316{
317 static const char *sr_bit[] = {
318 [0] = "CMDRDY",
319 [1] = "RXRDY",
320 [2] = "TXRDY",
321 [3] = "BLKE",
322 [4] = "DTIP",
323 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700324 [6] = "ENDRX",
325 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200326 [8] = "SDIOIRQA",
327 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700328 [12] = "SDIOWAIT",
329 [14] = "RXBUFF",
330 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200331 [16] = "RINDE",
332 [17] = "RDIRE",
333 [18] = "RCRCE",
334 [19] = "RENDE",
335 [20] = "RTOE",
336 [21] = "DCRCE",
337 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700338 [23] = "CSTOE",
339 [24] = "BLKOVRE",
340 [25] = "DMADONE",
341 [26] = "FIFOEMPTY",
342 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200343 [30] = "OVRE",
344 [31] = "UNRE",
345 };
346 unsigned int i;
347
348 seq_printf(s, "%s:\t0x%08x", regname, value);
349 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
350 if (value & (1 << i)) {
351 if (sr_bit[i])
352 seq_printf(s, " %s", sr_bit[i]);
353 else
354 seq_puts(s, " UNKNOWN");
355 }
356 }
357 seq_putc(s, '\n');
358}
359
360static int atmci_regs_show(struct seq_file *s, void *v)
361{
362 struct atmel_mci *host = s->private;
363 u32 *buf;
364
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000365 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200366 if (!buf)
367 return -ENOMEM;
368
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200369 /*
370 * Grab a more or less consistent snapshot. Note that we're
371 * not disabling interrupts, so IMR and SR may not be
372 * consistent.
373 */
374 spin_lock_bh(&host->lock);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200375 clk_enable(host->mck);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000376 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200377 clk_disable(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200378 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200379
380 seq_printf(s, "MR:\t0x%08x%s%s CLKDIV=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000381 buf[ATMCI_MR / 4],
382 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
383 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "",
384 buf[ATMCI_MR / 4] & 0xff);
385 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
386 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
387 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200388 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000389 buf[ATMCI_BLKR / 4],
390 buf[ATMCI_BLKR / 4] & 0xffff,
391 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000392 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000393 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200394
395 /* Don't read RSPR and RDR; it will consume the data there */
396
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000397 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
398 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200399
Ludovic Desroches796211b2011-08-11 15:25:44 +0000400 if (host->caps.has_dma) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800401 u32 val;
402
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000403 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800404 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
405 val, val & 3,
406 ((val >> 4) & 3) ?
407 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000408 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000409 }
410 if (host->caps.has_cfg_reg) {
411 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800412
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000413 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800414 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
415 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000416 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
417 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
418 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
419 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800420 }
421
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200422 kfree(buf);
423
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200424 return 0;
425}
426
427static int atmci_regs_open(struct inode *inode, struct file *file)
428{
429 return single_open(file, atmci_regs_show, inode->i_private);
430}
431
432static const struct file_operations atmci_regs_fops = {
433 .owner = THIS_MODULE,
434 .open = atmci_regs_open,
435 .read = seq_read,
436 .llseek = seq_lseek,
437 .release = single_release,
438};
439
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200440static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200441{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200442 struct mmc_host *mmc = slot->mmc;
443 struct atmel_mci *host = slot->host;
444 struct dentry *root;
445 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200446
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200447 root = mmc->debugfs_root;
448 if (!root)
449 return;
450
451 node = debugfs_create_file("regs", S_IRUSR, root, host,
452 &atmci_regs_fops);
453 if (IS_ERR(node))
454 return;
455 if (!node)
456 goto err;
457
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200458 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200459 if (!node)
460 goto err;
461
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200462 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
463 if (!node)
464 goto err;
465
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200466 node = debugfs_create_x32("pending_events", S_IRUSR, root,
467 (u32 *)&host->pending_events);
468 if (!node)
469 goto err;
470
471 node = debugfs_create_x32("completed_events", S_IRUSR, root,
472 (u32 *)&host->completed_events);
473 if (!node)
474 goto err;
475
476 return;
477
478err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200479 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200480}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200481
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000482static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200483 unsigned int ns)
484{
485 return (ns * (host->bus_hz / 1000000) + 999) / 1000;
486}
487
488static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200489 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200490{
491 static unsigned dtomul_to_shift[] = {
492 0, 4, 7, 8, 10, 12, 16, 20
493 };
494 unsigned timeout;
495 unsigned dtocyc;
496 unsigned dtomul;
497
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000498 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
499 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200500
501 for (dtomul = 0; dtomul < 8; dtomul++) {
502 unsigned shift = dtomul_to_shift[dtomul];
503 dtocyc = (timeout + (1 << shift) - 1) >> shift;
504 if (dtocyc < 15)
505 break;
506 }
507
508 if (dtomul >= 8) {
509 dtomul = 7;
510 dtocyc = 15;
511 }
512
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200513 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200514 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000515 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200516}
517
518/*
519 * Return mask with command flags to be enabled for this command.
520 */
521static u32 atmci_prepare_command(struct mmc_host *mmc,
522 struct mmc_command *cmd)
523{
524 struct mmc_data *data;
525 u32 cmdr;
526
527 cmd->error = -EINPROGRESS;
528
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000529 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200530
531 if (cmd->flags & MMC_RSP_PRESENT) {
532 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000533 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200534 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000535 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200536 }
537
538 /*
539 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
540 * it's too difficult to determine whether this is an ACMD or
541 * not. Better make it 64.
542 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000543 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200544
545 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000546 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200547
548 data = cmd->data;
549 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000550 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100551
552 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000553 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100554 } else {
555 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000556 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100557 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000558 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100559 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000560 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100561 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200562
563 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000564 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200565 }
566
567 return cmdr;
568}
569
Ludovic Desroches11d14882011-08-11 15:25:45 +0000570static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200571 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200572{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200573 WARN_ON(host->cmd);
574 host->cmd = cmd;
575
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200576 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200577 "start command: ARGR=0x%08x CMDR=0x%08x\n",
578 cmd->arg, cmd_flags);
579
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000580 atmci_writel(host, ATMCI_ARGR, cmd->arg);
581 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200582}
583
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000584static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200585{
Ludovic Desroches11d14882011-08-11 15:25:45 +0000586 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000587 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200588}
589
Ludovic Desroches796211b2011-08-11 15:25:44 +0000590/*
591 * Configure given PDC buffer taking care of alignement issues.
592 * Update host->data_size and host->sg.
593 */
594static void atmci_pdc_set_single_buf(struct atmel_mci *host,
595 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200596{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000597 u32 pointer_reg, counter_reg;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200598
Ludovic Desroches796211b2011-08-11 15:25:44 +0000599 if (dir == XFER_RECEIVE) {
600 pointer_reg = ATMEL_PDC_RPR;
601 counter_reg = ATMEL_PDC_RCR;
602 } else {
603 pointer_reg = ATMEL_PDC_TPR;
604 counter_reg = ATMEL_PDC_TCR;
605 }
606
607 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000608 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
609 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000610 }
611
612 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000613 if (host->data_size <= sg_dma_len(host->sg)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000614 if (host->data_size & 0x3) {
615 /* If size is different from modulo 4, transfer bytes */
616 atmci_writel(host, counter_reg, host->data_size);
617 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
618 } else {
619 /* Else transfer 32-bits words */
620 atmci_writel(host, counter_reg, host->data_size / 4);
621 }
622 host->data_size = 0;
623 } else {
624 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000625 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
626 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000627 if (host->data_size)
628 host->sg = sg_next(host->sg);
629 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200630}
631
Ludovic Desroches796211b2011-08-11 15:25:44 +0000632/*
633 * Configure PDC buffer according to the data size ie configuring one or two
634 * buffers. Don't use this function if you want to configure only the second
635 * buffer. In this case, use atmci_pdc_set_single_buf.
636 */
637static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200638{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000639 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
640 if (host->data_size)
641 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
642}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200643
Ludovic Desroches796211b2011-08-11 15:25:44 +0000644/*
645 * Unmap sg lists, called when transfer is finished.
646 */
647static void atmci_pdc_cleanup(struct atmel_mci *host)
648{
649 struct mmc_data *data = host->data;
650
651 if (data)
652 dma_unmap_sg(&host->pdev->dev,
653 data->sg, data->sg_len,
654 ((data->flags & MMC_DATA_WRITE)
655 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
656}
657
658/*
659 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
660 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
661 * interrupt needed for both transfer directions.
662 */
663static void atmci_pdc_complete(struct atmel_mci *host)
664{
665 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
666 atmci_pdc_cleanup(host);
667
668 /*
669 * If the card was removed, data will be NULL. No point trying
670 * to send the stop command or waiting for NBUSY in this case.
671 */
672 if (host->data) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200673 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000674 tasklet_schedule(&host->tasklet);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000675 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200676 }
677}
678
Ludovic Desroches796211b2011-08-11 15:25:44 +0000679static void atmci_dma_cleanup(struct atmel_mci *host)
680{
681 struct mmc_data *data = host->data;
682
683 if (data)
684 dma_unmap_sg(host->dma.chan->device->dev,
685 data->sg, data->sg_len,
686 ((data->flags & MMC_DATA_WRITE)
687 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
688}
689
690/*
691 * This function is called by the DMA driver from tasklet context.
692 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200693static void atmci_dma_complete(void *arg)
694{
695 struct atmel_mci *host = arg;
696 struct mmc_data *data = host->data;
697
698 dev_vdbg(&host->pdev->dev, "DMA complete\n");
699
Ludovic Desroches796211b2011-08-11 15:25:44 +0000700 if (host->caps.has_dma)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800701 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000702 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800703
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200704 atmci_dma_cleanup(host);
705
706 /*
707 * If the card was removed, data will be NULL. No point trying
708 * to send the stop command or waiting for NBUSY in this case.
709 */
710 if (data) {
711 atmci_set_pending(host, EVENT_XFER_COMPLETE);
712 tasklet_schedule(&host->tasklet);
713
714 /*
715 * Regardless of what the documentation says, we have
716 * to wait for NOTBUSY even after block read
717 * operations.
718 *
719 * When the DMA transfer is complete, the controller
720 * may still be reading the CRC from the card, i.e.
721 * the data transfer is still in progress and we
722 * haven't seen all the potential error bits yet.
723 *
724 * The interrupt handler will schedule a different
725 * tasklet to finish things up when the data transfer
726 * is completely done.
727 *
728 * We may not complete the mmc request here anyway
729 * because the mmc layer may call back and cause us to
730 * violate the "don't submit new operations from the
731 * completion callback" rule of the dma engine
732 * framework.
733 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000734 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200735 }
736}
737
Ludovic Desroches796211b2011-08-11 15:25:44 +0000738/*
739 * Returns a mask of interrupt flags to be enabled after the whole
740 * request has been prepared.
741 */
742static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
743{
744 u32 iflags;
745
746 data->error = -EINPROGRESS;
747
748 host->sg = data->sg;
749 host->data = data;
750 host->data_chan = NULL;
751
752 iflags = ATMCI_DATA_ERROR_FLAGS;
753
754 /*
755 * Errata: MMC data write operation with less than 12
756 * bytes is impossible.
757 *
758 * Errata: MCI Transmit Data Register (TDR) FIFO
759 * corruption when length is not multiple of 4.
760 */
761 if (data->blocks * data->blksz < 12
762 || (data->blocks * data->blksz) & 3)
763 host->need_reset = true;
764
765 host->pio_offset = 0;
766 if (data->flags & MMC_DATA_READ)
767 iflags |= ATMCI_RXRDY;
768 else
769 iflags |= ATMCI_TXRDY;
770
771 return iflags;
772}
773
774/*
775 * Set interrupt flags and set block length into the MCI mode register even
776 * if this value is also accessible in the MCI block register. It seems to be
777 * necessary before the High Speed MCI version. It also map sg and configure
778 * PDC registers.
779 */
780static u32
781atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
782{
783 u32 iflags, tmp;
784 unsigned int sg_len;
785 enum dma_data_direction dir;
786
787 data->error = -EINPROGRESS;
788
789 host->data = data;
790 host->sg = data->sg;
791 iflags = ATMCI_DATA_ERROR_FLAGS;
792
793 /* Enable pdc mode */
794 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
795
796 if (data->flags & MMC_DATA_READ) {
797 dir = DMA_FROM_DEVICE;
798 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
799 } else {
800 dir = DMA_TO_DEVICE;
801 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE;
802 }
803
804 /* Set BLKLEN */
805 tmp = atmci_readl(host, ATMCI_MR);
806 tmp &= 0x0000ffff;
807 tmp |= ATMCI_BLKLEN(data->blksz);
808 atmci_writel(host, ATMCI_MR, tmp);
809
810 /* Configure PDC */
811 host->data_size = data->blocks * data->blksz;
812 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000813 if (host->data_size)
814 atmci_pdc_set_both_buf(host,
815 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
816
817 return iflags;
818}
819
820static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800821atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200822{
823 struct dma_chan *chan;
824 struct dma_async_tx_descriptor *desc;
825 struct scatterlist *sg;
826 unsigned int i;
827 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530828 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700829 unsigned int sglen;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000830 u32 iflags;
831
832 data->error = -EINPROGRESS;
833
834 WARN_ON(host->data);
835 host->sg = NULL;
836 host->data = data;
837
838 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200839
840 /*
841 * We don't do DMA on "complex" transfers, i.e. with
842 * non-word-aligned buffers or lengths. Also, we don't bother
843 * with all the DMA setup overhead for short transfers.
844 */
Ludovic Desroches796211b2011-08-11 15:25:44 +0000845 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
846 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200847 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +0000848 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200849
850 for_each_sg(data->sg, sg, data->sg_len, i) {
851 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +0000852 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200853 }
854
855 /* If we don't have a channel, we can't do DMA */
856 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -0700857 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200858 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200859
860 if (!chan)
861 return -ENODEV;
862
Ludovic Desroches796211b2011-08-11 15:25:44 +0000863 if (host->caps.has_dma)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000864 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(3) | ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800865
Vinod Koule0d23ef2011-11-17 14:54:38 +0530866 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200867 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530868 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530869 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200870 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530871 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530872 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200873
Linus Walleij266ac3f2011-02-10 16:08:06 +0100874 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +0000875 data->sg_len, direction);
Linus Walleij88ce4db2011-02-10 16:08:16 +0100876
Viresh Kumare2b35f32012-02-01 16:12:27 +0530877 dmaengine_slave_config(chan, &host->dma_conf);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200878 desc = chan->device->device_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +0530879 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200880 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
881 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700882 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200883
884 host->dma.data_desc = desc;
885 desc->callback = atmci_dma_complete;
886 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200887
Ludovic Desroches796211b2011-08-11 15:25:44 +0000888 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700889unmap_exit:
Linus Walleij88ce4db2011-02-10 16:08:16 +0100890 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700891 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200892}
893
Ludovic Desroches796211b2011-08-11 15:25:44 +0000894static void
895atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
896{
897 return;
898}
899
900/*
901 * Start PDC according to transfer direction.
902 */
903static void
904atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
905{
906 if (data->flags & MMC_DATA_READ)
907 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
908 else
909 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
910}
911
912static void
913atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800914{
915 struct dma_chan *chan = host->data_chan;
916 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
917
918 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +0100919 dmaengine_submit(desc);
920 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800921 }
922}
923
Ludovic Desroches796211b2011-08-11 15:25:44 +0000924static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200925{
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200926 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000927 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200928}
929
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200930/*
Ludovic Desroches796211b2011-08-11 15:25:44 +0000931 * Stop data transfer because error(s) occured.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200932 */
Ludovic Desroches796211b2011-08-11 15:25:44 +0000933static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200934{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000935 atmci_set_pending(host, EVENT_XFER_COMPLETE);
936 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200937}
938
Ludovic Desroches796211b2011-08-11 15:25:44 +0000939static void atmci_stop_transfer_dma(struct atmel_mci *host)
940{
941 struct dma_chan *chan = host->data_chan;
942
943 if (chan) {
944 dmaengine_terminate_all(chan);
945 atmci_dma_cleanup(host);
946 } else {
947 /* Data transfer was stopped by the interrupt handler */
948 atmci_set_pending(host, EVENT_XFER_COMPLETE);
949 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
950 }
951}
952
953/*
954 * Start a request: prepare data if needed, prepare the command and activate
955 * interrupts.
956 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200957static void atmci_start_request(struct atmel_mci *host,
958 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200959{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200960 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200961 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200962 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200963 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200964 u32 cmdflags;
965
966 mrq = slot->mrq;
967 host->cur_slot = slot;
968 host->mrq = mrq;
969
970 host->pending_events = 0;
971 host->completed_events = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +0200972 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200973
974 if (host->need_reset) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000975 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
976 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
977 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000978 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000979 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200980 host->need_reset = false;
981 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000982 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200983
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000984 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000985 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200986 dev_warn(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
987 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200988
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200989 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
990 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000991 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
992 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200993 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200994 }
Nicolas Ferre74791a22009-12-14 18:01:31 -0800995 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200996 data = mrq->data;
997 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200998 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +0200999
1000 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001001 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001002 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001003 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001004 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001005
Ludovic Desroches796211b2011-08-11 15:25:44 +00001006 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001007 }
1008
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001009 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001010 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001011 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches11d14882011-08-11 15:25:45 +00001012 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001013
1014 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001015 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001016
1017 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001018 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001019 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001020 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001021 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001022 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001023 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001024 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001025 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001026 }
1027
1028 /*
1029 * We could have enabled interrupts earlier, but I suspect
1030 * that would open up a nice can of interesting race
1031 * conditions (e.g. command and data complete, but stop not
1032 * prepared yet.)
1033 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001034 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001035}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001036
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001037static void atmci_queue_request(struct atmel_mci *host,
1038 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1039{
1040 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1041 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001042
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001043 spin_lock_bh(&host->lock);
1044 slot->mrq = mrq;
1045 if (host->state == STATE_IDLE) {
1046 host->state = STATE_SENDING_CMD;
1047 atmci_start_request(host, slot);
1048 } else {
1049 list_add_tail(&slot->queue_node, &host->queue);
1050 }
1051 spin_unlock_bh(&host->lock);
1052}
1053
1054static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1055{
1056 struct atmel_mci_slot *slot = mmc_priv(mmc);
1057 struct atmel_mci *host = slot->host;
1058 struct mmc_data *data;
1059
1060 WARN_ON(slot->mrq);
1061
1062 /*
1063 * We may "know" the card is gone even though there's still an
1064 * electrical connection. If so, we really need to communicate
1065 * this to the MMC core since there won't be any more
1066 * interrupts as the card is completely removed. Otherwise,
1067 * the MMC core might believe the card is still there even
1068 * though the card was just removed very slowly.
1069 */
1070 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1071 mrq->cmd->error = -ENOMEDIUM;
1072 mmc_request_done(mmc, mrq);
1073 return;
1074 }
1075
1076 /* We don't support multiple blocks of weird lengths. */
1077 data = mrq->data;
1078 if (data && data->blocks > 1 && data->blksz & 3) {
1079 mrq->cmd->error = -EINVAL;
1080 mmc_request_done(mmc, mrq);
1081 }
1082
1083 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001084}
1085
1086static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1087{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001088 struct atmel_mci_slot *slot = mmc_priv(mmc);
1089 struct atmel_mci *host = slot->host;
1090 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001091
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001092 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001093 switch (ios->bus_width) {
1094 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001095 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001096 break;
1097 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001098 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001099 break;
1100 }
1101
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001102 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001103 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001104 u32 clkdiv;
1105
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001106 spin_lock_bh(&host->lock);
1107 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001108 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001109 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1110 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001111 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001112 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001113 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001114
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001115 /*
1116 * Use mirror of ios->clock to prevent race with mmc
1117 * core ios update when finding the minimum.
1118 */
1119 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001120 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001121 if (host->slot[i] && host->slot[i]->clock
1122 && host->slot[i]->clock < clock_min)
1123 clock_min = host->slot[i]->clock;
1124 }
1125
1126 /* Calculate clock divider */
1127 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001128 if (clkdiv > 255) {
1129 dev_warn(&mmc->class_dev,
1130 "clock %u too slow; using %lu\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001131 clock_min, host->bus_hz / (2 * 256));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001132 clkdiv = 255;
1133 }
1134
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001135 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Rob Emanuele04d699c2009-09-22 16:45:19 -07001136
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001137 /*
1138 * WRPROOF and RDPROOF prevent overruns/underruns by
1139 * stopping the clock when the FIFO is full/empty.
1140 * This state is not expected to last for long.
1141 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001142 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001143 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001144
Ludovic Desroches796211b2011-08-11 15:25:44 +00001145 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001146 /* setup High Speed mode in relation with card capacity */
1147 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001148 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001149 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001150 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001151 }
1152
1153 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001154 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001155 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001156 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001157 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001158 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001159 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001160
1161 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001162 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001163 bool any_slot_active = false;
1164
1165 spin_lock_bh(&host->lock);
1166 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001167 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001168 if (host->slot[i] && host->slot[i]->clock) {
1169 any_slot_active = true;
1170 break;
1171 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001172 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001173 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001174 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001175 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001176 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001177 clk_disable(host->mck);
1178 }
1179 host->mode_reg = 0;
1180 }
1181 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001182 }
1183
1184 switch (ios->power_mode) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001185 case MMC_POWER_UP:
1186 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
1187 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001188 default:
1189 /*
1190 * TODO: None of the currently available AVR32-based
1191 * boards allow MMC power to be turned off. Implement
1192 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001193 *
1194 * We also need to hook this into the clock management
1195 * somehow so that newly inserted cards aren't
1196 * subjected to a fast clock before we have a chance
1197 * to figure out what the maximum rate is. Currently,
1198 * there's no way to avoid this, and there never will
1199 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001200 */
1201 break;
1202 }
1203}
1204
1205static int atmci_get_ro(struct mmc_host *mmc)
1206{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001207 int read_only = -ENOSYS;
1208 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001209
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001210 if (gpio_is_valid(slot->wp_pin)) {
1211 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001212 dev_dbg(&mmc->class_dev, "card is %s\n",
1213 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001214 }
1215
1216 return read_only;
1217}
1218
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001219static int atmci_get_cd(struct mmc_host *mmc)
1220{
1221 int present = -ENOSYS;
1222 struct atmel_mci_slot *slot = mmc_priv(mmc);
1223
1224 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001225 present = !(gpio_get_value(slot->detect_pin) ^
1226 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001227 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1228 present ? "" : "not ");
1229 }
1230
1231 return present;
1232}
1233
Anders Grahn88ff82e2010-05-26 14:42:01 -07001234static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1235{
1236 struct atmel_mci_slot *slot = mmc_priv(mmc);
1237 struct atmel_mci *host = slot->host;
1238
1239 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001240 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001241 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001242 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001243}
1244
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001245static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001246 .request = atmci_request,
1247 .set_ios = atmci_set_ios,
1248 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001249 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001250 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001251};
1252
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001253/* Called with host->lock held */
1254static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1255 __releases(&host->lock)
1256 __acquires(&host->lock)
1257{
1258 struct atmel_mci_slot *slot = NULL;
1259 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1260
1261 WARN_ON(host->cmd || host->data);
1262
1263 /*
1264 * Update the MMC clock rate if necessary. This may be
1265 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001266 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001267 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001268 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001269 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001270 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001271 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001272 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001273
1274 host->cur_slot->mrq = NULL;
1275 host->mrq = NULL;
1276 if (!list_empty(&host->queue)) {
1277 slot = list_entry(host->queue.next,
1278 struct atmel_mci_slot, queue_node);
1279 list_del(&slot->queue_node);
1280 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1281 mmc_hostname(slot->mmc));
1282 host->state = STATE_SENDING_CMD;
1283 atmci_start_request(host, slot);
1284 } else {
1285 dev_vdbg(&host->pdev->dev, "list empty\n");
1286 host->state = STATE_IDLE;
1287 }
1288
1289 spin_unlock(&host->lock);
1290 mmc_request_done(prev_mmc, mrq);
1291 spin_lock(&host->lock);
1292}
1293
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001294static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001295 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001296{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001297 u32 status = host->cmd_status;
1298
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001299 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001300 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1301 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1302 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1303 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001304
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001305 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001306 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001307 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001308 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001309 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001310 cmd->error = -EIO;
1311 else
1312 cmd->error = 0;
1313
1314 if (cmd->error) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001315 dev_dbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001316 "command error: status=0x%08x\n", status);
1317
1318 if (cmd->data) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00001319 host->stop_transfer(host);
Nicolas Ferre009a8912010-05-11 14:06:49 -07001320 host->data = NULL;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001321 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001322 | ATMCI_TXRDY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001323 | ATMCI_DATA_ERROR_FLAGS);
1324 }
1325 }
1326}
1327
1328static void atmci_detect_change(unsigned long data)
1329{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001330 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1331 bool present;
1332 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001333
1334 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001335 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1336 * freeing the interrupt. We must not re-enable the interrupt
1337 * if it has been freed, and if we're shutting down, it
1338 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001339 */
1340 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001341 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001342 return;
1343
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001344 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001345 present = !(gpio_get_value(slot->detect_pin) ^
1346 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001347 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001348
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001349 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1350 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001351
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001352 if (present != present_old) {
1353 struct atmel_mci *host = slot->host;
1354 struct mmc_request *mrq;
1355
1356 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001357 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001358
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001359 spin_lock(&host->lock);
1360
1361 if (!present)
1362 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1363 else
1364 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001365
1366 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001367 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001368 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001369 if (mrq == host->mrq) {
1370 /*
1371 * Reset controller to terminate any ongoing
1372 * commands or data transfers.
1373 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001374 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1375 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1376 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001377 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001378 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001379
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001380 host->data = NULL;
1381 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001382
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001383 switch (host->state) {
1384 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001385 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001386 case STATE_SENDING_CMD:
1387 mrq->cmd->error = -ENOMEDIUM;
1388 if (!mrq->data)
1389 break;
1390 /* fall through */
1391 case STATE_SENDING_DATA:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001392 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001393 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001394 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001395 case STATE_DATA_BUSY:
1396 case STATE_DATA_ERROR:
1397 if (mrq->data->error == -EINPROGRESS)
1398 mrq->data->error = -ENOMEDIUM;
1399 if (!mrq->stop)
1400 break;
1401 /* fall through */
1402 case STATE_SENDING_STOP:
1403 mrq->stop->error = -ENOMEDIUM;
1404 break;
1405 }
1406
1407 atmci_request_end(host, mrq);
1408 } else {
1409 list_del(&slot->queue_node);
1410 mrq->cmd->error = -ENOMEDIUM;
1411 if (mrq->data)
1412 mrq->data->error = -ENOMEDIUM;
1413 if (mrq->stop)
1414 mrq->stop->error = -ENOMEDIUM;
1415
1416 spin_unlock(&host->lock);
1417 mmc_request_done(slot->mmc, mrq);
1418 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001419 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001420 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001421 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001422
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001423 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001424 }
1425}
1426
1427static void atmci_tasklet_func(unsigned long priv)
1428{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001429 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001430 struct mmc_request *mrq = host->mrq;
1431 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001432 struct mmc_command *cmd = host->cmd;
1433 enum atmel_mci_state state = host->state;
1434 enum atmel_mci_state prev_state;
1435 u32 status;
1436
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001437 spin_lock(&host->lock);
1438
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001439 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001440
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001441 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001442 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1443 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001444 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001445
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001446 do {
1447 prev_state = state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001448
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001449 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001450 case STATE_IDLE:
1451 break;
1452
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001453 case STATE_SENDING_CMD:
1454 if (!atmci_test_and_clear_pending(host,
1455 EVENT_CMD_COMPLETE))
1456 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001457
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001458 host->cmd = NULL;
1459 atmci_set_completed(host, EVENT_CMD_COMPLETE);
1460 atmci_command_complete(host, mrq->cmd);
1461 if (!mrq->data || cmd->error) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001462 atmci_request_end(host, host->mrq);
1463 goto unlock;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001464 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001465
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001466 prev_state = state = STATE_SENDING_DATA;
1467 /* fall through */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001468
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001469 case STATE_SENDING_DATA:
1470 if (atmci_test_and_clear_pending(host,
1471 EVENT_DATA_ERROR)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00001472 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001473 if (data->stop)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001474 atmci_send_stop_cmd(host, data);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001475 state = STATE_DATA_ERROR;
1476 break;
1477 }
1478
1479 if (!atmci_test_and_clear_pending(host,
1480 EVENT_XFER_COMPLETE))
1481 break;
1482
1483 atmci_set_completed(host, EVENT_XFER_COMPLETE);
1484 prev_state = state = STATE_DATA_BUSY;
1485 /* fall through */
1486
1487 case STATE_DATA_BUSY:
1488 if (!atmci_test_and_clear_pending(host,
1489 EVENT_DATA_COMPLETE))
1490 break;
1491
1492 host->data = NULL;
1493 atmci_set_completed(host, EVENT_DATA_COMPLETE);
1494 status = host->data_status;
1495 if (unlikely(status & ATMCI_DATA_ERROR_FLAGS)) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001496 if (status & ATMCI_DTOE) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001497 dev_dbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001498 "data timeout error\n");
1499 data->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001500 } else if (status & ATMCI_DCRCE) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001501 dev_dbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001502 "data CRC error\n");
1503 data->error = -EILSEQ;
1504 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001505 dev_dbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001506 "data FIFO error (status=%08x)\n",
1507 status);
1508 data->error = -EIO;
1509 }
1510 } else {
1511 data->bytes_xfered = data->blocks * data->blksz;
1512 data->error = 0;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001513 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001514 }
1515
1516 if (!data->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001517 atmci_request_end(host, host->mrq);
1518 goto unlock;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001519 }
1520
1521 prev_state = state = STATE_SENDING_STOP;
1522 if (!data->error)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001523 atmci_send_stop_cmd(host, data);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001524 /* fall through */
1525
1526 case STATE_SENDING_STOP:
1527 if (!atmci_test_and_clear_pending(host,
1528 EVENT_CMD_COMPLETE))
1529 break;
1530
1531 host->cmd = NULL;
1532 atmci_command_complete(host, mrq->stop);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001533 atmci_request_end(host, host->mrq);
1534 goto unlock;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001535
1536 case STATE_DATA_ERROR:
1537 if (!atmci_test_and_clear_pending(host,
1538 EVENT_XFER_COMPLETE))
1539 break;
1540
1541 state = STATE_DATA_BUSY;
1542 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001543 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001544 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001545
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001546 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001547
1548unlock:
1549 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001550}
1551
1552static void atmci_read_data_pio(struct atmel_mci *host)
1553{
1554 struct scatterlist *sg = host->sg;
1555 void *buf = sg_virt(sg);
1556 unsigned int offset = host->pio_offset;
1557 struct mmc_data *data = host->data;
1558 u32 value;
1559 u32 status;
1560 unsigned int nbytes = 0;
1561
1562 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001563 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001564 if (likely(offset + 4 <= sg->length)) {
1565 put_unaligned(value, (u32 *)(buf + offset));
1566
1567 offset += 4;
1568 nbytes += 4;
1569
1570 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001571 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001572 host->sg = sg = sg_next(sg);
1573 if (!sg)
1574 goto done;
1575
1576 offset = 0;
1577 buf = sg_virt(sg);
1578 }
1579 } else {
1580 unsigned int remaining = sg->length - offset;
1581 memcpy(buf + offset, &value, remaining);
1582 nbytes += remaining;
1583
1584 flush_dcache_page(sg_page(sg));
1585 host->sg = sg = sg_next(sg);
1586 if (!sg)
1587 goto done;
1588
1589 offset = 4 - remaining;
1590 buf = sg_virt(sg);
1591 memcpy(buf, (u8 *)&value + remaining, offset);
1592 nbytes += offset;
1593 }
1594
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001595 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001596 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001597 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001598 | ATMCI_DATA_ERROR_FLAGS));
1599 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001600 data->bytes_xfered += nbytes;
1601 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001602 atmci_set_pending(host, EVENT_DATA_ERROR);
1603 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001604 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001605 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001606 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001607
1608 host->pio_offset = offset;
1609 data->bytes_xfered += nbytes;
1610
1611 return;
1612
1613done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001614 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1615 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001616 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001617 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001618 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001619}
1620
1621static void atmci_write_data_pio(struct atmel_mci *host)
1622{
1623 struct scatterlist *sg = host->sg;
1624 void *buf = sg_virt(sg);
1625 unsigned int offset = host->pio_offset;
1626 struct mmc_data *data = host->data;
1627 u32 value;
1628 u32 status;
1629 unsigned int nbytes = 0;
1630
1631 do {
1632 if (likely(offset + 4 <= sg->length)) {
1633 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001634 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001635
1636 offset += 4;
1637 nbytes += 4;
1638 if (offset == sg->length) {
1639 host->sg = sg = sg_next(sg);
1640 if (!sg)
1641 goto done;
1642
1643 offset = 0;
1644 buf = sg_virt(sg);
1645 }
1646 } else {
1647 unsigned int remaining = sg->length - offset;
1648
1649 value = 0;
1650 memcpy(&value, buf + offset, remaining);
1651 nbytes += remaining;
1652
1653 host->sg = sg = sg_next(sg);
1654 if (!sg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001655 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001656 goto done;
1657 }
1658
1659 offset = 4 - remaining;
1660 buf = sg_virt(sg);
1661 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001662 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001663 nbytes += offset;
1664 }
1665
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001666 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001667 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001668 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001669 | ATMCI_DATA_ERROR_FLAGS));
1670 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001671 data->bytes_xfered += nbytes;
1672 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001673 atmci_set_pending(host, EVENT_DATA_ERROR);
1674 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001675 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001676 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001677 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001678
1679 host->pio_offset = offset;
1680 data->bytes_xfered += nbytes;
1681
1682 return;
1683
1684done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001685 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1686 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001687 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001688 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001689 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001690}
1691
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001692static void atmci_cmd_interrupt(struct atmel_mci *host, u32 status)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001693{
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001694 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001695
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001696 host->cmd_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001697 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001698 atmci_set_pending(host, EVENT_CMD_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001699 tasklet_schedule(&host->tasklet);
1700}
1701
Anders Grahn88ff82e2010-05-26 14:42:01 -07001702static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1703{
1704 int i;
1705
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001706 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001707 struct atmel_mci_slot *slot = host->slot[i];
1708 if (slot && (status & slot->sdio_irq)) {
1709 mmc_signal_sdio_irq(slot->mmc);
1710 }
1711 }
1712}
1713
1714
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001715static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1716{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001717 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001718 u32 status, mask, pending;
1719 unsigned int pass_count = 0;
1720
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001721 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001722 status = atmci_readl(host, ATMCI_SR);
1723 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001724 pending = status & mask;
1725 if (!pending)
1726 break;
1727
1728 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001729 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001730 | ATMCI_RXRDY | ATMCI_TXRDY);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001731 pending &= atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001732
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001733 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001734 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001735 atmci_set_pending(host, EVENT_DATA_ERROR);
1736 tasklet_schedule(&host->tasklet);
1737 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00001738
Ludovic Desroches796211b2011-08-11 15:25:44 +00001739 if (pending & ATMCI_TXBUFE) {
1740 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001741 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001742 /*
1743 * We can receive this interruption before having configured
1744 * the second pdc buffer, so we need to reconfigure first and
1745 * second buffers again
1746 */
1747 if (host->data_size) {
1748 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001749 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001750 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
1751 } else {
1752 atmci_pdc_complete(host);
1753 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001754 } else if (pending & ATMCI_ENDTX) {
1755 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1756
1757 if (host->data_size) {
1758 atmci_pdc_set_single_buf(host,
1759 XFER_TRANSMIT, PDC_SECOND_BUF);
1760 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1761 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00001762 }
1763
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001764 if (pending & ATMCI_RXBUFF) {
1765 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
1766 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1767 /*
1768 * We can receive this interruption before having configured
1769 * the second pdc buffer, so we need to reconfigure first and
1770 * second buffers again
1771 */
1772 if (host->data_size) {
1773 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
1774 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1775 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
1776 } else {
1777 atmci_pdc_complete(host);
1778 }
1779 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00001780 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1781
1782 if (host->data_size) {
1783 atmci_pdc_set_single_buf(host,
1784 XFER_RECEIVE, PDC_SECOND_BUF);
1785 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1786 }
1787 }
1788
Ludovic Desroches796211b2011-08-11 15:25:44 +00001789
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001790 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001791 atmci_writel(host, ATMCI_IDR,
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001792 ATMCI_DATA_ERROR_FLAGS | ATMCI_NOTBUSY);
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001793 if (!host->data_status)
1794 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001795 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001796 atmci_set_pending(host, EVENT_DATA_COMPLETE);
1797 tasklet_schedule(&host->tasklet);
1798 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001799 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001800 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001801 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001802 atmci_write_data_pio(host);
1803
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001804 if (pending & ATMCI_CMDRDY)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001805 atmci_cmd_interrupt(host, status);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001806
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001807 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07001808 atmci_sdio_interrupt(host, status);
1809
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001810 } while (pass_count++ < 5);
1811
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001812 return pass_count ? IRQ_HANDLED : IRQ_NONE;
1813}
1814
1815static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
1816{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001817 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001818
1819 /*
1820 * Disable interrupts until the pin has stabilized and check
1821 * the state then. Use mod_timer() since we may be in the
1822 * middle of the timer routine when this interrupt triggers.
1823 */
1824 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001825 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001826
1827 return IRQ_HANDLED;
1828}
1829
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001830static int __init atmci_init_slot(struct atmel_mci *host,
1831 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001832 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001833{
1834 struct mmc_host *mmc;
1835 struct atmel_mci_slot *slot;
1836
1837 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
1838 if (!mmc)
1839 return -ENOMEM;
1840
1841 slot = mmc_priv(mmc);
1842 slot->mmc = mmc;
1843 slot->host = host;
1844 slot->detect_pin = slot_data->detect_pin;
1845 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001846 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001847 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07001848 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001849
1850 mmc->ops = &atmci_ops;
1851 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
1852 mmc->f_max = host->bus_hz / 2;
1853 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07001854 if (sdio_irq)
1855 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001856 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001857 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001858 if (slot_data->bus_width >= 4)
1859 mmc->caps |= MMC_CAP_4_BIT_DATA;
1860
Martin K. Petersena36274e2010-09-10 01:33:59 -04001861 mmc->max_segs = 64;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001862 mmc->max_req_size = 32768 * 512;
1863 mmc->max_blk_size = 32768;
1864 mmc->max_blk_count = 512;
1865
1866 /* Assume card is present initially */
1867 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
1868 if (gpio_is_valid(slot->detect_pin)) {
1869 if (gpio_request(slot->detect_pin, "mmc_detect")) {
1870 dev_dbg(&mmc->class_dev, "no detect pin available\n");
1871 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001872 } else if (gpio_get_value(slot->detect_pin) ^
1873 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001874 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1875 }
1876 }
1877
1878 if (!gpio_is_valid(slot->detect_pin))
1879 mmc->caps |= MMC_CAP_NEEDS_POLL;
1880
1881 if (gpio_is_valid(slot->wp_pin)) {
1882 if (gpio_request(slot->wp_pin, "mmc_wp")) {
1883 dev_dbg(&mmc->class_dev, "no WP pin available\n");
1884 slot->wp_pin = -EBUSY;
1885 }
1886 }
1887
1888 host->slot[id] = slot;
1889 mmc_add_host(mmc);
1890
1891 if (gpio_is_valid(slot->detect_pin)) {
1892 int ret;
1893
1894 setup_timer(&slot->detect_timer, atmci_detect_change,
1895 (unsigned long)slot);
1896
1897 ret = request_irq(gpio_to_irq(slot->detect_pin),
1898 atmci_detect_interrupt,
1899 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
1900 "mmc-detect", slot);
1901 if (ret) {
1902 dev_dbg(&mmc->class_dev,
1903 "could not request IRQ %d for detect pin\n",
1904 gpio_to_irq(slot->detect_pin));
1905 gpio_free(slot->detect_pin);
1906 slot->detect_pin = -EBUSY;
1907 }
1908 }
1909
1910 atmci_init_debugfs(slot);
1911
1912 return 0;
1913}
1914
1915static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
1916 unsigned int id)
1917{
1918 /* Debugfs stuff is cleaned up by mmc core */
1919
1920 set_bit(ATMCI_SHUTDOWN, &slot->flags);
1921 smp_wmb();
1922
1923 mmc_remove_host(slot->mmc);
1924
1925 if (gpio_is_valid(slot->detect_pin)) {
1926 int pin = slot->detect_pin;
1927
1928 free_irq(gpio_to_irq(pin), slot);
1929 del_timer_sync(&slot->detect_timer);
1930 gpio_free(pin);
1931 }
1932 if (gpio_is_valid(slot->wp_pin))
1933 gpio_free(slot->wp_pin);
1934
1935 slot->host->slot[id] = NULL;
1936 mmc_free_host(slot->mmc);
1937}
1938
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001939static bool atmci_filter(struct dma_chan *chan, void *slave)
Dan Williams74465b42009-01-06 11:38:16 -07001940{
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001941 struct mci_dma_data *sl = slave;
Dan Williams74465b42009-01-06 11:38:16 -07001942
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001943 if (sl && find_slave_dev(sl) == chan->device->dev) {
1944 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07001945 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001946 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07001947 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001948 }
Dan Williams74465b42009-01-06 11:38:16 -07001949}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001950
1951static void atmci_configure_dma(struct atmel_mci *host)
1952{
1953 struct mci_platform_data *pdata;
1954
1955 if (host == NULL)
1956 return;
1957
1958 pdata = host->pdev->dev.platform_data;
1959
1960 if (pdata && find_slave_dev(pdata->dma_slave)) {
1961 dma_cap_mask_t mask;
1962
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001963 /* Try to grab a DMA channel */
1964 dma_cap_zero(mask);
1965 dma_cap_set(DMA_SLAVE, mask);
1966 host->dma.chan =
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001967 dma_request_channel(mask, atmci_filter, pdata->dma_slave);
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001968 }
Viresh Kumare2b35f32012-02-01 16:12:27 +05301969 if (!host->dma.chan) {
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001970 dev_notice(&host->pdev->dev, "DMA not available, using PIO\n");
Viresh Kumare2b35f32012-02-01 16:12:27 +05301971 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08001972 dev_info(&host->pdev->dev,
1973 "Using %s for DMA transfers\n",
1974 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05301975
1976 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
1977 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1978 host->dma_conf.src_maxburst = 1;
1979 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
1980 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1981 host->dma_conf.dst_maxburst = 1;
1982 host->dma_conf.device_fc = false;
1983 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001984}
Ludovic Desroches796211b2011-08-11 15:25:44 +00001985
1986static inline unsigned int atmci_get_version(struct atmel_mci *host)
1987{
1988 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
1989}
1990
1991/*
1992 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
1993 * HSMCI provides DMA support and a new config register but no more supports
1994 * PDC.
1995 */
1996static void __init atmci_get_cap(struct atmel_mci *host)
1997{
1998 unsigned int version;
1999
2000 version = atmci_get_version(host);
2001 dev_info(&host->pdev->dev,
2002 "version: 0x%x\n", version);
2003
2004 host->caps.has_dma = 0;
2005 host->caps.has_pdc = 0;
2006 host->caps.has_cfg_reg = 0;
2007 host->caps.has_cstor_reg = 0;
2008 host->caps.has_highspeed = 0;
2009 host->caps.has_rwproof = 0;
2010
2011 /* keep only major version number */
2012 switch (version & 0xf00) {
2013 case 0x100:
2014 case 0x200:
2015 host->caps.has_pdc = 1;
2016 host->caps.has_rwproof = 1;
2017 break;
2018 case 0x300:
2019 case 0x400:
2020 case 0x500:
2021#ifdef CONFIG_AT_HDMAC
2022 host->caps.has_dma = 1;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002023#else
Ludovic Desroches796211b2011-08-11 15:25:44 +00002024 host->caps.has_dma = 0;
2025 dev_info(&host->pdev->dev,
2026 "has dma capability but dma engine is not selected, then use pio\n");
Dan Williams74465b42009-01-06 11:38:16 -07002027#endif
Ludovic Desroches796211b2011-08-11 15:25:44 +00002028 host->caps.has_cfg_reg = 1;
2029 host->caps.has_cstor_reg = 1;
2030 host->caps.has_highspeed = 1;
2031 host->caps.has_rwproof = 1;
2032 break;
2033 default:
2034 dev_warn(&host->pdev->dev,
2035 "Unmanaged mci version, set minimum capabilities\n");
2036 break;
2037 }
2038}
Dan Williams74465b42009-01-06 11:38:16 -07002039
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002040static int __init atmci_probe(struct platform_device *pdev)
2041{
2042 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002043 struct atmel_mci *host;
2044 struct resource *regs;
2045 unsigned int nr_slots;
2046 int irq;
2047 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002048
2049 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2050 if (!regs)
2051 return -ENXIO;
2052 pdata = pdev->dev.platform_data;
2053 if (!pdata)
2054 return -ENXIO;
2055 irq = platform_get_irq(pdev, 0);
2056 if (irq < 0)
2057 return irq;
2058
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002059 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2060 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002061 return -ENOMEM;
2062
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002063 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002064 spin_lock_init(&host->lock);
2065 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002066
2067 host->mck = clk_get(&pdev->dev, "mci_clk");
2068 if (IS_ERR(host->mck)) {
2069 ret = PTR_ERR(host->mck);
2070 goto err_clk_get;
2071 }
2072
2073 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002074 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002075 if (!host->regs)
2076 goto err_ioremap;
2077
2078 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002079 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002080 host->bus_hz = clk_get_rate(host->mck);
2081 clk_disable(host->mck);
2082
2083 host->mapbase = regs->start;
2084
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002085 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002086
Kay Sievers89c8aa22009-02-02 21:08:30 +01002087 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002088 if (ret)
2089 goto err_request_irq;
2090
Ludovic Desroches796211b2011-08-11 15:25:44 +00002091 /* Get MCI capabilities and set operations according to it */
2092 atmci_get_cap(host);
2093 if (host->caps.has_dma) {
2094 dev_info(&pdev->dev, "using DMA\n");
2095 host->prepare_data = &atmci_prepare_data_dma;
2096 host->submit_data = &atmci_submit_data_dma;
2097 host->stop_transfer = &atmci_stop_transfer_dma;
2098 } else if (host->caps.has_pdc) {
2099 dev_info(&pdev->dev, "using PDC\n");
2100 host->prepare_data = &atmci_prepare_data_pdc;
2101 host->submit_data = &atmci_submit_data_pdc;
2102 host->stop_transfer = &atmci_stop_transfer_pdc;
2103 } else {
2104 dev_info(&pdev->dev, "no DMA, no PDC\n");
2105 host->prepare_data = &atmci_prepare_data;
2106 host->submit_data = &atmci_submit_data;
2107 host->stop_transfer = &atmci_stop_transfer;
2108 }
2109
2110 if (host->caps.has_dma)
2111 atmci_configure_dma(host);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002112
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002113 platform_set_drvdata(pdev, host);
2114
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002115 /* We need at least one slot to succeed */
2116 nr_slots = 0;
2117 ret = -ENODEV;
2118 if (pdata->slot[0].bus_width) {
2119 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002120 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002121 if (!ret)
2122 nr_slots++;
2123 }
2124 if (pdata->slot[1].bus_width) {
2125 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002126 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002127 if (!ret)
2128 nr_slots++;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002129 }
2130
Rob Emanuele04d699c2009-09-22 16:45:19 -07002131 if (!nr_slots) {
2132 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002133 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002134 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002135
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002136 dev_info(&pdev->dev,
2137 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2138 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002139
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002140 return 0;
2141
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002142err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002143 if (host->dma.chan)
2144 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002145 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002146err_request_irq:
2147 iounmap(host->regs);
2148err_ioremap:
2149 clk_put(host->mck);
2150err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002151 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002152 return ret;
2153}
2154
2155static int __exit atmci_remove(struct platform_device *pdev)
2156{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002157 struct atmel_mci *host = platform_get_drvdata(pdev);
2158 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002159
2160 platform_set_drvdata(pdev, NULL);
2161
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002162 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002163 if (host->slot[i])
2164 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002165 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002166
2167 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002168 atmci_writel(host, ATMCI_IDR, ~0UL);
2169 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2170 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002171 clk_disable(host->mck);
2172
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002173#ifdef CONFIG_MMC_ATMELMCI_DMA
Dan Williams74465b42009-01-06 11:38:16 -07002174 if (host->dma.chan)
2175 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002176#endif
2177
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002178 free_irq(platform_get_irq(pdev, 0), host);
2179 iounmap(host->regs);
2180
2181 clk_put(host->mck);
2182 kfree(host);
2183
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002184 return 0;
2185}
2186
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002187#ifdef CONFIG_PM
2188static int atmci_suspend(struct device *dev)
2189{
2190 struct atmel_mci *host = dev_get_drvdata(dev);
2191 int i;
2192
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002193 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002194 struct atmel_mci_slot *slot = host->slot[i];
2195 int ret;
2196
2197 if (!slot)
2198 continue;
2199 ret = mmc_suspend_host(slot->mmc);
2200 if (ret < 0) {
2201 while (--i >= 0) {
2202 slot = host->slot[i];
2203 if (slot
2204 && test_bit(ATMCI_SUSPENDED, &slot->flags)) {
2205 mmc_resume_host(host->slot[i]->mmc);
2206 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2207 }
2208 }
2209 return ret;
2210 } else {
2211 set_bit(ATMCI_SUSPENDED, &slot->flags);
2212 }
2213 }
2214
2215 return 0;
2216}
2217
2218static int atmci_resume(struct device *dev)
2219{
2220 struct atmel_mci *host = dev_get_drvdata(dev);
2221 int i;
2222 int ret = 0;
2223
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002224 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002225 struct atmel_mci_slot *slot = host->slot[i];
2226 int err;
2227
2228 slot = host->slot[i];
2229 if (!slot)
2230 continue;
2231 if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
2232 continue;
2233 err = mmc_resume_host(slot->mmc);
2234 if (err < 0)
2235 ret = err;
2236 else
2237 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2238 }
2239
2240 return ret;
2241}
2242static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
2243#define ATMCI_PM_OPS (&atmci_pm)
2244#else
2245#define ATMCI_PM_OPS NULL
2246#endif
2247
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002248static struct platform_driver atmci_driver = {
2249 .remove = __exit_p(atmci_remove),
2250 .driver = {
2251 .name = "atmel_mci",
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002252 .pm = ATMCI_PM_OPS,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002253 },
2254};
2255
2256static int __init atmci_init(void)
2257{
2258 return platform_driver_probe(&atmci_driver, atmci_probe);
2259}
2260
2261static void __exit atmci_exit(void)
2262{
2263 platform_driver_unregister(&atmci_driver);
2264}
2265
Dan Williams74465b42009-01-06 11:38:16 -07002266late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002267module_exit(atmci_exit);
2268
2269MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002270MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002271MODULE_LICENSE("GPL v2");