blob: 1e4abd64a547fa3c7fa6fdbc6bb07c0dbea174d5 [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/include/mach/regs-clock.h
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock register definitions
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_ARCH_REGS_CLOCK_H
14#define __ASM_ARCH_REGS_CLOCK_H __FILE__
15
Kukjin Kim2bc02c02011-08-24 17:25:09 +090016#include <plat/cpu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090017#include <mach/map.h>
18
Kukjin Kima8550392012-03-09 14:19:10 -080019#define EXYNOS_CLKREG(x) (S5P_VA_CMU + (x))
Changhwan Younc8bef142010-07-27 17:52:39 +090020
Kukjin Kima8550392012-03-09 14:19:10 -080021#define EXYNOS4_CLKDIV_LEFTBUS EXYNOS_CLKREG(0x04500)
22#define EXYNOS4_CLKDIV_STAT_LEFTBUS EXYNOS_CLKREG(0x04600)
23#define EXYNOS4_CLKGATE_IP_LEFTBUS EXYNOS_CLKREG(0x04800)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090024
Kukjin Kima8550392012-03-09 14:19:10 -080025#define EXYNOS4_CLKDIV_RIGHTBUS EXYNOS_CLKREG(0x08500)
26#define EXYNOS4_CLKDIV_STAT_RIGHTBUS EXYNOS_CLKREG(0x08600)
27#define EXYNOS4_CLKGATE_IP_RIGHTBUS EXYNOS_CLKREG(0x08800)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090028
Kukjin Kima8550392012-03-09 14:19:10 -080029#define EXYNOS4_EPLL_LOCK EXYNOS_CLKREG(0x0C010)
30#define EXYNOS4_VPLL_LOCK EXYNOS_CLKREG(0x0C020)
Jaecheol Lee56c03d92011-07-18 19:25:13 +090031
Kukjin Kima8550392012-03-09 14:19:10 -080032#define EXYNOS4_EPLL_CON0 EXYNOS_CLKREG(0x0C110)
33#define EXYNOS4_EPLL_CON1 EXYNOS_CLKREG(0x0C114)
34#define EXYNOS4_VPLL_CON0 EXYNOS_CLKREG(0x0C120)
35#define EXYNOS4_VPLL_CON1 EXYNOS_CLKREG(0x0C124)
Changhwan Younc8bef142010-07-27 17:52:39 +090036
Kukjin Kima8550392012-03-09 14:19:10 -080037#define EXYNOS4_CLKSRC_TOP0 EXYNOS_CLKREG(0x0C210)
38#define EXYNOS4_CLKSRC_TOP1 EXYNOS_CLKREG(0x0C214)
39#define EXYNOS4_CLKSRC_CAM EXYNOS_CLKREG(0x0C220)
40#define EXYNOS4_CLKSRC_TV EXYNOS_CLKREG(0x0C224)
41#define EXYNOS4_CLKSRC_MFC EXYNOS_CLKREG(0x0C228)
42#define EXYNOS4_CLKSRC_G3D EXYNOS_CLKREG(0x0C22C)
43#define EXYNOS4_CLKSRC_IMAGE EXYNOS_CLKREG(0x0C230)
44#define EXYNOS4_CLKSRC_LCD0 EXYNOS_CLKREG(0x0C234)
45#define EXYNOS4_CLKSRC_MAUDIO EXYNOS_CLKREG(0x0C23C)
46#define EXYNOS4_CLKSRC_FSYS EXYNOS_CLKREG(0x0C240)
47#define EXYNOS4_CLKSRC_PERIL0 EXYNOS_CLKREG(0x0C250)
48#define EXYNOS4_CLKSRC_PERIL1 EXYNOS_CLKREG(0x0C254)
Changhwan Younc8bef142010-07-27 17:52:39 +090049
Kukjin Kima8550392012-03-09 14:19:10 -080050#define EXYNOS4_CLKSRC_MASK_TOP EXYNOS_CLKREG(0x0C310)
51#define EXYNOS4_CLKSRC_MASK_CAM EXYNOS_CLKREG(0x0C320)
52#define EXYNOS4_CLKSRC_MASK_TV EXYNOS_CLKREG(0x0C324)
53#define EXYNOS4_CLKSRC_MASK_LCD0 EXYNOS_CLKREG(0x0C334)
54#define EXYNOS4_CLKSRC_MASK_MAUDIO EXYNOS_CLKREG(0x0C33C)
55#define EXYNOS4_CLKSRC_MASK_FSYS EXYNOS_CLKREG(0x0C340)
56#define EXYNOS4_CLKSRC_MASK_PERIL0 EXYNOS_CLKREG(0x0C350)
57#define EXYNOS4_CLKSRC_MASK_PERIL1 EXYNOS_CLKREG(0x0C354)
Kukjin Kim2bc02c02011-08-24 17:25:09 +090058
Kukjin Kima8550392012-03-09 14:19:10 -080059#define EXYNOS4_CLKDIV_TOP EXYNOS_CLKREG(0x0C510)
60#define EXYNOS4_CLKDIV_CAM EXYNOS_CLKREG(0x0C520)
61#define EXYNOS4_CLKDIV_TV EXYNOS_CLKREG(0x0C524)
62#define EXYNOS4_CLKDIV_MFC EXYNOS_CLKREG(0x0C528)
63#define EXYNOS4_CLKDIV_G3D EXYNOS_CLKREG(0x0C52C)
64#define EXYNOS4_CLKDIV_IMAGE EXYNOS_CLKREG(0x0C530)
65#define EXYNOS4_CLKDIV_LCD0 EXYNOS_CLKREG(0x0C534)
66#define EXYNOS4_CLKDIV_MAUDIO EXYNOS_CLKREG(0x0C53C)
67#define EXYNOS4_CLKDIV_FSYS0 EXYNOS_CLKREG(0x0C540)
68#define EXYNOS4_CLKDIV_FSYS1 EXYNOS_CLKREG(0x0C544)
69#define EXYNOS4_CLKDIV_FSYS2 EXYNOS_CLKREG(0x0C548)
70#define EXYNOS4_CLKDIV_FSYS3 EXYNOS_CLKREG(0x0C54C)
71#define EXYNOS4_CLKDIV_PERIL0 EXYNOS_CLKREG(0x0C550)
72#define EXYNOS4_CLKDIV_PERIL1 EXYNOS_CLKREG(0x0C554)
73#define EXYNOS4_CLKDIV_PERIL2 EXYNOS_CLKREG(0x0C558)
74#define EXYNOS4_CLKDIV_PERIL3 EXYNOS_CLKREG(0x0C55C)
75#define EXYNOS4_CLKDIV_PERIL4 EXYNOS_CLKREG(0x0C560)
76#define EXYNOS4_CLKDIV_PERIL5 EXYNOS_CLKREG(0x0C564)
77#define EXYNOS4_CLKDIV2_RATIO EXYNOS_CLKREG(0x0C580)
Changhwan Younc8bef142010-07-27 17:52:39 +090078
Kukjin Kima8550392012-03-09 14:19:10 -080079#define EXYNOS4_CLKDIV_STAT_TOP EXYNOS_CLKREG(0x0C610)
MyungJoo Ham44b2cef2011-12-14 20:12:46 +090080#define EXYNOS4_CLKDIV_STAT_MFC EXYNOS_CLKREG(0x0C628)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090081
Kukjin Kima8550392012-03-09 14:19:10 -080082#define EXYNOS4_CLKGATE_SCLKCAM EXYNOS_CLKREG(0x0C820)
83#define EXYNOS4_CLKGATE_IP_CAM EXYNOS_CLKREG(0x0C920)
84#define EXYNOS4_CLKGATE_IP_TV EXYNOS_CLKREG(0x0C924)
85#define EXYNOS4_CLKGATE_IP_MFC EXYNOS_CLKREG(0x0C928)
86#define EXYNOS4_CLKGATE_IP_G3D EXYNOS_CLKREG(0x0C92C)
87#define EXYNOS4_CLKGATE_IP_IMAGE (soc_is_exynos4210() ? \
88 EXYNOS_CLKREG(0x0C930) : \
89 EXYNOS_CLKREG(0x04930))
90#define EXYNOS4210_CLKGATE_IP_IMAGE EXYNOS_CLKREG(0x0C930)
91#define EXYNOS4212_CLKGATE_IP_IMAGE EXYNOS_CLKREG(0x04930)
92#define EXYNOS4_CLKGATE_IP_LCD0 EXYNOS_CLKREG(0x0C934)
93#define EXYNOS4_CLKGATE_IP_FSYS EXYNOS_CLKREG(0x0C940)
94#define EXYNOS4_CLKGATE_IP_GPS EXYNOS_CLKREG(0x0C94C)
95#define EXYNOS4_CLKGATE_IP_PERIL EXYNOS_CLKREG(0x0C950)
96#define EXYNOS4_CLKGATE_IP_PERIR (soc_is_exynos4210() ? \
97 EXYNOS_CLKREG(0x0C960) : \
98 EXYNOS_CLKREG(0x08960))
99#define EXYNOS4210_CLKGATE_IP_PERIR EXYNOS_CLKREG(0x0C960)
100#define EXYNOS4212_CLKGATE_IP_PERIR EXYNOS_CLKREG(0x08960)
101#define EXYNOS4_CLKGATE_BLOCK EXYNOS_CLKREG(0x0C970)
Changhwan Younc8bef142010-07-27 17:52:39 +0900102
Kukjin Kima8550392012-03-09 14:19:10 -0800103#define EXYNOS4_CLKSRC_MASK_DMC EXYNOS_CLKREG(0x10300)
104#define EXYNOS4_CLKSRC_DMC EXYNOS_CLKREG(0x10200)
105#define EXYNOS4_CLKDIV_DMC0 EXYNOS_CLKREG(0x10500)
106#define EXYNOS4_CLKDIV_DMC1 EXYNOS_CLKREG(0x10504)
107#define EXYNOS4_CLKDIV_STAT_DMC0 EXYNOS_CLKREG(0x10600)
MyungJoo Ham44b2cef2011-12-14 20:12:46 +0900108#define EXYNOS4_CLKDIV_STAT_DMC1 EXYNOS_CLKREG(0x10604)
Kukjin Kima8550392012-03-09 14:19:10 -0800109#define EXYNOS4_CLKGATE_IP_DMC EXYNOS_CLKREG(0x10900)
Changhwan Younc8bef142010-07-27 17:52:39 +0900110
MyungJoo Ham44b2cef2011-12-14 20:12:46 +0900111#define EXYNOS4_DMC_PAUSE_CTRL EXYNOS_CLKREG(0x11094)
112#define EXYNOS4_DMC_PAUSE_ENABLE (1 << 0)
113
Kukjin Kima8550392012-03-09 14:19:10 -0800114#define EXYNOS4_APLL_LOCK EXYNOS_CLKREG(0x14000)
115#define EXYNOS4_MPLL_LOCK (soc_is_exynos4210() ? \
116 EXYNOS_CLKREG(0x14004) : \
117 EXYNOS_CLKREG(0x10008))
118#define EXYNOS4_APLL_CON0 EXYNOS_CLKREG(0x14100)
119#define EXYNOS4_APLL_CON1 EXYNOS_CLKREG(0x14104)
120#define EXYNOS4_MPLL_CON0 (soc_is_exynos4210() ? \
121 EXYNOS_CLKREG(0x14108) : \
122 EXYNOS_CLKREG(0x10108))
123#define EXYNOS4_MPLL_CON1 (soc_is_exynos4210() ? \
124 EXYNOS_CLKREG(0x1410C) : \
125 EXYNOS_CLKREG(0x1010C))
Changhwan Younc8bef142010-07-27 17:52:39 +0900126
Kukjin Kima8550392012-03-09 14:19:10 -0800127#define EXYNOS4_CLKSRC_CPU EXYNOS_CLKREG(0x14200)
128#define EXYNOS4_CLKMUX_STATCPU EXYNOS_CLKREG(0x14400)
Changhwan Younc8bef142010-07-27 17:52:39 +0900129
Kukjin Kima8550392012-03-09 14:19:10 -0800130#define EXYNOS4_CLKDIV_CPU EXYNOS_CLKREG(0x14500)
131#define EXYNOS4_CLKDIV_CPU1 EXYNOS_CLKREG(0x14504)
132#define EXYNOS4_CLKDIV_STATCPU EXYNOS_CLKREG(0x14600)
133#define EXYNOS4_CLKDIV_STATCPU1 EXYNOS_CLKREG(0x14604)
Changhwan Younc8bef142010-07-27 17:52:39 +0900134
Kukjin Kima8550392012-03-09 14:19:10 -0800135#define EXYNOS4_CLKGATE_SCLKCPU EXYNOS_CLKREG(0x14800)
136#define EXYNOS4_CLKGATE_IP_CPU EXYNOS_CLKREG(0x14900)
Changhwan Younc8bef142010-07-27 17:52:39 +0900137
Kukjin Kima8550392012-03-09 14:19:10 -0800138#define EXYNOS4_APLL_LOCKTIME (0x1C20) /* 300us */
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900139
Kukjin Kima8550392012-03-09 14:19:10 -0800140#define EXYNOS4_APLLCON0_ENABLE_SHIFT (31)
141#define EXYNOS4_APLLCON0_LOCKED_SHIFT (29)
142#define EXYNOS4_APLL_VAL_1000 ((250 << 16) | (6 << 8) | 1)
143#define EXYNOS4_APLL_VAL_800 ((200 << 16) | (6 << 8) | 1)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900144
Kukjin Kima8550392012-03-09 14:19:10 -0800145#define EXYNOS4_EPLLCON0_ENABLE_SHIFT (31)
146#define EXYNOS4_EPLLCON0_LOCKED_SHIFT (29)
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900147
Kukjin Kima8550392012-03-09 14:19:10 -0800148#define EXYNOS4_VPLLCON0_ENABLE_SHIFT (31)
149#define EXYNOS4_VPLLCON0_LOCKED_SHIFT (29)
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900150
Kukjin Kima8550392012-03-09 14:19:10 -0800151#define EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT (16)
152#define EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK (0x7 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900153
Kukjin Kima8550392012-03-09 14:19:10 -0800154#define EXYNOS4_CLKDIV_CPU0_CORE_SHIFT (0)
155#define EXYNOS4_CLKDIV_CPU0_CORE_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_CORE_SHIFT)
156#define EXYNOS4_CLKDIV_CPU0_COREM0_SHIFT (4)
157#define EXYNOS4_CLKDIV_CPU0_COREM0_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_COREM0_SHIFT)
158#define EXYNOS4_CLKDIV_CPU0_COREM1_SHIFT (8)
159#define EXYNOS4_CLKDIV_CPU0_COREM1_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_COREM1_SHIFT)
160#define EXYNOS4_CLKDIV_CPU0_PERIPH_SHIFT (12)
161#define EXYNOS4_CLKDIV_CPU0_PERIPH_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_PERIPH_SHIFT)
162#define EXYNOS4_CLKDIV_CPU0_ATB_SHIFT (16)
163#define EXYNOS4_CLKDIV_CPU0_ATB_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_ATB_SHIFT)
164#define EXYNOS4_CLKDIV_CPU0_PCLKDBG_SHIFT (20)
165#define EXYNOS4_CLKDIV_CPU0_PCLKDBG_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_PCLKDBG_SHIFT)
166#define EXYNOS4_CLKDIV_CPU0_APLL_SHIFT (24)
167#define EXYNOS4_CLKDIV_CPU0_APLL_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_APLL_SHIFT)
Jaecheol Leed074de82012-02-02 12:31:01 +0900168#define EXYNOS4_CLKDIV_CPU0_CORE2_SHIFT 28
169#define EXYNOS4_CLKDIV_CPU0_CORE2_MASK (0x7 << EXYNOS4_CLKDIV_CPU0_CORE2_SHIFT)
170
171#define EXYNOS4_CLKDIV_CPU1_COPY_SHIFT 0
172#define EXYNOS4_CLKDIV_CPU1_COPY_MASK (0x7 << EXYNOS4_CLKDIV_CPU1_COPY_SHIFT)
173#define EXYNOS4_CLKDIV_CPU1_HPM_SHIFT 4
174#define EXYNOS4_CLKDIV_CPU1_HPM_MASK (0x7 << EXYNOS4_CLKDIV_CPU1_HPM_SHIFT)
175#define EXYNOS4_CLKDIV_CPU1_CORES_SHIFT 8
176#define EXYNOS4_CLKDIV_CPU1_CORES_MASK (0x7 << EXYNOS4_CLKDIV_CPU1_CORES_SHIFT)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900177
Kukjin Kima8550392012-03-09 14:19:10 -0800178#define EXYNOS4_CLKDIV_DMC0_ACP_SHIFT (0)
179#define EXYNOS4_CLKDIV_DMC0_ACP_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_ACP_SHIFT)
180#define EXYNOS4_CLKDIV_DMC0_ACPPCLK_SHIFT (4)
181#define EXYNOS4_CLKDIV_DMC0_ACPPCLK_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_ACPPCLK_SHIFT)
182#define EXYNOS4_CLKDIV_DMC0_DPHY_SHIFT (8)
183#define EXYNOS4_CLKDIV_DMC0_DPHY_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_DPHY_SHIFT)
184#define EXYNOS4_CLKDIV_DMC0_DMC_SHIFT (12)
185#define EXYNOS4_CLKDIV_DMC0_DMC_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_DMC_SHIFT)
186#define EXYNOS4_CLKDIV_DMC0_DMCD_SHIFT (16)
187#define EXYNOS4_CLKDIV_DMC0_DMCD_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_DMCD_SHIFT)
188#define EXYNOS4_CLKDIV_DMC0_DMCP_SHIFT (20)
189#define EXYNOS4_CLKDIV_DMC0_DMCP_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_DMCP_SHIFT)
190#define EXYNOS4_CLKDIV_DMC0_COPY2_SHIFT (24)
191#define EXYNOS4_CLKDIV_DMC0_COPY2_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_COPY2_SHIFT)
192#define EXYNOS4_CLKDIV_DMC0_CORETI_SHIFT (28)
193#define EXYNOS4_CLKDIV_DMC0_CORETI_MASK (0x7 << EXYNOS4_CLKDIV_DMC0_CORETI_SHIFT)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900194
MyungJoo Ham44b2cef2011-12-14 20:12:46 +0900195#define EXYNOS4_CLKDIV_DMC1_G2D_ACP_SHIFT (0)
196#define EXYNOS4_CLKDIV_DMC1_G2D_ACP_MASK (0xf << EXYNOS4_CLKDIV_DMC1_G2D_ACP_SHIFT)
197#define EXYNOS4_CLKDIV_DMC1_C2C_SHIFT (4)
198#define EXYNOS4_CLKDIV_DMC1_C2C_MASK (0x7 << EXYNOS4_CLKDIV_DMC1_C2C_SHIFT)
199#define EXYNOS4_CLKDIV_DMC1_PWI_SHIFT (8)
200#define EXYNOS4_CLKDIV_DMC1_PWI_MASK (0xf << EXYNOS4_CLKDIV_DMC1_PWI_SHIFT)
201#define EXYNOS4_CLKDIV_DMC1_C2CACLK_SHIFT (12)
202#define EXYNOS4_CLKDIV_DMC1_C2CACLK_MASK (0x7 << EXYNOS4_CLKDIV_DMC1_C2CACLK_SHIFT)
203#define EXYNOS4_CLKDIV_DMC1_DVSEM_SHIFT (16)
204#define EXYNOS4_CLKDIV_DMC1_DVSEM_MASK (0x7f << EXYNOS4_CLKDIV_DMC1_DVSEM_SHIFT)
205#define EXYNOS4_CLKDIV_DMC1_DPM_SHIFT (24)
206#define EXYNOS4_CLKDIV_DMC1_DPM_MASK (0x7f << EXYNOS4_CLKDIV_DMC1_DPM_SHIFT)
207
208#define EXYNOS4_CLKDIV_MFC_SHIFT (0)
209#define EXYNOS4_CLKDIV_MFC_MASK (0x7 << EXYNOS4_CLKDIV_MFC_SHIFT)
210
Kukjin Kima8550392012-03-09 14:19:10 -0800211#define EXYNOS4_CLKDIV_TOP_ACLK200_SHIFT (0)
212#define EXYNOS4_CLKDIV_TOP_ACLK200_MASK (0x7 << EXYNOS4_CLKDIV_TOP_ACLK200_SHIFT)
213#define EXYNOS4_CLKDIV_TOP_ACLK100_SHIFT (4)
214#define EXYNOS4_CLKDIV_TOP_ACLK100_MASK (0xF << EXYNOS4_CLKDIV_TOP_ACLK100_SHIFT)
215#define EXYNOS4_CLKDIV_TOP_ACLK160_SHIFT (8)
216#define EXYNOS4_CLKDIV_TOP_ACLK160_MASK (0x7 << EXYNOS4_CLKDIV_TOP_ACLK160_SHIFT)
217#define EXYNOS4_CLKDIV_TOP_ACLK133_SHIFT (12)
218#define EXYNOS4_CLKDIV_TOP_ACLK133_MASK (0x7 << EXYNOS4_CLKDIV_TOP_ACLK133_SHIFT)
219#define EXYNOS4_CLKDIV_TOP_ONENAND_SHIFT (16)
220#define EXYNOS4_CLKDIV_TOP_ONENAND_MASK (0x7 << EXYNOS4_CLKDIV_TOP_ONENAND_SHIFT)
MyungJoo Ham44b2cef2011-12-14 20:12:46 +0900221#define EXYNOS4_CLKDIV_TOP_ACLK266_GPS_SHIFT (20)
222#define EXYNOS4_CLKDIV_TOP_ACLK266_GPS_MASK (0x7 << EXYNOS4_CLKDIV_TOP_ACLK266_GPS_SHIFT)
223#define EXYNOS4_CLKDIV_TOP_ACLK400_MCUISP_SHIFT (24)
224#define EXYNOS4_CLKDIV_TOP_ACLK400_MCUISP_MASK (0x7 << EXYNOS4_CLKDIV_TOP_ACLK400_MCUISP_SHIFT)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900225
Kukjin Kima8550392012-03-09 14:19:10 -0800226#define EXYNOS4_CLKDIV_BUS_GDLR_SHIFT (0)
227#define EXYNOS4_CLKDIV_BUS_GDLR_MASK (0x7 << EXYNOS4_CLKDIV_BUS_GDLR_SHIFT)
228#define EXYNOS4_CLKDIV_BUS_GPLR_SHIFT (4)
229#define EXYNOS4_CLKDIV_BUS_GPLR_MASK (0x7 << EXYNOS4_CLKDIV_BUS_GPLR_SHIFT)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900230
MyungJoo Ham44b2cef2011-12-14 20:12:46 +0900231#define EXYNOS4_CLKDIV_CAM_FIMC0_SHIFT (0)
232#define EXYNOS4_CLKDIV_CAM_FIMC0_MASK (0xf << EXYNOS4_CLKDIV_CAM_FIMC0_SHIFT)
233#define EXYNOS4_CLKDIV_CAM_FIMC1_SHIFT (4)
234#define EXYNOS4_CLKDIV_CAM_FIMC1_MASK (0xf << EXYNOS4_CLKDIV_CAM_FIMC1_SHIFT)
235#define EXYNOS4_CLKDIV_CAM_FIMC2_SHIFT (8)
236#define EXYNOS4_CLKDIV_CAM_FIMC2_MASK (0xf << EXYNOS4_CLKDIV_CAM_FIMC2_SHIFT)
237#define EXYNOS4_CLKDIV_CAM_FIMC3_SHIFT (12)
238#define EXYNOS4_CLKDIV_CAM_FIMC3_MASK (0xf << EXYNOS4_CLKDIV_CAM_FIMC3_SHIFT)
239
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900240/* Only for EXYNOS4210 */
241
Kukjin Kima8550392012-03-09 14:19:10 -0800242#define EXYNOS4210_CLKSRC_LCD1 EXYNOS_CLKREG(0x0C238)
243#define EXYNOS4210_CLKSRC_MASK_LCD1 EXYNOS_CLKREG(0x0C338)
244#define EXYNOS4210_CLKDIV_LCD1 EXYNOS_CLKREG(0x0C538)
245#define EXYNOS4210_CLKGATE_IP_LCD1 EXYNOS_CLKREG(0x0C938)
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900246
MyungJoo Ham44b2cef2011-12-14 20:12:46 +0900247/* Only for EXYNOS4212 */
248
249#define EXYNOS4_CLKDIV_CAM1 EXYNOS_CLKREG(0x0C568)
250
251#define EXYNOS4_CLKDIV_STAT_CAM1 EXYNOS_CLKREG(0x0C668)
252
253#define EXYNOS4_CLKDIV_CAM1_JPEG_SHIFT (0)
254#define EXYNOS4_CLKDIV_CAM1_JPEG_MASK (0xf << EXYNOS4_CLKDIV_CAM1_JPEG_SHIFT)
255
Sylwester Nawrocki1d45ac42011-03-10 21:53:40 +0900256/* Compatibility defines and inclusion */
257
258#include <mach/regs-pmu.h>
Seungwhan Yound4b34c62010-10-14 10:39:08 +0900259
Kukjin Kima8550392012-03-09 14:19:10 -0800260#define S5P_EPLL_CON EXYNOS4_EPLL_CON0
Seungwhan Yound4b34c62010-10-14 10:39:08 +0900261
Changhwan Younc8bef142010-07-27 17:52:39 +0900262#endif /* __ASM_ARCH_REGS_CLOCK_H */