blob: d383f71b48671996755a39f7e6c2a227ac916c1a [file] [log] [blame]
Kevin Hilman6f88e9b2010-07-26 16:34:31 -06001/*
2 * pm.c - Common OMAP2+ power management-related code
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/err.h>
Thara Gopinath1482d8b2010-05-29 22:02:25 +053016#include <linux/opp.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040017#include <linux/export.h>
Paul Walmsley14164082012-02-02 02:30:50 -070018#include <linux/suspend.h>
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060019
20#include <plat/omap-pm.h>
21#include <plat/omap_device.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010022#include "common.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060023
Paul Walmsley14164082012-02-02 02:30:50 -070024#include "prcm-common.h"
Paul Walmsleye1d6f472011-02-25 15:54:33 -070025#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070026#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070027#include "clockdomain.h"
Thara Gopinath0c0a5d62010-05-29 22:02:23 +053028#include "pm.h"
Kevin Hilman46232a32011-11-23 14:43:01 -080029#include "twl-common.h"
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053030
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060031static struct omap_device_pm_latency *pm_lats;
32
Paul Walmsley14164082012-02-02 02:30:50 -070033/*
34 * omap_pm_suspend: points to a function that does the SoC-specific
35 * suspend work
36 */
37int (*omap_pm_suspend)(void);
38
Kevin Hilman9cf793f2012-02-20 09:43:30 -080039static int __init _init_omap_device(char *name)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060040{
41 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -070042 struct platform_device *pdev;
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060043
44 oh = omap_hwmod_lookup(name);
45 if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
46 __func__, name))
47 return -ENODEV;
48
Kevin Hilman3528c582011-07-21 13:48:45 -070049 pdev = omap_device_build(oh->name, 0, oh, NULL, 0, pm_lats, 0, false);
50 if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060051 __func__, name))
52 return -ENODEV;
53
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060054 return 0;
55}
56
57/*
58 * Build omap_devices for processors and bus.
59 */
60static void omap2_init_processor_devices(void)
61{
Benoit Cousson766e7af2011-08-16 15:03:59 +020062 _init_omap_device("mpu");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053063 if (omap3_has_iva())
Benoit Cousson766e7af2011-08-16 15:03:59 +020064 _init_omap_device("iva");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053065
Benoit Coussoncbf27662010-08-05 15:22:35 +020066 if (cpu_is_omap44xx()) {
Benoit Cousson766e7af2011-08-16 15:03:59 +020067 _init_omap_device("l3_main_1");
68 _init_omap_device("dsp");
69 _init_omap_device("iva");
Benoit Coussoncbf27662010-08-05 15:22:35 +020070 } else {
Benoit Cousson766e7af2011-08-16 15:03:59 +020071 _init_omap_device("l3_main");
Benoit Coussoncbf27662010-08-05 15:22:35 +020072 }
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060073}
74
Rajendra Nayak71a488d2010-12-21 22:37:27 -070075/* Types of sleep_switch used in omap_set_pwrdm_state */
76#define FORCEWAKEUP_SWITCH 0
77#define LOWPOWERSTATE_SWITCH 1
78
Paul Walmsley92206fd2012-02-02 02:38:50 -070079int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
80{
81 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
82 clkdm_allow_idle(clkdm);
83 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
84 atomic_read(&clkdm->usecount) == 0)
85 clkdm_sleep(clkdm);
86 return 0;
87}
88
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053089/*
90 * This sets pwrdm state (other than mpu & core. Currently only ON &
Rajendra Nayak33de32b2010-12-21 22:37:28 -070091 * RET are supported.
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053092 */
Paul Walmsleye68e80932012-01-30 02:47:24 -070093int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053094{
Paul Walmsleye68e80932012-01-30 02:47:24 -070095 u8 curr_pwrst, next_pwrst;
96 int sleep_switch = -1, ret = 0, hwsup = 0;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053097
Paul Walmsleye68e80932012-01-30 02:47:24 -070098 if (!pwrdm || IS_ERR(pwrdm))
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053099 return -EINVAL;
100
Paul Walmsleye68e80932012-01-30 02:47:24 -0700101 while (!(pwrdm->pwrsts & (1 << pwrst))) {
102 if (pwrst == PWRDM_POWER_OFF)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530103 return ret;
Paul Walmsleye68e80932012-01-30 02:47:24 -0700104 pwrst--;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530105 }
106
Paul Walmsleye68e80932012-01-30 02:47:24 -0700107 next_pwrst = pwrdm_read_next_pwrst(pwrdm);
108 if (next_pwrst == pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530109 return ret;
110
Paul Walmsleye68e80932012-01-30 02:47:24 -0700111 curr_pwrst = pwrdm_read_pwrst(pwrdm);
112 if (curr_pwrst < PWRDM_POWER_ON) {
113 if ((curr_pwrst > pwrst) &&
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700114 (pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
115 sleep_switch = LOWPOWERSTATE_SWITCH;
116 } else {
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600117 hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700118 clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700119 sleep_switch = FORCEWAKEUP_SWITCH;
120 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530121 }
122
Paul Walmsleye68e80932012-01-30 02:47:24 -0700123 ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
124 if (ret)
125 pr_err("%s: unable to set power state of powerdomain: %s\n",
Johan Hovolde9a51902011-08-30 18:48:17 +0200126 __func__, pwrdm->name);
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530127
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700128 switch (sleep_switch) {
129 case FORCEWAKEUP_SWITCH:
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600130 if (hwsup)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700131 clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700132 else
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700133 clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700134 break;
135 case LOWPOWERSTATE_SWITCH:
136 pwrdm_set_lowpwrstchange(pwrdm);
Paul Walmsleye68e80932012-01-30 02:47:24 -0700137 pwrdm_wait_transition(pwrdm);
138 pwrdm_state_switch(pwrdm);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700139 break;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530140 }
141
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530142 return ret;
143}
144
Paul Walmsley14164082012-02-02 02:30:50 -0700145
146
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530147/*
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200148 * This API is to be called during init to set the various voltage
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530149 * domains to the voltage as per the opp table. Typically we boot up
150 * at the nominal voltage. So this function finds out the rate of
151 * the clock associated with the voltage domain, finds out the correct
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200152 * opp entry and sets the voltage domain to the voltage specified
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530153 * in the opp entry
154 */
155static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200156 const char *oh_name)
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530157{
158 struct voltagedomain *voltdm;
159 struct clk *clk;
160 struct opp *opp;
161 unsigned long freq, bootup_volt;
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200162 struct device *dev;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530163
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200164 if (!vdd_name || !clk_name || !oh_name) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200165 pr_err("%s: invalid parameters\n", __func__);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530166 goto exit;
167 }
168
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200169 dev = omap_device_get_by_hwmod_name(oh_name);
170 if (IS_ERR(dev)) {
171 pr_err("%s: Unable to get dev pointer for hwmod %s\n",
172 __func__, oh_name);
173 goto exit;
174 }
175
Kevin Hilman81a60482011-03-16 14:25:45 -0700176 voltdm = voltdm_lookup(vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530177 if (IS_ERR(voltdm)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200178 pr_err("%s: unable to get vdd pointer for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530179 __func__, vdd_name);
180 goto exit;
181 }
182
183 clk = clk_get(NULL, clk_name);
184 if (IS_ERR(clk)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200185 pr_err("%s: unable to get clk %s\n", __func__, clk_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530186 goto exit;
187 }
188
189 freq = clk->rate;
190 clk_put(clk);
191
NeilBrown6369fd42012-01-09 13:14:12 +1100192 rcu_read_lock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530193 opp = opp_find_freq_ceil(dev, &freq);
194 if (IS_ERR(opp)) {
NeilBrown6369fd42012-01-09 13:14:12 +1100195 rcu_read_unlock();
Johan Hovolde9a51902011-08-30 18:48:17 +0200196 pr_err("%s: unable to find boot up OPP for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530197 __func__, vdd_name);
198 goto exit;
199 }
200
201 bootup_volt = opp_get_voltage(opp);
NeilBrown6369fd42012-01-09 13:14:12 +1100202 rcu_read_unlock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530203 if (!bootup_volt) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200204 pr_err("%s: unable to find voltage corresponding "
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530205 "to the bootup OPP for vdd_%s\n", __func__, vdd_name);
206 goto exit;
207 }
208
Kevin Hilman5e5651b2011-04-05 16:27:21 -0700209 voltdm_scale(voltdm, bootup_volt);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530210 return 0;
211
212exit:
Johan Hovolde9a51902011-08-30 18:48:17 +0200213 pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530214 return -EINVAL;
215}
216
Paul Walmsley14164082012-02-02 02:30:50 -0700217#ifdef CONFIG_SUSPEND
218static int omap_pm_enter(suspend_state_t suspend_state)
219{
220 int ret = 0;
221
222 if (!omap_pm_suspend)
223 return -ENOENT; /* XXX doublecheck */
224
225 switch (suspend_state) {
226 case PM_SUSPEND_STANDBY:
227 case PM_SUSPEND_MEM:
228 ret = omap_pm_suspend();
229 break;
230 default:
231 ret = -EINVAL;
232 }
233
234 return ret;
235}
236
237static int omap_pm_begin(suspend_state_t state)
238{
239 disable_hlt();
240 if (cpu_is_omap34xx())
241 omap_prcm_irq_prepare();
242 return 0;
243}
244
245static void omap_pm_end(void)
246{
247 enable_hlt();
248 return;
249}
250
251static void omap_pm_finish(void)
252{
253 if (cpu_is_omap34xx())
254 omap_prcm_irq_complete();
255}
256
257static const struct platform_suspend_ops omap_pm_ops = {
258 .begin = omap_pm_begin,
259 .end = omap_pm_end,
260 .enter = omap_pm_enter,
261 .finish = omap_pm_finish,
262 .valid = suspend_valid_only_mem,
263};
264
265#endif /* CONFIG_SUSPEND */
266
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530267static void __init omap3_init_voltages(void)
268{
269 if (!cpu_is_omap34xx())
270 return;
271
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200272 omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
273 omap2_set_init_voltage("core", "l3_ick", "l3_main");
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530274}
275
Thara Gopinath1376ee12010-05-29 22:02:25 +0530276static void __init omap4_init_voltages(void)
277{
278 if (!cpu_is_omap44xx())
279 return;
280
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200281 omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
282 omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
283 omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
Thara Gopinath1376ee12010-05-29 22:02:25 +0530284}
285
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600286static int __init omap2_common_pm_init(void)
287{
Benoit Cousson476b6792011-08-16 11:49:08 +0200288 if (!of_have_populated_dt())
289 omap2_init_processor_devices();
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600290 omap_pm_if_init();
291
292 return 0;
293}
Thara Gopinath1cbbe372010-12-20 21:17:21 +0530294postcore_initcall(omap2_common_pm_init);
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600295
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530296static int __init omap2_common_pm_late_init(void)
297{
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530298 /* Init the voltage layer */
Kevin Hilman46232a32011-11-23 14:43:01 -0800299 omap_pmic_late_init();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530300 omap_voltage_late_init();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530301
302 /* Initialize the voltages */
303 omap3_init_voltages();
Thara Gopinath1376ee12010-05-29 22:02:25 +0530304 omap4_init_voltages();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530305
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530306 /* Smartreflex device init */
Thara Gopinath0c0a5d62010-05-29 22:02:23 +0530307 omap_devinit_smartreflex();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530308
Paul Walmsley14164082012-02-02 02:30:50 -0700309#ifdef CONFIG_SUSPEND
310 suspend_set_ops(&omap_pm_ops);
311#endif
312
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530313 return 0;
314}
315late_initcall(omap2_common_pm_late_init);