blob: f794b4e08f5f2ff9288e52a712fff4e62c840c4b [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2008 Maarten Maathuis.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
28#include "drm_mode.h"
29#include "drm_crtc_helper.h"
30
31#define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
32#include "nouveau_reg.h"
33#include "nouveau_drv.h"
34#include "nouveau_hw.h"
35#include "nouveau_encoder.h"
36#include "nouveau_crtc.h"
37#include "nouveau_fb.h"
38#include "nouveau_connector.h"
39#include "nv50_display.h"
40
41static void
42nv50_crtc_lut_load(struct drm_crtc *crtc)
43{
44 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
45 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
46 int i;
47
Maarten Maathuisef2bb502009-12-13 16:53:12 +010048 NV_DEBUG_KMS(crtc->dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +100049
50 for (i = 0; i < 256; i++) {
51 writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0);
52 writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2);
53 writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4);
54 }
55
56 if (nv_crtc->lut.depth == 30) {
57 writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0);
58 writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2);
59 writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4);
60 }
61}
62
63int
64nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked)
65{
66 struct drm_device *dev = nv_crtc->base.dev;
67 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs59c0f572011-02-01 10:24:41 +100068 struct nouveau_channel *evo = nv50_display(dev)->master;
Ben Skeggs6ee73862009-12-11 19:24:15 +100069 int index = nv_crtc->index, ret;
70
Maarten Maathuisef2bb502009-12-13 16:53:12 +010071 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
72 NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked");
Ben Skeggs6ee73862009-12-11 19:24:15 +100073
74 if (blanked) {
75 nv_crtc->cursor.hide(nv_crtc, false);
76
77 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5);
78 if (ret) {
79 NV_ERROR(dev, "no space while blanking crtc\n");
80 return ret;
81 }
82 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
83 OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK);
84 OUT_RING(evo, 0);
85 if (dev_priv->chipset != 0x50) {
86 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
87 OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE);
88 }
89
90 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
91 OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
92 } else {
93 if (nv_crtc->cursor.visible)
94 nv_crtc->cursor.show(nv_crtc, false);
95 else
96 nv_crtc->cursor.hide(nv_crtc, false);
97
98 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8);
99 if (ret) {
100 NV_ERROR(dev, "no space while unblanking crtc\n");
101 return ret;
102 }
103 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
104 OUT_RING(evo, nv_crtc->lut.depth == 8 ?
105 NV50_EVO_CRTC_CLUT_MODE_OFF :
106 NV50_EVO_CRTC_CLUT_MODE_ON);
Ben Skeggs180cc302011-06-07 11:24:14 +1000107 OUT_RING(evo, nv_crtc->lut.nvbo->bo.offset >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000108 if (dev_priv->chipset != 0x50) {
109 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
110 OUT_RING(evo, NvEvoVRAM);
111 }
112
113 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2);
114 OUT_RING(evo, nv_crtc->fb.offset >> 8);
115 OUT_RING(evo, 0);
116 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
117 if (dev_priv->chipset != 0x50)
Ben Skeggs6d869512010-12-08 11:19:30 +1000118 if (nv_crtc->fb.tile_flags == 0x7a00 ||
119 nv_crtc->fb.tile_flags == 0xfe00)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 OUT_RING(evo, NvEvoFB32);
121 else
122 if (nv_crtc->fb.tile_flags == 0x7000)
123 OUT_RING(evo, NvEvoFB16);
124 else
Ben Skeggs6d869512010-12-08 11:19:30 +1000125 OUT_RING(evo, NvEvoVRAM_LP);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 else
Ben Skeggs6d869512010-12-08 11:19:30 +1000127 OUT_RING(evo, NvEvoVRAM_LP);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128 }
129
130 nv_crtc->fb.blanked = blanked;
131 return 0;
132}
133
134static int
135nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update)
136{
137 struct drm_device *dev = nv_crtc->base.dev;
Ben Skeggs59c0f572011-02-01 10:24:41 +1000138 struct nouveau_channel *evo = nv50_display(dev)->master;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 int ret;
140
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100141 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142
143 ret = RING_SPACE(evo, 2 + (update ? 2 : 0));
144 if (ret) {
145 NV_ERROR(dev, "no space while setting dither\n");
146 return ret;
147 }
148
149 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1);
150 if (on)
151 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON);
152 else
153 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF);
154
155 if (update) {
156 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
157 OUT_RING(evo, 0);
158 FIRE_RING(evo);
159 }
160
161 return 0;
162}
163
164struct nouveau_connector *
165nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc)
166{
167 struct drm_device *dev = nv_crtc->base.dev;
168 struct drm_connector *connector;
169 struct drm_crtc *crtc = to_drm_crtc(nv_crtc);
170
171 /* The safest approach is to find an encoder with the right crtc, that
172 * is also linked to a connector. */
173 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
174 if (connector->encoder)
175 if (connector->encoder->crtc == crtc)
176 return nouveau_connector(connector);
177 }
178
179 return NULL;
180}
181
182static int
183nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update)
184{
Ben Skeggsb29caa52011-10-06 13:29:05 +1000185 struct nouveau_connector *nv_connector;
Ben Skeggs549cd872011-10-06 11:51:45 +1000186 struct drm_crtc *crtc = &nv_crtc->base;
187 struct drm_device *dev = crtc->dev;
Ben Skeggs59c0f572011-02-01 10:24:41 +1000188 struct nouveau_channel *evo = nv50_display(dev)->master;
Ben Skeggs549cd872011-10-06 11:51:45 +1000189 struct drm_display_mode *mode = &crtc->mode;
Ben Skeggsb29caa52011-10-06 13:29:05 +1000190 u32 ctrl = 0, oX, oY;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 int ret;
192
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100193 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194
Ben Skeggsb29caa52011-10-06 13:29:05 +1000195 nv_connector = nouveau_crtc_connector_get(nv_crtc);
196 if (!nv_connector || !nv_connector->native_mode) {
197 NV_ERROR(dev, "no native mode, forcing panel scaling\n");
198 scaling_mode = DRM_MODE_SCALE_NONE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000199 }
200
Ben Skeggsb29caa52011-10-06 13:29:05 +1000201 /* start off at the resolution we programmed the crtc for, this
202 * effectively handles NONE/FULL scaling
203 */
204 if (scaling_mode != DRM_MODE_SCALE_NONE) {
205 oX = nv_connector->native_mode->hdisplay;
206 oY = nv_connector->native_mode->vdisplay;
207 } else {
208 oX = mode->hdisplay;
209 oY = mode->vdisplay;
210 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211
Ben Skeggsb29caa52011-10-06 13:29:05 +1000212 /* add overscan compensation if necessary, will keep the aspect
213 * ratio the same as the backend mode unless overridden by the
214 * user setting both hborder and vborder properties.
215 */
216 if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
217 (nv_connector->underscan == UNDERSCAN_AUTO &&
218 nv_connector->edid &&
219 drm_detect_hdmi_monitor(nv_connector->edid)))) {
220 u32 bX = nv_connector->underscan_hborder;
221 u32 bY = nv_connector->underscan_vborder;
222 u32 aspect = (oY << 19) / oX;
223
224 if (bX) {
225 oX -= (bX * 2);
226 if (bY) oY -= (bY * 2);
227 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228 } else {
Ben Skeggsb29caa52011-10-06 13:29:05 +1000229 oX -= (oX >> 4) + 32;
230 if (bY) oY -= (bY * 2);
231 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 }
Ben Skeggsb29caa52011-10-06 13:29:05 +1000233 }
234
235 /* handle CENTER/ASPECT scaling, taking into account the areas
236 * removed already for overscan compensation
237 */
238 switch (scaling_mode) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000239 case DRM_MODE_SCALE_CENTER:
Ben Skeggsb29caa52011-10-06 13:29:05 +1000240 oX = min((u32)mode->hdisplay, oX);
241 oY = min((u32)mode->vdisplay, oY);
242 /* fall-through */
243 case DRM_MODE_SCALE_ASPECT:
244 if (oY < oX) {
245 u32 aspect = (mode->hdisplay << 19) / mode->vdisplay;
246 oX = ((oY * aspect) + (aspect / 2)) >> 19;
247 } else {
248 u32 aspect = (mode->vdisplay << 19) / mode->hdisplay;
249 oY = ((oX * aspect) + (aspect / 2)) >> 19;
250 }
251 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000252 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253 break;
254 }
255
Ben Skeggsb29caa52011-10-06 13:29:05 +1000256 if (mode->hdisplay != oX || mode->vdisplay != oY ||
257 mode->flags & DRM_MODE_FLAG_INTERLACE ||
258 mode->flags & DRM_MODE_FLAG_DBLSCAN)
259 ctrl |= NV50_EVO_CRTC_SCALE_CTRL_ACTIVE;
260
Ben Skeggs549cd872011-10-06 11:51:45 +1000261 ret = RING_SPACE(evo, 5);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000262 if (ret)
263 return ret;
264
Ben Skeggs6ee73862009-12-11 19:24:15 +1000265 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1);
Ben Skeggsb29caa52011-10-06 13:29:05 +1000266 OUT_RING (evo, ctrl);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2);
Ben Skeggsb29caa52011-10-06 13:29:05 +1000268 OUT_RING (evo, oY << 16 | oX);
269 OUT_RING (evo, oY << 16 | oX);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270
271 if (update) {
Ben Skeggs549cd872011-10-06 11:51:45 +1000272 nv50_display_flip_stop(crtc);
Ben Skeggse6e039d2011-10-14 14:35:19 +1000273 nv50_display_sync(dev);
Ben Skeggs549cd872011-10-06 11:51:45 +1000274 nv50_display_flip_next(crtc, crtc->fb, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000275 }
276
277 return 0;
278}
279
280int
281nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk)
282{
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000283 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggse9ebb682010-04-28 14:07:06 +1000284 struct pll_lims pll;
Ben Skeggs5b321652010-09-24 09:17:02 +1000285 uint32_t reg1, reg2;
Ben Skeggse9ebb682010-04-28 14:07:06 +1000286 int ret, N1, M1, N2, M2, P;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000287
Ben Skeggs5b321652010-09-24 09:17:02 +1000288 ret = get_pll_limits(dev, PLL_VPLL0 + head, &pll);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289 if (ret)
290 return ret;
291
Ben Skeggse9ebb682010-04-28 14:07:06 +1000292 if (pll.vco2.maxfreq) {
293 ret = nv50_calc_pll(dev, &pll, pclk, &N1, &M1, &N2, &M2, &P);
294 if (ret <= 0)
295 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000297 NV_DEBUG(dev, "pclk %d out %d NM1 %d %d NM2 %d %d P %d\n",
Ben Skeggse9ebb682010-04-28 14:07:06 +1000298 pclk, ret, N1, M1, N2, M2, P);
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000299
Ben Skeggs5b321652010-09-24 09:17:02 +1000300 reg1 = nv_rd32(dev, pll.reg + 4) & 0xff00ff00;
301 reg2 = nv_rd32(dev, pll.reg + 8) & 0x8000ff00;
302 nv_wr32(dev, pll.reg + 0, 0x10000611);
303 nv_wr32(dev, pll.reg + 4, reg1 | (M1 << 16) | N1);
304 nv_wr32(dev, pll.reg + 8, reg2 | (P << 28) | (M2 << 16) | N2);
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000305 } else
306 if (dev_priv->chipset < NV_C0) {
Ben Skeggs52eba8d2011-04-28 02:34:21 +1000307 ret = nva3_calc_pll(dev, &pll, pclk, &N1, &N2, &M1, &P);
Ben Skeggse9ebb682010-04-28 14:07:06 +1000308 if (ret <= 0)
309 return 0;
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000310
Ben Skeggse9ebb682010-04-28 14:07:06 +1000311 NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
312 pclk, ret, N1, N2, M1, P);
313
Ben Skeggs5b321652010-09-24 09:17:02 +1000314 reg1 = nv_rd32(dev, pll.reg + 4) & 0xffc00000;
315 nv_wr32(dev, pll.reg + 0, 0x50000610);
316 nv_wr32(dev, pll.reg + 4, reg1 | (P << 16) | (M1 << 8) | N1);
317 nv_wr32(dev, pll.reg + 8, N2);
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000318 } else {
Ben Skeggs52eba8d2011-04-28 02:34:21 +1000319 ret = nva3_calc_pll(dev, &pll, pclk, &N1, &N2, &M1, &P);
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000320 if (ret <= 0)
321 return 0;
322
323 NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
324 pclk, ret, N1, N2, M1, P);
325
Ben Skeggs5b321652010-09-24 09:17:02 +1000326 nv_mask(dev, pll.reg + 0x0c, 0x00000000, 0x00000100);
327 nv_wr32(dev, pll.reg + 0x04, (P << 16) | (N1 << 8) | M1);
328 nv_wr32(dev, pll.reg + 0x10, N2 << 16);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 }
330
331 return 0;
332}
333
334static void
335nv50_crtc_destroy(struct drm_crtc *crtc)
336{
Marcin Slusarzdd19e442010-01-30 15:41:00 +0100337 struct drm_device *dev;
338 struct nouveau_crtc *nv_crtc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000339
340 if (!crtc)
341 return;
342
Marcin Slusarzdd19e442010-01-30 15:41:00 +0100343 dev = crtc->dev;
344 nv_crtc = nouveau_crtc(crtc);
345
346 NV_DEBUG_KMS(dev, "\n");
347
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348 drm_crtc_cleanup(&nv_crtc->base);
349
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000350 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000351 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000352 nouveau_bo_unmap(nv_crtc->cursor.nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
354 kfree(nv_crtc->mode);
355 kfree(nv_crtc);
356}
357
358int
359nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
360 uint32_t buffer_handle, uint32_t width, uint32_t height)
361{
362 struct drm_device *dev = crtc->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
364 struct nouveau_bo *cursor = NULL;
365 struct drm_gem_object *gem;
366 int ret = 0, i;
367
Ben Skeggs6ee73862009-12-11 19:24:15 +1000368 if (!buffer_handle) {
369 nv_crtc->cursor.hide(nv_crtc, true);
370 return 0;
371 }
372
Marcin Slusarzb4fa9d02011-05-01 23:49:04 +0200373 if (width != 64 || height != 64)
374 return -EINVAL;
375
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376 gem = drm_gem_object_lookup(dev, file_priv, buffer_handle);
377 if (!gem)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100378 return -ENOENT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379 cursor = nouveau_gem_object(gem);
380
381 ret = nouveau_bo_map(cursor);
382 if (ret)
383 goto out;
384
385 /* The simple will do for now. */
386 for (i = 0; i < 64 * 64; i++)
387 nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i));
388
389 nouveau_bo_unmap(cursor);
390
Ben Skeggs180cc302011-06-07 11:24:14 +1000391 nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.offset);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392 nv_crtc->cursor.show(nv_crtc, true);
393
394out:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000395 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000396 return ret;
397}
398
399int
400nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
401{
402 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
403
404 nv_crtc->cursor.set_pos(nv_crtc, x, y);
405 return 0;
406}
407
408static void
409nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
James Simmons72034252010-08-03 01:33:19 +0100410 uint32_t start, uint32_t size)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000411{
James Simmons72034252010-08-03 01:33:19 +0100412 int end = (start + size > 256) ? 256 : start + size, i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414
James Simmons72034252010-08-03 01:33:19 +0100415 for (i = start; i < end; i++) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000416 nv_crtc->lut.r[i] = r[i];
417 nv_crtc->lut.g[i] = g[i];
418 nv_crtc->lut.b[i] = b[i];
419 }
420
421 /* We need to know the depth before we upload, but it's possible to
422 * get called before a framebuffer is bound. If this is the case,
423 * mark the lut values as dirty by setting depth==0, and it'll be
424 * uploaded on the first mode_set_base()
425 */
426 if (!nv_crtc->base.fb) {
427 nv_crtc->lut.depth = 0;
428 return;
429 }
430
431 nv50_crtc_lut_load(crtc);
432}
433
434static void
435nv50_crtc_save(struct drm_crtc *crtc)
436{
437 NV_ERROR(crtc->dev, "!!\n");
438}
439
440static void
441nv50_crtc_restore(struct drm_crtc *crtc)
442{
443 NV_ERROR(crtc->dev, "!!\n");
444}
445
446static const struct drm_crtc_funcs nv50_crtc_funcs = {
447 .save = nv50_crtc_save,
448 .restore = nv50_crtc_restore,
449 .cursor_set = nv50_crtc_cursor_set,
450 .cursor_move = nv50_crtc_cursor_move,
451 .gamma_set = nv50_crtc_gamma_set,
452 .set_config = drm_crtc_helper_set_config,
Francisco Jerez332b2422010-10-20 23:35:40 +0200453 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454 .destroy = nv50_crtc_destroy,
455};
456
457static void
458nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
459{
460}
461
462static void
463nv50_crtc_prepare(struct drm_crtc *crtc)
464{
465 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
466 struct drm_device *dev = crtc->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100468 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000469
Ben Skeggs1d3fac02011-02-07 14:18:37 +1000470 nv50_display_flip_stop(crtc);
Francisco Jerez1c180fa2010-10-25 03:30:34 +0200471 drm_vblank_pre_modeset(dev, nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472 nv50_crtc_blank(nv_crtc, true);
473}
474
475static void
476nv50_crtc_commit(struct drm_crtc *crtc)
477{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000478 struct drm_device *dev = crtc->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000480
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100481 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000482
483 nv50_crtc_blank(nv_crtc, false);
Francisco Jerez1c180fa2010-10-25 03:30:34 +0200484 drm_vblank_post_modeset(dev, nv_crtc->index);
Ben Skeggse6e039d2011-10-14 14:35:19 +1000485 nv50_display_sync(dev);
Ben Skeggs1d3fac02011-02-07 14:18:37 +1000486 nv50_display_flip_next(crtc, crtc->fb, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000487}
488
489static bool
490nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode,
491 struct drm_display_mode *adjusted_mode)
492{
493 return true;
494}
495
496static int
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500497nv50_crtc_do_mode_set_base(struct drm_crtc *crtc,
498 struct drm_framebuffer *passed_fb,
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000499 int x, int y, bool atomic)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000500{
501 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
502 struct drm_device *dev = nv_crtc->base.dev;
503 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs59c0f572011-02-01 10:24:41 +1000504 struct nouveau_channel *evo = nv50_display(dev)->master;
Emil Velikovffbc5592011-08-21 22:48:12 +0100505 struct drm_framebuffer *drm_fb;
506 struct nouveau_framebuffer *fb;
Ben Skeggs45c4e0a2011-02-09 11:57:45 +1000507 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000508
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100509 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000510
Emil Velikovffbc5592011-08-21 22:48:12 +0100511 /* no fb bound */
512 if (!atomic && !crtc->fb) {
513 NV_DEBUG_KMS(dev, "No FB bound\n");
514 return 0;
515 }
516
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500517 /* If atomic, we want to switch to the fb we were passed, so
518 * now we update pointers to do that. (We don't pin; just
519 * assume we're already pinned and update the base address.)
520 */
521 if (atomic) {
522 drm_fb = passed_fb;
523 fb = nouveau_framebuffer(passed_fb);
Emil Velikovf9ec8f62011-03-19 23:31:53 +0000524 } else {
Emil Velikovffbc5592011-08-21 22:48:12 +0100525 drm_fb = crtc->fb;
526 fb = nouveau_framebuffer(crtc->fb);
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500527 /* If not atomic, we can go ahead and pin, and unpin the
528 * old fb we were passed.
529 */
530 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM);
531 if (ret)
532 return ret;
533
534 if (passed_fb) {
535 struct nouveau_framebuffer *ofb = nouveau_framebuffer(passed_fb);
536 nouveau_bo_unpin(ofb->nvbo);
537 }
538 }
539
Ben Skeggs180cc302011-06-07 11:24:14 +1000540 nv_crtc->fb.offset = fb->nvbo->bo.offset;
Francisco Jerezf13b3262010-10-10 06:01:08 +0200541 nv_crtc->fb.tile_flags = nouveau_bo_tile_layout(fb->nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542 nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8;
543 if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) {
544 ret = RING_SPACE(evo, 2);
545 if (ret)
546 return ret;
547
548 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1);
Ben Skeggs45c4e0a2011-02-09 11:57:45 +1000549 OUT_RING (evo, fb->r_dma);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000550 }
551
552 ret = RING_SPACE(evo, 12);
553 if (ret)
554 return ret;
555
556 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5);
Ben Skeggs45c4e0a2011-02-09 11:57:45 +1000557 OUT_RING (evo, nv_crtc->fb.offset >> 8);
558 OUT_RING (evo, 0);
559 OUT_RING (evo, (drm_fb->height << 16) | drm_fb->width);
560 OUT_RING (evo, fb->r_pitch);
561 OUT_RING (evo, fb->r_format);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000562
563 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1);
Ben Skeggs45c4e0a2011-02-09 11:57:45 +1000564 OUT_RING (evo, fb->base.depth == 8 ?
565 NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000566
567 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1);
Ben Skeggs45c4e0a2011-02-09 11:57:45 +1000568 OUT_RING (evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000569 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1);
Ben Skeggs45c4e0a2011-02-09 11:57:45 +1000570 OUT_RING (evo, (y << 16) | x);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000571
572 if (nv_crtc->lut.depth != fb->base.depth) {
573 nv_crtc->lut.depth = fb->base.depth;
574 nv50_crtc_lut_load(crtc);
575 }
576
Ben Skeggs6ee73862009-12-11 19:24:15 +1000577 return 0;
578}
579
580static int
581nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
582 struct drm_display_mode *adjusted_mode, int x, int y,
583 struct drm_framebuffer *old_fb)
584{
585 struct drm_device *dev = crtc->dev;
Ben Skeggs59c0f572011-02-01 10:24:41 +1000586 struct nouveau_channel *evo = nv50_display(dev)->master;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000587 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
588 struct nouveau_connector *nv_connector = NULL;
589 uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end;
590 uint32_t hunk1, vunk1, vunk2a, vunk2b;
591 int ret;
592
593 /* Find the connector attached to this CRTC */
594 nv_connector = nouveau_crtc_connector_get(nv_crtc);
595
596 *nv_crtc->mode = *adjusted_mode;
597
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100598 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599
600 hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
601 vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
602 hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start;
603 vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start;
604 /* I can't give this a proper name, anyone else can? */
605 hunk1 = adjusted_mode->htotal -
606 adjusted_mode->hsync_start + adjusted_mode->hdisplay;
607 vunk1 = adjusted_mode->vtotal -
608 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
609 /* Another strange value, this time only for interlaced adjusted_modes. */
610 vunk2a = 2 * adjusted_mode->vtotal -
611 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
612 vunk2b = adjusted_mode->vtotal -
613 adjusted_mode->vsync_start + adjusted_mode->vtotal;
614
615 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
616 vsync_dur /= 2;
617 vsync_start_to_end /= 2;
618 vunk1 /= 2;
619 vunk2a /= 2;
620 vunk2b /= 2;
621 /* magic */
622 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) {
623 vsync_start_to_end -= 1;
624 vunk1 -= 1;
625 vunk2a -= 1;
626 vunk2b -= 1;
627 }
628 }
629
630 ret = RING_SPACE(evo, 17);
631 if (ret)
632 return ret;
633
634 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2);
635 OUT_RING(evo, adjusted_mode->clock | 0x800000);
636 OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0);
637
638 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5);
639 OUT_RING(evo, 0);
640 OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal);
641 OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1));
642 OUT_RING(evo, (vsync_start_to_end - 1) << 16 |
643 (hsync_start_to_end - 1));
644 OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1));
645
646 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
647 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1);
648 OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1));
649 } else {
650 OUT_RING(evo, 0);
651 OUT_RING(evo, 0);
652 }
653
654 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1);
655 OUT_RING(evo, 0);
656
657 /* This is the actual resolution of the mode. */
658 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1);
659 OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay);
660 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1);
661 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0));
662
663 nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false);
664 nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false);
665
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000666 return nv50_crtc_do_mode_set_base(crtc, old_fb, x, y, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667}
668
669static int
670nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
671 struct drm_framebuffer *old_fb)
672{
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000673 int ret;
674
Ben Skeggs1d3fac02011-02-07 14:18:37 +1000675 nv50_display_flip_stop(crtc);
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000676 ret = nv50_crtc_do_mode_set_base(crtc, old_fb, x, y, false);
677 if (ret)
678 return ret;
679
Ben Skeggse6e039d2011-10-14 14:35:19 +1000680 ret = nv50_display_sync(crtc->dev);
Ben Skeggs1d3fac02011-02-07 14:18:37 +1000681 if (ret)
682 return ret;
683
684 return nv50_display_flip_next(crtc, crtc->fb, NULL);
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500685}
686
687static int
688nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
689 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500690 int x, int y, enum mode_set_atomic state)
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500691{
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000692 int ret;
693
Ben Skeggs1d3fac02011-02-07 14:18:37 +1000694 nv50_display_flip_stop(crtc);
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000695 ret = nv50_crtc_do_mode_set_base(crtc, fb, x, y, true);
696 if (ret)
697 return ret;
698
Ben Skeggse6e039d2011-10-14 14:35:19 +1000699 return nv50_display_sync(crtc->dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000700}
701
702static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = {
703 .dpms = nv50_crtc_dpms,
704 .prepare = nv50_crtc_prepare,
705 .commit = nv50_crtc_commit,
706 .mode_fixup = nv50_crtc_mode_fixup,
707 .mode_set = nv50_crtc_mode_set,
708 .mode_set_base = nv50_crtc_mode_set_base,
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500709 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000710 .load_lut = nv50_crtc_lut_load,
711};
712
713int
714nv50_crtc_create(struct drm_device *dev, int index)
715{
716 struct nouveau_crtc *nv_crtc = NULL;
717 int ret, i;
718
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100719 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000720
721 nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
722 if (!nv_crtc)
723 return -ENOMEM;
724
725 nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL);
726 if (!nv_crtc->mode) {
727 kfree(nv_crtc);
728 return -ENOMEM;
729 }
730
731 /* Default CLUT parameters, will be activated on the hw upon
732 * first mode set.
733 */
734 for (i = 0; i < 256; i++) {
735 nv_crtc->lut.r[i] = i << 8;
736 nv_crtc->lut.g[i] = i << 8;
737 nv_crtc->lut.b[i] = i << 8;
738 }
739 nv_crtc->lut.depth = 0;
740
Ben Skeggs7375c952011-06-07 14:21:29 +1000741 ret = nouveau_bo_new(dev, 4096, 0x100, TTM_PL_FLAG_VRAM,
Ben Skeggsd550c412011-02-16 08:41:56 +1000742 0, 0x0000, &nv_crtc->lut.nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000743 if (!ret) {
744 ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM);
745 if (!ret)
746 ret = nouveau_bo_map(nv_crtc->lut.nvbo);
747 if (ret)
748 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
749 }
750
751 if (ret) {
752 kfree(nv_crtc->mode);
753 kfree(nv_crtc);
754 return ret;
755 }
756
757 nv_crtc->index = index;
758
759 /* set function pointers */
760 nv_crtc->set_dither = nv50_crtc_set_dither;
761 nv_crtc->set_scale = nv50_crtc_set_scale;
762
763 drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs);
764 drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs);
765 drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
766
Ben Skeggs7375c952011-06-07 14:21:29 +1000767 ret = nouveau_bo_new(dev, 64*64*4, 0x100, TTM_PL_FLAG_VRAM,
Ben Skeggsd550c412011-02-16 08:41:56 +1000768 0, 0x0000, &nv_crtc->cursor.nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769 if (!ret) {
770 ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
771 if (!ret)
772 ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
773 if (ret)
774 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
775 }
776
777 nv50_cursor_init(nv_crtc);
778 return 0;
779}