Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
Justin P. Mattock | 79add62 | 2011-04-04 14:15:29 -0700 | [diff] [blame] | 6 | * Copyright (C) 1996 David S. Miller (davem@davemloft.net) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org |
| 8 | * Carsten Langgaard, carstenl@mips.com |
| 9 | * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved. |
| 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/init.h> |
| 12 | #include <linux/sched.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 13 | #include <linux/smp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/mm.h> |
David Daney | fd062c8 | 2009-05-27 17:47:44 -0700 | [diff] [blame] | 15 | #include <linux/hugetlb.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
| 17 | #include <asm/cpu.h> |
| 18 | #include <asm/bootinfo.h> |
| 19 | #include <asm/mmu_context.h> |
| 20 | #include <asm/pgtable.h> |
| 21 | #include <asm/system.h> |
Ralf Baechle | 3d18c98 | 2011-11-28 16:11:28 +0000 | [diff] [blame] | 22 | #include <asm/tlbmisc.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | |
| 24 | extern void build_tlb_refill_handler(void); |
| 25 | |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 26 | /* |
| 27 | * Make sure all entries differ. If they're not different |
| 28 | * MIPS32 will take revenge ... |
| 29 | */ |
| 30 | #define UNIQUE_ENTRYHI(idx) (CKSEG0 + ((idx) << (PAGE_SHIFT + 1))) |
| 31 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 32 | /* Atomicity and interruptability */ |
| 33 | #ifdef CONFIG_MIPS_MT_SMTC |
| 34 | |
| 35 | #include <asm/smtc.h> |
| 36 | #include <asm/mipsmtregs.h> |
| 37 | |
| 38 | #define ENTER_CRITICAL(flags) \ |
| 39 | { \ |
| 40 | unsigned int mvpflags; \ |
| 41 | local_irq_save(flags);\ |
| 42 | mvpflags = dvpe() |
| 43 | #define EXIT_CRITICAL(flags) \ |
| 44 | evpe(mvpflags); \ |
| 45 | local_irq_restore(flags); \ |
| 46 | } |
| 47 | #else |
| 48 | |
| 49 | #define ENTER_CRITICAL(flags) local_irq_save(flags) |
| 50 | #define EXIT_CRITICAL(flags) local_irq_restore(flags) |
| 51 | |
| 52 | #endif /* CONFIG_MIPS_MT_SMTC */ |
| 53 | |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 54 | #if defined(CONFIG_CPU_LOONGSON2) |
| 55 | /* |
| 56 | * LOONGSON2 has a 4 entry itlb which is a subset of dtlb, |
| 57 | * unfortrunately, itlb is not totally transparent to software. |
| 58 | */ |
| 59 | #define FLUSH_ITLB write_c0_diag(4); |
| 60 | |
| 61 | #define FLUSH_ITLB_VM(vma) { if ((vma)->vm_flags & VM_EXEC) write_c0_diag(4); } |
| 62 | |
| 63 | #else |
| 64 | |
| 65 | #define FLUSH_ITLB |
| 66 | #define FLUSH_ITLB_VM(vma) |
| 67 | |
| 68 | #endif |
| 69 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | void local_flush_tlb_all(void) |
| 71 | { |
| 72 | unsigned long flags; |
| 73 | unsigned long old_ctx; |
| 74 | int entry; |
| 75 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 76 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | /* Save old context and create impossible VPN2 value */ |
| 78 | old_ctx = read_c0_entryhi(); |
| 79 | write_c0_entrylo0(0); |
| 80 | write_c0_entrylo1(0); |
| 81 | |
| 82 | entry = read_c0_wired(); |
| 83 | |
| 84 | /* Blast 'em all away. */ |
| 85 | while (entry < current_cpu_data.tlbsize) { |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 86 | /* Make sure all entries differ. */ |
| 87 | write_c0_entryhi(UNIQUE_ENTRYHI(entry)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | write_c0_index(entry); |
| 89 | mtc0_tlbw_hazard(); |
| 90 | tlb_write_indexed(); |
| 91 | entry++; |
| 92 | } |
| 93 | tlbw_use_hazard(); |
| 94 | write_c0_entryhi(old_ctx); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 95 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 96 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | } |
| 98 | |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 99 | /* All entries common to a mm share an asid. To effectively flush |
| 100 | these entries, we just bump the asid. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | void local_flush_tlb_mm(struct mm_struct *mm) |
| 102 | { |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 103 | int cpu; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 105 | preempt_disable(); |
| 106 | |
| 107 | cpu = smp_processor_id(); |
| 108 | |
| 109 | if (cpu_context(cpu, mm) != 0) { |
| 110 | drop_mmu_context(mm, cpu); |
| 111 | } |
| 112 | |
| 113 | preempt_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | } |
| 115 | |
| 116 | void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, |
| 117 | unsigned long end) |
| 118 | { |
| 119 | struct mm_struct *mm = vma->vm_mm; |
| 120 | int cpu = smp_processor_id(); |
| 121 | |
| 122 | if (cpu_context(cpu, mm) != 0) { |
Greg Ungerer | a5e696e | 2009-05-20 16:12:32 +1000 | [diff] [blame] | 123 | unsigned long size, flags; |
Hillf Danton | f467e4b | 2012-01-11 15:37:13 +0100 | [diff] [blame] | 124 | int huge = is_vm_hugetlb_page(vma); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 126 | ENTER_CRITICAL(flags); |
Hillf Danton | f467e4b | 2012-01-11 15:37:13 +0100 | [diff] [blame] | 127 | if (huge) { |
| 128 | start = round_down(start, HPAGE_SIZE); |
| 129 | end = round_up(end, HPAGE_SIZE); |
| 130 | size = (end - start) >> HPAGE_SHIFT; |
| 131 | } else { |
| 132 | start = round_down(start, PAGE_SIZE << 1); |
| 133 | end = round_up(end, PAGE_SIZE << 1); |
| 134 | size = (end - start) >> (PAGE_SHIFT + 1); |
| 135 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | if (size <= current_cpu_data.tlbsize/2) { |
| 137 | int oldpid = read_c0_entryhi(); |
| 138 | int newpid = cpu_asid(cpu, mm); |
| 139 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | while (start < end) { |
| 141 | int idx; |
| 142 | |
| 143 | write_c0_entryhi(start | newpid); |
Hillf Danton | f467e4b | 2012-01-11 15:37:13 +0100 | [diff] [blame] | 144 | if (huge) |
| 145 | start += HPAGE_SIZE; |
| 146 | else |
| 147 | start += (PAGE_SIZE << 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | mtc0_tlbw_hazard(); |
| 149 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 150 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | idx = read_c0_index(); |
| 152 | write_c0_entrylo0(0); |
| 153 | write_c0_entrylo1(0); |
| 154 | if (idx < 0) |
| 155 | continue; |
| 156 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 157 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | mtc0_tlbw_hazard(); |
| 159 | tlb_write_indexed(); |
| 160 | } |
| 161 | tlbw_use_hazard(); |
| 162 | write_c0_entryhi(oldpid); |
| 163 | } else { |
| 164 | drop_mmu_context(mm, cpu); |
| 165 | } |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 166 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 167 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | } |
| 169 | } |
| 170 | |
| 171 | void local_flush_tlb_kernel_range(unsigned long start, unsigned long end) |
| 172 | { |
Greg Ungerer | a5e696e | 2009-05-20 16:12:32 +1000 | [diff] [blame] | 173 | unsigned long size, flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 175 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT; |
| 177 | size = (size + 1) >> 1; |
| 178 | if (size <= current_cpu_data.tlbsize / 2) { |
| 179 | int pid = read_c0_entryhi(); |
| 180 | |
| 181 | start &= (PAGE_MASK << 1); |
| 182 | end += ((PAGE_SIZE << 1) - 1); |
| 183 | end &= (PAGE_MASK << 1); |
| 184 | |
| 185 | while (start < end) { |
| 186 | int idx; |
| 187 | |
| 188 | write_c0_entryhi(start); |
| 189 | start += (PAGE_SIZE << 1); |
| 190 | mtc0_tlbw_hazard(); |
| 191 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 192 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | idx = read_c0_index(); |
| 194 | write_c0_entrylo0(0); |
| 195 | write_c0_entrylo1(0); |
| 196 | if (idx < 0) |
| 197 | continue; |
| 198 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 199 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | mtc0_tlbw_hazard(); |
| 201 | tlb_write_indexed(); |
| 202 | } |
| 203 | tlbw_use_hazard(); |
| 204 | write_c0_entryhi(pid); |
| 205 | } else { |
| 206 | local_flush_tlb_all(); |
| 207 | } |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 208 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 209 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page) |
| 213 | { |
| 214 | int cpu = smp_processor_id(); |
| 215 | |
| 216 | if (cpu_context(cpu, vma->vm_mm) != 0) { |
| 217 | unsigned long flags; |
| 218 | int oldpid, newpid, idx; |
| 219 | |
| 220 | newpid = cpu_asid(cpu, vma->vm_mm); |
| 221 | page &= (PAGE_MASK << 1); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 222 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | oldpid = read_c0_entryhi(); |
| 224 | write_c0_entryhi(page | newpid); |
| 225 | mtc0_tlbw_hazard(); |
| 226 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 227 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | idx = read_c0_index(); |
| 229 | write_c0_entrylo0(0); |
| 230 | write_c0_entrylo1(0); |
| 231 | if (idx < 0) |
| 232 | goto finish; |
| 233 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 234 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | mtc0_tlbw_hazard(); |
| 236 | tlb_write_indexed(); |
| 237 | tlbw_use_hazard(); |
| 238 | |
| 239 | finish: |
| 240 | write_c0_entryhi(oldpid); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 241 | FLUSH_ITLB_VM(vma); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 242 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | } |
| 244 | } |
| 245 | |
| 246 | /* |
| 247 | * This one is only used for pages with the global bit set so we don't care |
| 248 | * much about the ASID. |
| 249 | */ |
| 250 | void local_flush_tlb_one(unsigned long page) |
| 251 | { |
| 252 | unsigned long flags; |
| 253 | int oldpid, idx; |
| 254 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 255 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | oldpid = read_c0_entryhi(); |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 257 | page &= (PAGE_MASK << 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | write_c0_entryhi(page); |
| 259 | mtc0_tlbw_hazard(); |
| 260 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 261 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | idx = read_c0_index(); |
| 263 | write_c0_entrylo0(0); |
| 264 | write_c0_entrylo1(0); |
| 265 | if (idx >= 0) { |
| 266 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 267 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | mtc0_tlbw_hazard(); |
| 269 | tlb_write_indexed(); |
| 270 | tlbw_use_hazard(); |
| 271 | } |
| 272 | write_c0_entryhi(oldpid); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 273 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 274 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | /* |
| 278 | * We will need multiple versions of update_mmu_cache(), one that just |
| 279 | * updates the TLB with the new pte(s), and another which also checks |
| 280 | * for the R4k "end of page" hardware bug and does the needy. |
| 281 | */ |
| 282 | void __update_tlb(struct vm_area_struct * vma, unsigned long address, pte_t pte) |
| 283 | { |
| 284 | unsigned long flags; |
| 285 | pgd_t *pgdp; |
Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 286 | pud_t *pudp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | pmd_t *pmdp; |
| 288 | pte_t *ptep; |
| 289 | int idx, pid; |
| 290 | |
| 291 | /* |
| 292 | * Handle debugger faulting in for debugee. |
| 293 | */ |
| 294 | if (current->active_mm != vma->vm_mm) |
| 295 | return; |
| 296 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 297 | ENTER_CRITICAL(flags); |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 298 | |
| 299 | pid = read_c0_entryhi() & ASID_MASK; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | address &= (PAGE_MASK << 1); |
| 301 | write_c0_entryhi(address | pid); |
| 302 | pgdp = pgd_offset(vma->vm_mm, address); |
| 303 | mtc0_tlbw_hazard(); |
| 304 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 305 | tlb_probe_hazard(); |
Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 306 | pudp = pud_offset(pgdp, address); |
| 307 | pmdp = pmd_offset(pudp, address); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | idx = read_c0_index(); |
David Daney | fd062c8 | 2009-05-27 17:47:44 -0700 | [diff] [blame] | 309 | #ifdef CONFIG_HUGETLB_PAGE |
| 310 | /* this could be a huge page */ |
| 311 | if (pmd_huge(*pmdp)) { |
| 312 | unsigned long lo; |
| 313 | write_c0_pagemask(PM_HUGE_MASK); |
| 314 | ptep = (pte_t *)pmdp; |
David Daney | 6dd9344 | 2010-02-10 15:12:47 -0800 | [diff] [blame] | 315 | lo = pte_to_entrylo(pte_val(*ptep)); |
David Daney | fd062c8 | 2009-05-27 17:47:44 -0700 | [diff] [blame] | 316 | write_c0_entrylo0(lo); |
| 317 | write_c0_entrylo1(lo + (HPAGE_SIZE >> 7)); |
| 318 | |
| 319 | mtc0_tlbw_hazard(); |
| 320 | if (idx < 0) |
| 321 | tlb_write_random(); |
| 322 | else |
| 323 | tlb_write_indexed(); |
| 324 | write_c0_pagemask(PM_DEFAULT_MASK); |
| 325 | } else |
| 326 | #endif |
| 327 | { |
| 328 | ptep = pte_offset_map(pmdp, address); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | |
Chris Dearman | 962f480 | 2007-09-19 00:46:32 +0100 | [diff] [blame] | 330 | #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) |
David Daney | fd062c8 | 2009-05-27 17:47:44 -0700 | [diff] [blame] | 331 | write_c0_entrylo0(ptep->pte_high); |
| 332 | ptep++; |
| 333 | write_c0_entrylo1(ptep->pte_high); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | #else |
David Daney | 6dd9344 | 2010-02-10 15:12:47 -0800 | [diff] [blame] | 335 | write_c0_entrylo0(pte_to_entrylo(pte_val(*ptep++))); |
| 336 | write_c0_entrylo1(pte_to_entrylo(pte_val(*ptep))); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | #endif |
David Daney | fd062c8 | 2009-05-27 17:47:44 -0700 | [diff] [blame] | 338 | mtc0_tlbw_hazard(); |
| 339 | if (idx < 0) |
| 340 | tlb_write_random(); |
| 341 | else |
| 342 | tlb_write_indexed(); |
| 343 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | tlbw_use_hazard(); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 345 | FLUSH_ITLB_VM(vma); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 346 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | } |
| 348 | |
Manuel Lauss | 694b8c3 | 2011-08-02 19:51:08 +0200 | [diff] [blame] | 349 | void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1, |
| 350 | unsigned long entryhi, unsigned long pagemask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | { |
| 352 | unsigned long flags; |
| 353 | unsigned long wired; |
| 354 | unsigned long old_pagemask; |
| 355 | unsigned long old_ctx; |
| 356 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 357 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | /* Save old context and create impossible VPN2 value */ |
| 359 | old_ctx = read_c0_entryhi(); |
| 360 | old_pagemask = read_c0_pagemask(); |
| 361 | wired = read_c0_wired(); |
| 362 | write_c0_wired(wired + 1); |
| 363 | write_c0_index(wired); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 364 | tlbw_use_hazard(); /* What is the hazard here? */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | write_c0_pagemask(pagemask); |
| 366 | write_c0_entryhi(entryhi); |
| 367 | write_c0_entrylo0(entrylo0); |
| 368 | write_c0_entrylo1(entrylo1); |
| 369 | mtc0_tlbw_hazard(); |
| 370 | tlb_write_indexed(); |
| 371 | tlbw_use_hazard(); |
| 372 | |
| 373 | write_c0_entryhi(old_ctx); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 374 | tlbw_use_hazard(); /* What is the hazard here? */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | write_c0_pagemask(old_pagemask); |
| 376 | local_flush_tlb_all(); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 377 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | } |
| 379 | |
Ralf Baechle | 982f6ff | 2009-09-17 02:25:07 +0200 | [diff] [blame] | 380 | static int __cpuinitdata ntlb; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 381 | static int __init set_ntlb(char *str) |
| 382 | { |
| 383 | get_option(&str, &ntlb); |
| 384 | return 1; |
| 385 | } |
| 386 | |
| 387 | __setup("ntlb=", set_ntlb); |
| 388 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 389 | void __cpuinit tlb_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | /* |
| 392 | * You should never change this register: |
| 393 | * - On R4600 1.7 the tlbp never hits for pages smaller than |
| 394 | * the value in the c0_pagemask register. |
| 395 | * - The entire mm handling assumes the c0_pagemask register to |
Thiemo Seufer | a7c2996 | 2008-02-29 00:43:47 +0000 | [diff] [blame] | 396 | * be set to fixed-size pages. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | write_c0_pagemask(PM_DEFAULT_MASK); |
| 399 | write_c0_wired(0); |
Ralf Baechle | cde15b5 | 2009-01-06 23:07:20 +0000 | [diff] [blame] | 400 | if (current_cpu_type() == CPU_R10000 || |
| 401 | current_cpu_type() == CPU_R12000 || |
| 402 | current_cpu_type() == CPU_R14000) |
| 403 | write_c0_framemask(0); |
David Daney | 6dd9344 | 2010-02-10 15:12:47 -0800 | [diff] [blame] | 404 | |
| 405 | if (kernel_uses_smartmips_rixi) { |
| 406 | /* |
| 407 | * Enable the no read, no exec bits, and enable large virtual |
| 408 | * address. |
| 409 | */ |
| 410 | u32 pg = PG_RIE | PG_XIE; |
| 411 | #ifdef CONFIG_64BIT |
| 412 | pg |= PG_ELPA; |
| 413 | #endif |
| 414 | write_c0_pagegrain(pg); |
| 415 | } |
| 416 | |
Thiemo Seufer | c6281ed | 2006-03-14 14:35:27 +0000 | [diff] [blame] | 417 | /* From this point on the ARC firmware is dead. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | local_flush_tlb_all(); |
| 419 | |
Thiemo Seufer | c6281ed | 2006-03-14 14:35:27 +0000 | [diff] [blame] | 420 | /* Did I tell you that ARC SUCKS? */ |
| 421 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 422 | if (ntlb) { |
| 423 | if (ntlb > 1 && ntlb <= current_cpu_data.tlbsize) { |
| 424 | int wired = current_cpu_data.tlbsize - ntlb; |
| 425 | write_c0_wired(wired); |
| 426 | write_c0_index(wired-1); |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 427 | printk("Restricting TLB to %d entries\n", ntlb); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 428 | } else |
| 429 | printk("Ignoring invalid argument ntlb=%d\n", ntlb); |
| 430 | } |
| 431 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | build_tlb_refill_handler(); |
| 433 | } |