blob: f26b903a8882078e90c049f4f206bf6df65f3fd7 [file] [log] [blame]
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02001/*
2 * linux/include/linux/mmc/sdhci.h - Secure Digital Host Controller Interface
3 *
4 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
10 */
Robert P. J. Day100e9182011-05-27 16:04:03 -040011#ifndef LINUX_MMC_SDHCI_H
12#define LINUX_MMC_SDHCI_H
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013
14#include <linux/scatterlist.h>
15#include <linux/compiler.h>
16#include <linux/types.h>
17#include <linux/io.h>
18#include <linux/mmc/host.h>
Sahitya Tummalab4e84042013-03-10 07:03:17 +053019#include <linux/pm_qos.h>
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020020
Shawn Guo6f9ad6f2011-04-17 00:48:36 +080021struct sdhci_next {
22 unsigned int sg_count;
23 s32 cookie;
24};
25
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020026struct sdhci_host {
27 /* Data set by hardware interface driver */
28 const char *hw_name; /* Hardware bus name */
29
30 unsigned int quirks; /* Deviations from spec. */
31
32/* Controller doesn't honor resets unless we touch the clock register */
33#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
34/* Controller has bad caps bits, but really supports DMA */
35#define SDHCI_QUIRK_FORCE_DMA (1<<1)
36/* Controller doesn't like to be reset when there is no card inserted. */
37#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
38/* Controller doesn't like clearing the power reg before a change */
39#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
40/* Controller has flaky internal state so reset it on each ios change */
41#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
42/* Controller has an unusable DMA engine */
43#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
44/* Controller has an unusable ADMA engine */
45#define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
46/* Controller can only DMA from 32-bit aligned addresses */
47#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
48/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
49#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
50/* Controller can only ADMA chunks that are a multiple of 32 bits */
51#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
52/* Controller needs to be reset after each request to stay stable */
53#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
54/* Controller needs voltage and power writes to happen separately */
55#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
56/* Controller provides an incorrect timeout value for transfers */
57#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
58/* Controller has an issue with buffer bits for small transfers */
59#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
60/* Controller does not provide transfer-complete interrupt when not busy */
61#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
62/* Controller has unreliable card detection */
63#define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
64/* Controller reports inverted write-protect state */
65#define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
66/* Controller has nonstandard clock management */
67#define SDHCI_QUIRK_NONSTANDARD_CLOCK (1<<17)
68/* Controller does not like fast PIO transfers */
69#define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
70/* Controller losing signal/interrupt enable states after reset */
71#define SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET (1<<19)
72/* Controller has to be forced to use block size of 2048 bytes */
73#define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
74/* Controller cannot do multi-block transfers */
75#define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
76/* Controller can only handle 1-bit data transfers */
77#define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
78/* Controller needs 10ms delay between applying power and clock */
79#define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
80/* Controller uses SDCLK instead of TMCLK for data timeouts */
81#define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
82/* Controller reports wrong base clock capability */
83#define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
84/* Controller cannot support End Attribute in NOP ADMA descriptor */
85#define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
86/* Controller is missing device caps. Use caps provided by host */
87#define SDHCI_QUIRK_MISSING_CAPS (1<<27)
88/* Controller uses Auto CMD12 command to stop the transfer */
89#define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
90/* Controller doesn't have HISPD bit field in HI-SPEED SD card */
91#define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
Olof Johansson30652aa2011-01-01 18:37:32 -060092/* Controller treats ADMA descriptors with length 0000h incorrectly */
93#define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
Takashi Iwai82b0e232011-04-21 20:26:38 +020094/* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
95#define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020096
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030097 unsigned int quirks2; /* More deviations from spec. */
98
Adrian Hunter6308d292012-02-07 14:48:54 +020099#define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0)
Venkat Gopalakrishnane9beaa22012-09-17 16:00:15 -0700100/*
101 * Read Transfer Active/ Write Transfer Active may be not
102 * de-asserted after end of transaction. Issue reset for DAT line.
103 */
104#define SDHCI_QUIRK2_RDWR_TX_ACTIVE_EOT (1<<1)
105/*
106 * Slow interrupt clearance at 400KHz may cause
107 * host controller driver interrupt handler to
108 * be called twice.
109 */
110#define SDHCI_QUIRK2_SLOW_INT_CLR (1<<2)
Sahitya Tummalad6a74b02013-02-25 15:50:08 +0530111/* Ignore CMD CRC errors for tuning commands */
112#define SDHCI_QUIRK2_IGNORE_CMDCRC_FOR_TUNING (1<<3)
113
Adrian Hunter6308d292012-02-07 14:48:54 +0200114
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200115 int irq; /* Device IRQ */
116 void __iomem *ioaddr; /* Mapped address */
117
118 const struct sdhci_ops *ops; /* Low level hw interface */
119
120 struct regulator *vmmc; /* Power regulator */
121
122 /* Internal data */
123 struct mmc_host *mmc; /* MMC structure */
124 u64 dma_mask; /* custom DMA mask */
125
126#if defined(CONFIG_LEDS_CLASS) || defined(CONFIG_LEDS_CLASS_MODULE)
127 struct led_classdev led; /* LED control */
128 char led_name[32];
129#endif
130
131 spinlock_t lock; /* Mutex */
132
133 int flags; /* Host attributes */
134#define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
135#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
136#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
137#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
Arindam Nathb513ea22011-05-05 12:19:04 +0530138#define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530139#define SDHCI_NEEDS_RETUNING (1<<5) /* Host needs retuning */
Andrei Warkentine89d4562011-05-23 15:06:37 -0500140#define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500141#define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300142#define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
143#define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */
Girish K S2cd06dc2012-01-06 09:56:39 +0530144#define SDHCI_HS200_NEEDS_TUNING (1<<10) /* HS200 needs tuning */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200145
146 unsigned int version; /* SDHCI spec. version */
147
148 unsigned int max_clk; /* Max possible freq (MHz) */
149 unsigned int timeout_clk; /* Timeout freq (KHz) */
Arindam Nathc3ed3872011-05-05 12:19:06 +0530150 unsigned int clk_mul; /* Clock Muliplier value */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200151
152 unsigned int clock; /* Current clock (MHz) */
153 u8 pwr; /* Current voltage */
154
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300155 bool runtime_suspended; /* Host is runtime suspended */
156
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200157 struct mmc_request *mrq; /* Current request */
158 struct mmc_command *cmd; /* Current command */
159 struct mmc_data *data; /* Current data request */
160 unsigned int data_early:1; /* Data finished before cmd */
161
162 struct sg_mapping_iter sg_miter; /* SG state for PIO */
163 unsigned int blocks; /* remaining PIO blocks */
164
165 int sg_count; /* Mapped sg entries */
166
167 u8 *adma_desc; /* ADMA descriptor table */
168 u8 *align_buffer; /* Bounce buffer */
169
Asutosh Dasc8e8e562013-01-10 21:05:49 +0530170 unsigned int adma_desc_sz; /* ADMA descriptor table size */
171 unsigned int align_buf_sz; /* Bounce buffer size */
172 unsigned int adma_max_desc; /* Max ADMA descriptos (max sg segments) */
173
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200174 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
175 dma_addr_t align_addr; /* Mapped bounce buffer */
176
177 struct tasklet_struct card_tasklet; /* Tasklet structures */
178 struct tasklet_struct finish_tasklet;
179
180 struct timer_list timer; /* Timer for timeouts */
181
182 unsigned int caps; /* Alternative capabilities */
183
Takashi Iwai8f230f42010-12-08 10:04:30 +0100184 unsigned int ocr_avail_sdio; /* OCR bit masks */
185 unsigned int ocr_avail_sd;
186 unsigned int ocr_avail_mmc;
187
Arindam Nathb513ea22011-05-05 12:19:04 +0530188 wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
189 unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
190
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530191 unsigned int tuning_count; /* Timer count for re-tuning */
192 unsigned int tuning_mode; /* Re-tuning mode supported by host */
193#define SDHCI_TUNING_MODE_1 0
194 struct timer_list tuning_timer; /* Timer for tuning */
195
Sahitya Tummalab4e84042013-03-10 07:03:17 +0530196 unsigned int cpu_dma_latency_us;
197 struct pm_qos_request pm_qos_req_dma;
198
Shawn Guo6f9ad6f2011-04-17 00:48:36 +0800199 struct sdhci_next next_data;
200
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200201 unsigned long private[0] ____cacheline_aligned;
202};
Robert P. J. Day100e9182011-05-27 16:04:03 -0400203#endif /* LINUX_MMC_SDHCI_H */