blob: f073dc9af1163c3ea8dbdf9afa2a08c5a5c8cc98 [file] [log] [blame]
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Alex Deucher <alexander.deucher@amd.com>
25 */
26
27#include "drmP.h"
28#include "drm.h"
29#include "radeon_drm.h"
30#include "radeon.h"
31
32#include "evergreend.h"
33#include "evergreen_blit_shaders.h"
Alex Deuchercb92d452011-05-25 16:39:00 -040034#include "cayman_blit_shaders.h"
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040035
36#define DI_PT_RECTLIST 0x11
37#define DI_INDEX_SIZE_16_BIT 0x0
38#define DI_SRC_SEL_AUTO_INDEX 0x2
39
40#define FMT_8 0x1
41#define FMT_5_6_5 0x8
42#define FMT_8_8_8_8 0x1a
43#define COLOR_8 0x1
44#define COLOR_5_6_5 0x8
45#define COLOR_8_8_8_8 0x1a
46
Ilija Hadziceb32d0c2011-10-12 23:29:34 -040047#define RECT_UNIT_H 32
48#define RECT_UNIT_W (RADEON_GPU_PAGE_SIZE / 4 / RECT_UNIT_H)
49#define MAX_RECT_DIM 16384
50
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040051/* emits 17 */
52static void
53set_render_target(struct radeon_device *rdev, int format,
54 int w, int h, u64 gpu_addr)
55{
56 u32 cb_color_info;
57 int pitch, slice;
58
59 h = ALIGN(h, 8);
60 if (h < 8)
61 h = 8;
62
Ilija Hadziceb32d0c2011-10-12 23:29:34 -040063 cb_color_info = ((format << 2) | (1 << 24) | (2 << 8));
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040064 pitch = (w / 8) - 1;
65 slice = ((w * h) / 64) - 1;
66
67 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
68 radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
69 radeon_ring_write(rdev, gpu_addr >> 8);
70 radeon_ring_write(rdev, pitch);
71 radeon_ring_write(rdev, slice);
72 radeon_ring_write(rdev, 0);
73 radeon_ring_write(rdev, cb_color_info);
Ilija Hadziceb32d0c2011-10-12 23:29:34 -040074 radeon_ring_write(rdev, 0);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040075 radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
76 radeon_ring_write(rdev, 0);
77 radeon_ring_write(rdev, 0);
78 radeon_ring_write(rdev, 0);
79 radeon_ring_write(rdev, 0);
80 radeon_ring_write(rdev, 0);
81 radeon_ring_write(rdev, 0);
82 radeon_ring_write(rdev, 0);
83 radeon_ring_write(rdev, 0);
84}
85
86/* emits 5dw */
87static void
88cp_set_surface_sync(struct radeon_device *rdev,
89 u32 sync_type, u32 size,
90 u64 mc_addr)
91{
92 u32 cp_coher_size;
93
94 if (size == 0xffffffff)
95 cp_coher_size = 0xffffffff;
96 else
97 cp_coher_size = ((size + 255) >> 8);
98
99 radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
100 radeon_ring_write(rdev, sync_type);
101 radeon_ring_write(rdev, cp_coher_size);
102 radeon_ring_write(rdev, mc_addr >> 8);
103 radeon_ring_write(rdev, 10); /* poll interval */
104}
105
106/* emits 11dw + 1 surface sync = 16dw */
107static void
108set_shaders(struct radeon_device *rdev)
109{
110 u64 gpu_addr;
111
112 /* VS */
113 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
114 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
115 radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
116 radeon_ring_write(rdev, gpu_addr >> 8);
117 radeon_ring_write(rdev, 2);
118 radeon_ring_write(rdev, 0);
119
120 /* PS */
121 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
122 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
123 radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
124 radeon_ring_write(rdev, gpu_addr >> 8);
125 radeon_ring_write(rdev, 1);
126 radeon_ring_write(rdev, 0);
127 radeon_ring_write(rdev, 2);
128
129 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
130 cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
131}
132
133/* emits 10 + 1 sync (5) = 15 */
134static void
135set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
136{
137 u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
138
139 /* high addr, stride */
140 sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
Alex Deucher0f234f52011-02-13 19:06:33 -0500141#ifdef __BIG_ENDIAN
142 sq_vtx_constant_word2 |= (2 << 30);
143#endif
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400144 /* xyzw swizzles */
145 sq_vtx_constant_word3 = (0 << 3) | (1 << 6) | (2 << 9) | (3 << 12);
146
147 radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
148 radeon_ring_write(rdev, 0x580);
149 radeon_ring_write(rdev, gpu_addr & 0xffffffff);
150 radeon_ring_write(rdev, 48 - 1); /* size */
151 radeon_ring_write(rdev, sq_vtx_constant_word2);
152 radeon_ring_write(rdev, sq_vtx_constant_word3);
153 radeon_ring_write(rdev, 0);
154 radeon_ring_write(rdev, 0);
155 radeon_ring_write(rdev, 0);
156 radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
157
Alex Deuchere719ebd2010-11-22 17:56:33 -0500158 if ((rdev->family == CHIP_CEDAR) ||
Alex Deucherff5b8562011-01-06 21:19:28 -0500159 (rdev->family == CHIP_PALM) ||
Alex Deucherd5c5a722011-05-31 15:42:48 -0400160 (rdev->family == CHIP_SUMO) ||
161 (rdev->family == CHIP_SUMO2) ||
Alex Deucherff5b8562011-01-06 21:19:28 -0500162 (rdev->family == CHIP_CAICOS))
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400163 cp_set_surface_sync(rdev,
164 PACKET3_TC_ACTION_ENA, 48, gpu_addr);
165 else
166 cp_set_surface_sync(rdev,
167 PACKET3_VC_ACTION_ENA, 48, gpu_addr);
168
169}
170
171/* emits 10 */
172static void
173set_tex_resource(struct radeon_device *rdev,
174 int format, int w, int h, int pitch,
175 u64 gpu_addr)
176{
177 u32 sq_tex_resource_word0, sq_tex_resource_word1;
178 u32 sq_tex_resource_word4, sq_tex_resource_word7;
179
180 if (h < 1)
181 h = 1;
182
183 sq_tex_resource_word0 = (1 << 0); /* 2D */
184 sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
185 ((w - 1) << 18));
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400186 sq_tex_resource_word1 = ((h - 1) << 0) | (2 << 28);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400187 /* xyzw swizzles */
188 sq_tex_resource_word4 = (0 << 16) | (1 << 19) | (2 << 22) | (3 << 25);
189
190 sq_tex_resource_word7 = format | (SQ_TEX_VTX_VALID_TEXTURE << 30);
191
192 radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
193 radeon_ring_write(rdev, 0);
194 radeon_ring_write(rdev, sq_tex_resource_word0);
195 radeon_ring_write(rdev, sq_tex_resource_word1);
196 radeon_ring_write(rdev, gpu_addr >> 8);
197 radeon_ring_write(rdev, gpu_addr >> 8);
198 radeon_ring_write(rdev, sq_tex_resource_word4);
199 radeon_ring_write(rdev, 0);
200 radeon_ring_write(rdev, 0);
201 radeon_ring_write(rdev, sq_tex_resource_word7);
202}
203
204/* emits 12 */
205static void
206set_scissors(struct radeon_device *rdev, int x1, int y1,
207 int x2, int y2)
208{
Alex Deucherac10f812011-05-25 01:00:45 -0400209 /* workaround some hw bugs */
210 if (x2 == 0)
211 x1 = 1;
212 if (y2 == 0)
213 y1 = 1;
214 if (rdev->family == CHIP_CAYMAN) {
215 if ((x2 == 1) && (y2 == 1))
216 x2 = 2;
217 }
218
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400219 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
220 radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
221 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
222 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
223
224 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
225 radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
226 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
227 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
228
229 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
230 radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
231 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
232 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
233}
234
235/* emits 10 */
236static void
237draw_auto(struct radeon_device *rdev)
238{
239 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
240 radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
241 radeon_ring_write(rdev, DI_PT_RECTLIST);
242
243 radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
Alex Deucher0f234f52011-02-13 19:06:33 -0500244 radeon_ring_write(rdev,
245#ifdef __BIG_ENDIAN
246 (2 << 2) |
247#endif
248 DI_INDEX_SIZE_16_BIT);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400249
250 radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
251 radeon_ring_write(rdev, 1);
252
253 radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
254 radeon_ring_write(rdev, 3);
255 radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
256
257}
258
Alex Deucherc61d0af2011-07-12 11:53:23 -0400259/* emits 39 */
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400260static void
261set_default_state(struct radeon_device *rdev)
262{
263 u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
264 u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
265 u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
266 int num_ps_gprs, num_vs_gprs, num_temp_gprs;
267 int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
268 int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
269 int num_hs_threads, num_ls_threads;
270 int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
271 int num_hs_stack_entries, num_ls_stack_entries;
Alex Deucher1e644d62011-01-27 17:01:52 -0500272 u64 gpu_addr;
273 int dwords;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400274
Alex Deucher2281a372010-10-21 13:31:38 -0400275 /* set clear context state */
276 radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
277 radeon_ring_write(rdev, 0);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400278
Alex Deuchercb92d452011-05-25 16:39:00 -0400279 if (rdev->family < CHIP_CAYMAN) {
280 switch (rdev->family) {
281 case CHIP_CEDAR:
282 default:
283 num_ps_gprs = 93;
284 num_vs_gprs = 46;
285 num_temp_gprs = 4;
286 num_gs_gprs = 31;
287 num_es_gprs = 31;
288 num_hs_gprs = 23;
289 num_ls_gprs = 23;
290 num_ps_threads = 96;
291 num_vs_threads = 16;
292 num_gs_threads = 16;
293 num_es_threads = 16;
294 num_hs_threads = 16;
295 num_ls_threads = 16;
296 num_ps_stack_entries = 42;
297 num_vs_stack_entries = 42;
298 num_gs_stack_entries = 42;
299 num_es_stack_entries = 42;
300 num_hs_stack_entries = 42;
301 num_ls_stack_entries = 42;
302 break;
303 case CHIP_REDWOOD:
304 num_ps_gprs = 93;
305 num_vs_gprs = 46;
306 num_temp_gprs = 4;
307 num_gs_gprs = 31;
308 num_es_gprs = 31;
309 num_hs_gprs = 23;
310 num_ls_gprs = 23;
311 num_ps_threads = 128;
312 num_vs_threads = 20;
313 num_gs_threads = 20;
314 num_es_threads = 20;
315 num_hs_threads = 20;
316 num_ls_threads = 20;
317 num_ps_stack_entries = 42;
318 num_vs_stack_entries = 42;
319 num_gs_stack_entries = 42;
320 num_es_stack_entries = 42;
321 num_hs_stack_entries = 42;
322 num_ls_stack_entries = 42;
323 break;
324 case CHIP_JUNIPER:
325 num_ps_gprs = 93;
326 num_vs_gprs = 46;
327 num_temp_gprs = 4;
328 num_gs_gprs = 31;
329 num_es_gprs = 31;
330 num_hs_gprs = 23;
331 num_ls_gprs = 23;
332 num_ps_threads = 128;
333 num_vs_threads = 20;
334 num_gs_threads = 20;
335 num_es_threads = 20;
336 num_hs_threads = 20;
337 num_ls_threads = 20;
338 num_ps_stack_entries = 85;
339 num_vs_stack_entries = 85;
340 num_gs_stack_entries = 85;
341 num_es_stack_entries = 85;
342 num_hs_stack_entries = 85;
343 num_ls_stack_entries = 85;
344 break;
345 case CHIP_CYPRESS:
346 case CHIP_HEMLOCK:
347 num_ps_gprs = 93;
348 num_vs_gprs = 46;
349 num_temp_gprs = 4;
350 num_gs_gprs = 31;
351 num_es_gprs = 31;
352 num_hs_gprs = 23;
353 num_ls_gprs = 23;
354 num_ps_threads = 128;
355 num_vs_threads = 20;
356 num_gs_threads = 20;
357 num_es_threads = 20;
358 num_hs_threads = 20;
359 num_ls_threads = 20;
360 num_ps_stack_entries = 85;
361 num_vs_stack_entries = 85;
362 num_gs_stack_entries = 85;
363 num_es_stack_entries = 85;
364 num_hs_stack_entries = 85;
365 num_ls_stack_entries = 85;
366 break;
367 case CHIP_PALM:
368 num_ps_gprs = 93;
369 num_vs_gprs = 46;
370 num_temp_gprs = 4;
371 num_gs_gprs = 31;
372 num_es_gprs = 31;
373 num_hs_gprs = 23;
374 num_ls_gprs = 23;
375 num_ps_threads = 96;
376 num_vs_threads = 16;
377 num_gs_threads = 16;
378 num_es_threads = 16;
379 num_hs_threads = 16;
380 num_ls_threads = 16;
381 num_ps_stack_entries = 42;
382 num_vs_stack_entries = 42;
383 num_gs_stack_entries = 42;
384 num_es_stack_entries = 42;
385 num_hs_stack_entries = 42;
386 num_ls_stack_entries = 42;
387 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -0400388 case CHIP_SUMO:
389 num_ps_gprs = 93;
390 num_vs_gprs = 46;
391 num_temp_gprs = 4;
392 num_gs_gprs = 31;
393 num_es_gprs = 31;
394 num_hs_gprs = 23;
395 num_ls_gprs = 23;
396 num_ps_threads = 96;
397 num_vs_threads = 25;
398 num_gs_threads = 25;
399 num_es_threads = 25;
400 num_hs_threads = 25;
401 num_ls_threads = 25;
402 num_ps_stack_entries = 42;
403 num_vs_stack_entries = 42;
404 num_gs_stack_entries = 42;
405 num_es_stack_entries = 42;
406 num_hs_stack_entries = 42;
407 num_ls_stack_entries = 42;
408 break;
409 case CHIP_SUMO2:
410 num_ps_gprs = 93;
411 num_vs_gprs = 46;
412 num_temp_gprs = 4;
413 num_gs_gprs = 31;
414 num_es_gprs = 31;
415 num_hs_gprs = 23;
416 num_ls_gprs = 23;
417 num_ps_threads = 96;
418 num_vs_threads = 25;
419 num_gs_threads = 25;
420 num_es_threads = 25;
421 num_hs_threads = 25;
422 num_ls_threads = 25;
423 num_ps_stack_entries = 85;
424 num_vs_stack_entries = 85;
425 num_gs_stack_entries = 85;
426 num_es_stack_entries = 85;
427 num_hs_stack_entries = 85;
428 num_ls_stack_entries = 85;
429 break;
Alex Deuchercb92d452011-05-25 16:39:00 -0400430 case CHIP_BARTS:
431 num_ps_gprs = 93;
432 num_vs_gprs = 46;
433 num_temp_gprs = 4;
434 num_gs_gprs = 31;
435 num_es_gprs = 31;
436 num_hs_gprs = 23;
437 num_ls_gprs = 23;
438 num_ps_threads = 128;
439 num_vs_threads = 20;
440 num_gs_threads = 20;
441 num_es_threads = 20;
442 num_hs_threads = 20;
443 num_ls_threads = 20;
444 num_ps_stack_entries = 85;
445 num_vs_stack_entries = 85;
446 num_gs_stack_entries = 85;
447 num_es_stack_entries = 85;
448 num_hs_stack_entries = 85;
449 num_ls_stack_entries = 85;
450 break;
451 case CHIP_TURKS:
452 num_ps_gprs = 93;
453 num_vs_gprs = 46;
454 num_temp_gprs = 4;
455 num_gs_gprs = 31;
456 num_es_gprs = 31;
457 num_hs_gprs = 23;
458 num_ls_gprs = 23;
459 num_ps_threads = 128;
460 num_vs_threads = 20;
461 num_gs_threads = 20;
462 num_es_threads = 20;
463 num_hs_threads = 20;
464 num_ls_threads = 20;
465 num_ps_stack_entries = 42;
466 num_vs_stack_entries = 42;
467 num_gs_stack_entries = 42;
468 num_es_stack_entries = 42;
469 num_hs_stack_entries = 42;
470 num_ls_stack_entries = 42;
471 break;
472 case CHIP_CAICOS:
473 num_ps_gprs = 93;
474 num_vs_gprs = 46;
475 num_temp_gprs = 4;
476 num_gs_gprs = 31;
477 num_es_gprs = 31;
478 num_hs_gprs = 23;
479 num_ls_gprs = 23;
480 num_ps_threads = 128;
481 num_vs_threads = 10;
482 num_gs_threads = 10;
483 num_es_threads = 10;
484 num_hs_threads = 10;
485 num_ls_threads = 10;
486 num_ps_stack_entries = 42;
487 num_vs_stack_entries = 42;
488 num_gs_stack_entries = 42;
489 num_es_stack_entries = 42;
490 num_hs_stack_entries = 42;
491 num_ls_stack_entries = 42;
492 break;
493 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400494
Alex Deuchercb92d452011-05-25 16:39:00 -0400495 if ((rdev->family == CHIP_CEDAR) ||
496 (rdev->family == CHIP_PALM) ||
Alex Deucherd5c5a722011-05-31 15:42:48 -0400497 (rdev->family == CHIP_SUMO) ||
498 (rdev->family == CHIP_SUMO2) ||
Alex Deuchercb92d452011-05-25 16:39:00 -0400499 (rdev->family == CHIP_CAICOS))
500 sq_config = 0;
501 else
502 sq_config = VC_ENABLE;
503
504 sq_config |= (EXPORT_SRC_C |
505 CS_PRIO(0) |
506 LS_PRIO(0) |
507 HS_PRIO(0) |
508 PS_PRIO(0) |
509 VS_PRIO(1) |
510 GS_PRIO(2) |
511 ES_PRIO(3));
512
513 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
514 NUM_VS_GPRS(num_vs_gprs) |
515 NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
516 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
517 NUM_ES_GPRS(num_es_gprs));
518 sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
519 NUM_LS_GPRS(num_ls_gprs));
520 sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
521 NUM_VS_THREADS(num_vs_threads) |
522 NUM_GS_THREADS(num_gs_threads) |
523 NUM_ES_THREADS(num_es_threads));
524 sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
525 NUM_LS_THREADS(num_ls_threads));
526 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
527 NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
528 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
529 NUM_ES_STACK_ENTRIES(num_es_stack_entries));
530 sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
531 NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
532
533 /* disable dyn gprs */
534 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
535 radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
536 radeon_ring_write(rdev, 0);
537
Alex Deucherc61d0af2011-07-12 11:53:23 -0400538 /* setup LDS */
539 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
540 radeon_ring_write(rdev, (SQ_LDS_RESOURCE_MGMT - PACKET3_SET_CONFIG_REG_START) >> 2);
541 radeon_ring_write(rdev, 0x10001000);
542
Alex Deuchercb92d452011-05-25 16:39:00 -0400543 /* SQ config */
544 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
545 radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
546 radeon_ring_write(rdev, sq_config);
547 radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
548 radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
549 radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
550 radeon_ring_write(rdev, 0);
551 radeon_ring_write(rdev, 0);
552 radeon_ring_write(rdev, sq_thread_resource_mgmt);
553 radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
554 radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
555 radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
556 radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
557 }
Alex Deucher2281a372010-10-21 13:31:38 -0400558
559 /* CONTEXT_CONTROL */
560 radeon_ring_write(rdev, 0xc0012800);
561 radeon_ring_write(rdev, 0x80000000);
562 radeon_ring_write(rdev, 0x80000000);
563
564 /* SQ_VTX_BASE_VTX_LOC */
565 radeon_ring_write(rdev, 0xc0026f00);
566 radeon_ring_write(rdev, 0x00000000);
567 radeon_ring_write(rdev, 0x00000000);
568 radeon_ring_write(rdev, 0x00000000);
569
570 /* SET_SAMPLER */
571 radeon_ring_write(rdev, 0xc0036e00);
572 radeon_ring_write(rdev, 0x00000000);
573 radeon_ring_write(rdev, 0x00000012);
574 radeon_ring_write(rdev, 0x00000000);
575 radeon_ring_write(rdev, 0x00000000);
576
Alex Deucher12920592011-02-02 12:37:40 -0500577 /* set to DX10/11 mode */
578 radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
579 radeon_ring_write(rdev, 1);
580
Alex Deucher1e644d62011-01-27 17:01:52 -0500581 /* emit an IB pointing at default state */
582 dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
583 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
584 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
585 radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
586 radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
587 radeon_ring_write(rdev, dwords);
588
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400589}
590
Andi Kleencbdd4502011-10-13 16:08:46 -0700591static uint32_t i2f(uint32_t input)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400592{
593 u32 result, i, exponent, fraction;
594
595 if ((input & 0x3fff) == 0)
596 result = 0; /* 0 is a special case */
597 else {
598 exponent = 140; /* exponent biased by 127; */
599 fraction = (input & 0x3fff) << 10; /* cheat and only
600 handle numbers below 2^^15 */
601 for (i = 0; i < 14; i++) {
602 if (fraction & 0x800000)
603 break;
604 else {
605 fraction = fraction << 1; /* keep
606 shifting left until top bit = 1 */
607 exponent = exponent - 1;
608 }
609 }
610 result = exponent << 23 | (fraction & 0x7fffff); /* mask
611 off top bit; assumed 1 */
612 }
613 return result;
614}
615
616int evergreen_blit_init(struct radeon_device *rdev)
617{
618 u32 obj_size;
Alex Deucher0f234f52011-02-13 19:06:33 -0500619 int i, r, dwords;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400620 void *ptr;
Alex Deucher1e644d62011-01-27 17:01:52 -0500621 u32 packet2s[16];
622 int num_packet2s = 0;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400623
624 /* pin copy shader into vram if already initialized */
625 if (rdev->r600_blit.shader_obj)
626 goto done;
627
628 mutex_init(&rdev->r600_blit.mutex);
629 rdev->r600_blit.state_offset = 0;
Alex Deucher1e644d62011-01-27 17:01:52 -0500630
Alex Deuchercb92d452011-05-25 16:39:00 -0400631 if (rdev->family < CHIP_CAYMAN)
632 rdev->r600_blit.state_len = evergreen_default_size;
633 else
634 rdev->r600_blit.state_len = cayman_default_size;
Alex Deucher1e644d62011-01-27 17:01:52 -0500635
636 dwords = rdev->r600_blit.state_len;
637 while (dwords & 0xf) {
Alex Deucher0f234f52011-02-13 19:06:33 -0500638 packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
Alex Deucher1e644d62011-01-27 17:01:52 -0500639 dwords++;
640 }
641
642 obj_size = dwords * 4;
643 obj_size = ALIGN(obj_size, 256);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400644
645 rdev->r600_blit.vs_offset = obj_size;
Alex Deuchercb92d452011-05-25 16:39:00 -0400646 if (rdev->family < CHIP_CAYMAN)
647 obj_size += evergreen_vs_size * 4;
648 else
649 obj_size += cayman_vs_size * 4;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400650 obj_size = ALIGN(obj_size, 256);
651
652 rdev->r600_blit.ps_offset = obj_size;
Alex Deuchercb92d452011-05-25 16:39:00 -0400653 if (rdev->family < CHIP_CAYMAN)
654 obj_size += evergreen_ps_size * 4;
655 else
656 obj_size += cayman_ps_size * 4;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400657 obj_size = ALIGN(obj_size, 256);
658
Daniel Vetter441921d2011-02-18 17:59:16 +0100659 r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400660 &rdev->r600_blit.shader_obj);
661 if (r) {
662 DRM_ERROR("evergreen failed to allocate shader\n");
663 return r;
664 }
665
666 DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
667 obj_size,
668 rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
669
670 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
671 if (unlikely(r != 0))
672 return r;
673 r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
674 if (r) {
675 DRM_ERROR("failed to map blit object %d\n", r);
676 return r;
677 }
678
Alex Deuchercb92d452011-05-25 16:39:00 -0400679 if (rdev->family < CHIP_CAYMAN) {
680 memcpy_toio(ptr + rdev->r600_blit.state_offset,
681 evergreen_default_state, rdev->r600_blit.state_len * 4);
Alex Deucher1e644d62011-01-27 17:01:52 -0500682
Alex Deuchercb92d452011-05-25 16:39:00 -0400683 if (num_packet2s)
684 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
685 packet2s, num_packet2s * 4);
686 for (i = 0; i < evergreen_vs_size; i++)
687 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(evergreen_vs[i]);
688 for (i = 0; i < evergreen_ps_size; i++)
689 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(evergreen_ps[i]);
690 } else {
691 memcpy_toio(ptr + rdev->r600_blit.state_offset,
692 cayman_default_state, rdev->r600_blit.state_len * 4);
693
694 if (num_packet2s)
695 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
696 packet2s, num_packet2s * 4);
697 for (i = 0; i < cayman_vs_size; i++)
698 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(cayman_vs[i]);
699 for (i = 0; i < cayman_ps_size; i++)
700 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(cayman_ps[i]);
701 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400702 radeon_bo_kunmap(rdev->r600_blit.shader_obj);
703 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
704
705done:
706 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
707 if (unlikely(r != 0))
708 return r;
709 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
710 &rdev->r600_blit.shader_gpu_addr);
711 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
712 if (r) {
713 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
714 return r;
715 }
Dave Airlie53595332011-03-14 09:47:24 +1000716 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400717 return 0;
718}
719
720void evergreen_blit_fini(struct radeon_device *rdev)
721{
722 int r;
723
Dave Airlie53595332011-03-14 09:47:24 +1000724 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400725 if (rdev->r600_blit.shader_obj == NULL)
726 return;
727 /* If we can't reserve the bo, unref should be enough to destroy
728 * it when it becomes idle.
729 */
730 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
731 if (!r) {
732 radeon_bo_unpin(rdev->r600_blit.shader_obj);
733 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
734 }
735 radeon_bo_unref(&rdev->r600_blit.shader_obj);
736}
737
738static int evergreen_vb_ib_get(struct radeon_device *rdev)
739{
740 int r;
741 r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
742 if (r) {
743 DRM_ERROR("failed to get IB for vertex buffer\n");
744 return r;
745 }
746
747 rdev->r600_blit.vb_total = 64*1024;
748 rdev->r600_blit.vb_used = 0;
749 return 0;
750}
751
752static void evergreen_vb_ib_put(struct radeon_device *rdev)
753{
754 radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
755 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
756}
757
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400758
759/* maps the rectangle to the buffer so that satisfies the following properties:
760 * - dimensions are less or equal to the hardware limit (MAX_RECT_DIM)
761 * - rectangle consists of integer number of pages
762 * - height is an integer multiple of RECT_UNIT_H
763 * - width is an integer multiple of RECT_UNIT_W
764 * - (the above three conditions also guarantee tile-aligned size)
765 * - it is as square as possible (sides ratio never greater than 2:1)
766 * - uses maximum number of pages that fit the above constraints
767 *
768 * input: buffer size, pointers to width/height variables
769 * return: number of pages that were successfully mapped to the rectangle
770 * width/height of the rectangle
771 */
772static unsigned evergreen_blit_create_rect(unsigned num_pages, int *width, int *height)
773{
774 unsigned max_pages;
775 unsigned pages = num_pages;
776 int w, h;
777
778 if (num_pages == 0) {
779 /* not supposed to be called with no pages, but just in case */
780 h = 0;
781 w = 0;
782 pages = 0;
783 WARN_ON(1);
784 } else {
785 int rect_order = 2;
786 h = RECT_UNIT_H;
787 while (num_pages / rect_order) {
788 h *= 2;
789 rect_order *= 4;
790 if (h >= MAX_RECT_DIM) {
791 h = MAX_RECT_DIM;
792 break;
793 }
794 }
795 max_pages = (MAX_RECT_DIM * h) / (RECT_UNIT_W * RECT_UNIT_H);
796 if (pages > max_pages)
797 pages = max_pages;
798 w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
799 w = (w / RECT_UNIT_W) * RECT_UNIT_W;
800 pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
801 BUG_ON(pages == 0);
802 }
803
804
805 DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
806
807 /* return width and height only of the caller wants it */
808 if (height)
809 *height = h;
810 if (width)
811 *width = w;
812
813 return pages;
814}
815
816int evergreen_blit_prepare_copy(struct radeon_device *rdev, unsigned num_pages)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400817{
818 int r;
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400819 int ring_size;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400820 /* loops of emits + fence emit possible */
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400821 int dwords_per_loop = 74, num_loops = 0;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400822
823 r = evergreen_vb_ib_get(rdev);
824 if (r)
825 return r;
826
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400827 /* num loops */
828 while (num_pages) {
829 num_pages -= evergreen_blit_create_rect(num_pages, NULL, NULL);
830 num_loops++;
831 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400832 /* calculate number of loops correctly */
833 ring_size = num_loops * dwords_per_loop;
834 /* set default + shaders */
Alex Deucherc61d0af2011-07-12 11:53:23 -0400835 ring_size += 55; /* shaders + def state */
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400836 ring_size += 10; /* fence emit for VB IB */
837 ring_size += 5; /* done copy */
838 ring_size += 10; /* fence emit for done copy */
839 r = radeon_ring_lock(rdev, ring_size);
840 if (r)
841 return r;
842
Alex Deucher12920592011-02-02 12:37:40 -0500843 set_default_state(rdev); /* 36 */
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400844 set_shaders(rdev); /* 16 */
845 return 0;
846}
847
848void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
849{
850 int r;
851
852 if (rdev->r600_blit.vb_ib)
853 evergreen_vb_ib_put(rdev);
854
855 if (fence)
856 r = radeon_fence_emit(rdev, fence);
857
858 radeon_ring_unlock_commit(rdev);
859}
860
861void evergreen_kms_blit_copy(struct radeon_device *rdev,
862 u64 src_gpu_addr, u64 dst_gpu_addr,
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400863 unsigned num_pages)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400864{
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400865 u64 vb_gpu_addr;
866 u32 *vb;
867
868 DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400869 num_pages, rdev->r600_blit.vb_used);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400870 vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400871
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400872 while (num_pages) {
873 int w, h;
874 unsigned size_in_bytes;
875 unsigned pages_per_loop = evergreen_blit_create_rect(num_pages, &w, &h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400876
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400877 size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
878 DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400879
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400880 if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
881 WARN_ON(1);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400882 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400883
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400884 vb[0] = 0;
885 vb[1] = 0;
886 vb[2] = 0;
887 vb[3] = 0;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400888
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400889 vb[4] = 0;
890 vb[5] = i2f(h);
891 vb[6] = 0;
892 vb[7] = i2f(h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400893
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400894 vb[8] = i2f(w);
895 vb[9] = i2f(h);
896 vb[10] = i2f(w);
897 vb[11] = i2f(h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400898
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400899 /* src 10 */
900 set_tex_resource(rdev, FMT_8_8_8_8, w, h, w, src_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400901
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400902 /* 5 */
903 cp_set_surface_sync(rdev,
904 PACKET3_TC_ACTION_ENA, size_in_bytes, src_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400905
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400906 /* dst 17 */
907 set_render_target(rdev, COLOR_8_8_8_8, w, h, dst_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400908
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400909 /* scissors 12 */
910 set_scissors(rdev, 0, 0, w, h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400911
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400912 /* Vertex buffer setup 15 */
913 vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
914 set_vtx_resource(rdev, vb_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400915
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400916 /* draw 10 */
917 draw_auto(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400918
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400919 /* 5 */
920 cp_set_surface_sync(rdev,
921 PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
922 size_in_bytes, dst_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400923
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400924 /* 74 ring dwords per loop */
925 vb += 12;
926 rdev->r600_blit.vb_used += 4*12;
927 src_gpu_addr += size_in_bytes;
928 dst_gpu_addr += size_in_bytes;
929 num_pages -= pages_per_loop;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400930 }
931}