blob: 1e88ebbc1a1e2fc81784220dc3183dfb8c482e07 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700713 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 else
Keith Packarde4b36692009-06-05 19:22:17 -0700715 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500716 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800719 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
Chris Wilson5eddb702010-09-11 13:48:45 +0100962 intel_clock_t clock;
963 if (target < 200000) {
964 clock.p1 = 2;
965 clock.p2 = 10;
966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
969 } else {
970 clock.p1 = 1;
971 clock.p2 = 10;
972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
975 }
976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
979 clock.vco = 0;
980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
1020/**
1021 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
1029 * So this function waits for the display line value to settle (it
1030 * usually ends up stopping at the start of the next frame).
1031 */
1032void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1033{
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1036 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1037 u32 last_line;
1038
1039 /* Wait for the display line to settle */
1040 do {
1041 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1042 mdelay(5);
1043 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1044 time_after(timeout, jiffies));
1045
1046 if (time_after(jiffies, timeout))
1047 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001048}
1049
Jesse Barnes80824002009-09-10 15:28:06 -07001050static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1051{
1052 struct drm_device *dev = crtc->dev;
1053 struct drm_i915_private *dev_priv = dev->dev_private;
1054 struct drm_framebuffer *fb = crtc->fb;
1055 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001056 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1058 int plane, i;
1059 u32 fbc_ctl, fbc_ctl2;
1060
Chris Wilsonbed4a672010-09-11 10:47:47 +01001061 if (fb->pitch == dev_priv->cfb_pitch &&
1062 obj_priv->fence_reg == dev_priv->cfb_fence &&
1063 intel_crtc->plane == dev_priv->cfb_plane &&
1064 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1065 return;
1066
1067 i8xx_disable_fbc(dev);
1068
Jesse Barnes80824002009-09-10 15:28:06 -07001069 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1070
1071 if (fb->pitch < dev_priv->cfb_pitch)
1072 dev_priv->cfb_pitch = fb->pitch;
1073
1074 /* FBC_CTL wants 64B units */
1075 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1076 dev_priv->cfb_fence = obj_priv->fence_reg;
1077 dev_priv->cfb_plane = intel_crtc->plane;
1078 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1079
1080 /* Clear old tags */
1081 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1082 I915_WRITE(FBC_TAG + (i * 4), 0);
1083
1084 /* Set it up... */
1085 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1086 if (obj_priv->tiling_mode != I915_TILING_NONE)
1087 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1088 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1089 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1090
1091 /* enable it... */
1092 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001093 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001094 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001095 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1096 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1097 if (obj_priv->tiling_mode != I915_TILING_NONE)
1098 fbc_ctl |= dev_priv->cfb_fence;
1099 I915_WRITE(FBC_CONTROL, fbc_ctl);
1100
Zhao Yakui28c97732009-10-09 11:39:41 +08001101 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001102 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001103}
1104
1105void i8xx_disable_fbc(struct drm_device *dev)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
1108 u32 fbc_ctl;
1109
1110 /* Disable compression */
1111 fbc_ctl = I915_READ(FBC_CONTROL);
1112 fbc_ctl &= ~FBC_CTL_EN;
1113 I915_WRITE(FBC_CONTROL, fbc_ctl);
1114
1115 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001116 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001117 DRM_DEBUG_KMS("FBC idle timed out\n");
1118 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001119 }
Jesse Barnes80824002009-09-10 15:28:06 -07001120
Zhao Yakui28c97732009-10-09 11:39:41 +08001121 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001122}
1123
Adam Jacksonee5382a2010-04-23 11:17:39 -04001124static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001125{
Jesse Barnes80824002009-09-10 15:28:06 -07001126 struct drm_i915_private *dev_priv = dev->dev_private;
1127
1128 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1129}
1130
Jesse Barnes74dff282009-09-14 15:39:40 -07001131static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1132{
1133 struct drm_device *dev = crtc->dev;
1134 struct drm_i915_private *dev_priv = dev->dev_private;
1135 struct drm_framebuffer *fb = crtc->fb;
1136 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001137 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001139 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001140 unsigned long stall_watermark = 200;
1141 u32 dpfc_ctl;
1142
Chris Wilsonbed4a672010-09-11 10:47:47 +01001143 dpfc_ctl = I915_READ(DPFC_CONTROL);
1144 if (dpfc_ctl & DPFC_CTL_EN) {
1145 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1146 dev_priv->cfb_fence == obj_priv->fence_reg &&
1147 dev_priv->cfb_plane == intel_crtc->plane &&
1148 dev_priv->cfb_y == crtc->y)
1149 return;
1150
1151 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1152 POSTING_READ(DPFC_CONTROL);
1153 intel_wait_for_vblank(dev, intel_crtc->pipe);
1154 }
1155
Jesse Barnes74dff282009-09-14 15:39:40 -07001156 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1157 dev_priv->cfb_fence = obj_priv->fence_reg;
1158 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001159 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001160
1161 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1162 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1163 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1164 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1165 } else {
1166 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1167 }
1168
Jesse Barnes74dff282009-09-14 15:39:40 -07001169 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1170 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1171 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1172 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1173
1174 /* enable it... */
1175 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1176
Zhao Yakui28c97732009-10-09 11:39:41 +08001177 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001178}
1179
1180void g4x_disable_fbc(struct drm_device *dev)
1181{
1182 struct drm_i915_private *dev_priv = dev->dev_private;
1183 u32 dpfc_ctl;
1184
1185 /* Disable compression */
1186 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001187 if (dpfc_ctl & DPFC_CTL_EN) {
1188 dpfc_ctl &= ~DPFC_CTL_EN;
1189 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001190
Chris Wilsonbed4a672010-09-11 10:47:47 +01001191 DRM_DEBUG_KMS("disabled FBC\n");
1192 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001193}
1194
Adam Jacksonee5382a2010-04-23 11:17:39 -04001195static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001196{
Jesse Barnes74dff282009-09-14 15:39:40 -07001197 struct drm_i915_private *dev_priv = dev->dev_private;
1198
1199 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1200}
1201
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001202static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1203{
1204 struct drm_device *dev = crtc->dev;
1205 struct drm_i915_private *dev_priv = dev->dev_private;
1206 struct drm_framebuffer *fb = crtc->fb;
1207 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1208 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001210 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001211 unsigned long stall_watermark = 200;
1212 u32 dpfc_ctl;
1213
Chris Wilsonbed4a672010-09-11 10:47:47 +01001214 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1215 if (dpfc_ctl & DPFC_CTL_EN) {
1216 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1217 dev_priv->cfb_fence == obj_priv->fence_reg &&
1218 dev_priv->cfb_plane == intel_crtc->plane &&
1219 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1220 dev_priv->cfb_y == crtc->y)
1221 return;
1222
1223 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1224 POSTING_READ(ILK_DPFC_CONTROL);
1225 intel_wait_for_vblank(dev, intel_crtc->pipe);
1226 }
1227
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001228 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1229 dev_priv->cfb_fence = obj_priv->fence_reg;
1230 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001231 dev_priv->cfb_offset = obj_priv->gtt_offset;
1232 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001233
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001234 dpfc_ctl &= DPFC_RESERVED;
1235 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1236 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1237 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1238 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1239 } else {
1240 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1241 }
1242
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001243 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1244 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1245 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1246 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1247 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1248 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001249 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001250
1251 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1252}
1253
1254void ironlake_disable_fbc(struct drm_device *dev)
1255{
1256 struct drm_i915_private *dev_priv = dev->dev_private;
1257 u32 dpfc_ctl;
1258
1259 /* Disable compression */
1260 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001261 if (dpfc_ctl & DPFC_CTL_EN) {
1262 dpfc_ctl &= ~DPFC_CTL_EN;
1263 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001264
Chris Wilsonbed4a672010-09-11 10:47:47 +01001265 DRM_DEBUG_KMS("disabled FBC\n");
1266 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001267}
1268
1269static bool ironlake_fbc_enabled(struct drm_device *dev)
1270{
1271 struct drm_i915_private *dev_priv = dev->dev_private;
1272
1273 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1274}
1275
Adam Jacksonee5382a2010-04-23 11:17:39 -04001276bool intel_fbc_enabled(struct drm_device *dev)
1277{
1278 struct drm_i915_private *dev_priv = dev->dev_private;
1279
1280 if (!dev_priv->display.fbc_enabled)
1281 return false;
1282
1283 return dev_priv->display.fbc_enabled(dev);
1284}
1285
1286void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1287{
1288 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1289
1290 if (!dev_priv->display.enable_fbc)
1291 return;
1292
1293 dev_priv->display.enable_fbc(crtc, interval);
1294}
1295
1296void intel_disable_fbc(struct drm_device *dev)
1297{
1298 struct drm_i915_private *dev_priv = dev->dev_private;
1299
1300 if (!dev_priv->display.disable_fbc)
1301 return;
1302
1303 dev_priv->display.disable_fbc(dev);
1304}
1305
Jesse Barnes80824002009-09-10 15:28:06 -07001306/**
1307 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001308 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001309 *
1310 * Set up the framebuffer compression hardware at mode set time. We
1311 * enable it if possible:
1312 * - plane A only (on pre-965)
1313 * - no pixel mulitply/line duplication
1314 * - no alpha buffer discard
1315 * - no dual wide
1316 * - framebuffer <= 2048 in width, 1536 in height
1317 *
1318 * We can't assume that any compression will take place (worst case),
1319 * so the compressed buffer has to be the same size as the uncompressed
1320 * one. It also must reside (along with the line length buffer) in
1321 * stolen memory.
1322 *
1323 * We need to enable/disable FBC on a global basis.
1324 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001325static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001326{
Jesse Barnes80824002009-09-10 15:28:06 -07001327 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001328 struct drm_crtc *crtc = NULL, *tmp_crtc;
1329 struct intel_crtc *intel_crtc;
1330 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001331 struct intel_framebuffer *intel_fb;
1332 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001333
1334 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001335
1336 if (!i915_powersave)
1337 return;
1338
Adam Jacksonee5382a2010-04-23 11:17:39 -04001339 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001340 return;
1341
Jesse Barnes80824002009-09-10 15:28:06 -07001342 /*
1343 * If FBC is already on, we just have to verify that we can
1344 * keep it that way...
1345 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001346 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001347 * - changing FBC params (stride, fence, mode)
1348 * - new fb is too large to fit in compressed buffer
1349 * - going to an unsupported config (interlace, pixel multiply, etc.)
1350 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001351 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001352 if (tmp_crtc->enabled) {
1353 if (crtc) {
1354 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1355 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1356 goto out_disable;
1357 }
1358 crtc = tmp_crtc;
1359 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001360 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001361
1362 if (!crtc || crtc->fb == NULL) {
1363 DRM_DEBUG_KMS("no output, disabling\n");
1364 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001365 goto out_disable;
1366 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001367
1368 intel_crtc = to_intel_crtc(crtc);
1369 fb = crtc->fb;
1370 intel_fb = to_intel_framebuffer(fb);
1371 obj_priv = to_intel_bo(intel_fb->obj);
1372
Jesse Barnes80824002009-09-10 15:28:06 -07001373 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001374 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001375 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001376 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001377 goto out_disable;
1378 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001379 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1380 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001381 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001382 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001383 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001384 goto out_disable;
1385 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001386 if ((crtc->mode.hdisplay > 2048) ||
1387 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001388 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001389 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001390 goto out_disable;
1391 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001392 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001393 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001394 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001395 goto out_disable;
1396 }
1397 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001398 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001400 goto out_disable;
1401 }
1402
Jason Wesselc924b932010-08-05 09:22:32 -05001403 /* If the kernel debugger is active, always disable compression */
1404 if (in_dbg_master())
1405 goto out_disable;
1406
Chris Wilsonbed4a672010-09-11 10:47:47 +01001407 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001408 return;
1409
1410out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001411 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001412 if (intel_fbc_enabled(dev)) {
1413 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001414 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001415 }
Jesse Barnes80824002009-09-10 15:28:06 -07001416}
1417
Chris Wilson127bd2a2010-07-23 23:32:05 +01001418int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001419intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1420{
Daniel Vetter23010e42010-03-08 13:35:02 +01001421 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001422 u32 alignment;
1423 int ret;
1424
1425 switch (obj_priv->tiling_mode) {
1426 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001427 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1428 alignment = 128 * 1024;
1429 else if (IS_I965G(dev))
1430 alignment = 4 * 1024;
1431 else
1432 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001433 break;
1434 case I915_TILING_X:
1435 /* pin() will align the object as required by fence */
1436 alignment = 0;
1437 break;
1438 case I915_TILING_Y:
1439 /* FIXME: Is this true? */
1440 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1441 return -EINVAL;
1442 default:
1443 BUG();
1444 }
1445
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001446 ret = i915_gem_object_pin(obj, alignment);
1447 if (ret != 0)
1448 return ret;
1449
1450 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1451 * fence, whereas 965+ only requires a fence if using
1452 * framebuffer compression. For simplicity, we always install
1453 * a fence as the cost is not that onerous.
1454 */
1455 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1456 obj_priv->tiling_mode != I915_TILING_NONE) {
1457 ret = i915_gem_object_get_fence_reg(obj);
1458 if (ret != 0) {
1459 i915_gem_object_unpin(obj);
1460 return ret;
1461 }
1462 }
1463
1464 return 0;
1465}
1466
Jesse Barnes81255562010-08-02 12:07:50 -07001467/* Assume fb object is pinned & idle & fenced and just update base pointers */
1468static int
1469intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1470 int x, int y)
1471{
1472 struct drm_device *dev = crtc->dev;
1473 struct drm_i915_private *dev_priv = dev->dev_private;
1474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1475 struct intel_framebuffer *intel_fb;
1476 struct drm_i915_gem_object *obj_priv;
1477 struct drm_gem_object *obj;
1478 int plane = intel_crtc->plane;
1479 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001480 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001481 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001482
1483 switch (plane) {
1484 case 0:
1485 case 1:
1486 break;
1487 default:
1488 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1489 return -EINVAL;
1490 }
1491
1492 intel_fb = to_intel_framebuffer(fb);
1493 obj = intel_fb->obj;
1494 obj_priv = to_intel_bo(obj);
1495
Chris Wilson5eddb702010-09-11 13:48:45 +01001496 reg = DSPCNTR(plane);
1497 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001498 /* Mask out pixel format bits in case we change it */
1499 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1500 switch (fb->bits_per_pixel) {
1501 case 8:
1502 dspcntr |= DISPPLANE_8BPP;
1503 break;
1504 case 16:
1505 if (fb->depth == 15)
1506 dspcntr |= DISPPLANE_15_16BPP;
1507 else
1508 dspcntr |= DISPPLANE_16BPP;
1509 break;
1510 case 24:
1511 case 32:
1512 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1513 break;
1514 default:
1515 DRM_ERROR("Unknown color depth\n");
1516 return -EINVAL;
1517 }
1518 if (IS_I965G(dev)) {
1519 if (obj_priv->tiling_mode != I915_TILING_NONE)
1520 dspcntr |= DISPPLANE_TILED;
1521 else
1522 dspcntr &= ~DISPPLANE_TILED;
1523 }
1524
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001525 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001526 /* must disable */
1527 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1528
Chris Wilson5eddb702010-09-11 13:48:45 +01001529 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001530
1531 Start = obj_priv->gtt_offset;
1532 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1533
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001534 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1535 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001536 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001537 if (IS_I965G(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001538 I915_WRITE(DSPSURF(plane), Start);
1539 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1540 I915_WRITE(DSPADDR(plane), Offset);
1541 } else
1542 I915_WRITE(DSPADDR(plane), Start + Offset);
1543 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001544
Chris Wilsonbed4a672010-09-11 10:47:47 +01001545 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001546 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001547
1548 return 0;
1549}
1550
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001551static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001552intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1553 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001554{
1555 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001556 struct drm_i915_master_private *master_priv;
1557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1558 struct intel_framebuffer *intel_fb;
1559 struct drm_i915_gem_object *obj_priv;
1560 struct drm_gem_object *obj;
1561 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001562 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001563 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001564
1565 /* no fb bound */
1566 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001567 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001568 return 0;
1569 }
1570
Jesse Barnes80824002009-09-10 15:28:06 -07001571 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001572 case 0:
1573 case 1:
1574 break;
1575 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001576 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001577 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001578 }
1579
1580 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001581 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001582 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001583
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001584 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001585 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001586 if (ret != 0) {
1587 mutex_unlock(&dev->struct_mutex);
1588 return ret;
1589 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001590
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001591 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001593 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001594 mutex_unlock(&dev->struct_mutex);
1595 return ret;
1596 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001597
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001598 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1599 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001600 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001601 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001602 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001603 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001604
1605 if (old_fb) {
1606 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001607 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001608 i915_gem_object_unpin(intel_fb->obj);
1609 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001610
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001611 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001612
1613 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001614 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001615
1616 master_priv = dev->primary->master->driver_priv;
1617 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001618 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001619
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001620 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001621 master_priv->sarea_priv->pipeB_x = x;
1622 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001623 } else {
1624 master_priv->sarea_priv->pipeA_x = x;
1625 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001626 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001627
1628 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001629}
1630
Chris Wilson5eddb702010-09-11 13:48:45 +01001631static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001632{
1633 struct drm_device *dev = crtc->dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 u32 dpa_ctl;
1636
Zhao Yakui28c97732009-10-09 11:39:41 +08001637 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001638 dpa_ctl = I915_READ(DP_A);
1639 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1640
1641 if (clock < 200000) {
1642 u32 temp;
1643 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1644 /* workaround for 160Mhz:
1645 1) program 0x4600c bits 15:0 = 0x8124
1646 2) program 0x46010 bit 0 = 1
1647 3) program 0x46034 bit 24 = 1
1648 4) program 0x64000 bit 14 = 1
1649 */
1650 temp = I915_READ(0x4600c);
1651 temp &= 0xffff0000;
1652 I915_WRITE(0x4600c, temp | 0x8124);
1653
1654 temp = I915_READ(0x46010);
1655 I915_WRITE(0x46010, temp | 1);
1656
1657 temp = I915_READ(0x46034);
1658 I915_WRITE(0x46034, temp | (1 << 24));
1659 } else {
1660 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1661 }
1662 I915_WRITE(DP_A, dpa_ctl);
1663
Chris Wilson5eddb702010-09-11 13:48:45 +01001664 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001665 udelay(500);
1666}
1667
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001668/* The FDI link training functions for ILK/Ibexpeak. */
1669static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1670{
1671 struct drm_device *dev = crtc->dev;
1672 struct drm_i915_private *dev_priv = dev->dev_private;
1673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1674 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001675 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001676
Adam Jacksone1a44742010-06-25 15:32:14 -04001677 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1678 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001679 reg = FDI_RX_IMR(pipe);
1680 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001681 temp &= ~FDI_RX_SYMBOL_LOCK;
1682 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001683 I915_WRITE(reg, temp);
1684 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001685 udelay(150);
1686
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001687 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001688 reg = FDI_TX_CTL(pipe);
1689 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001690 temp &= ~(7 << 19);
1691 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001692 temp &= ~FDI_LINK_TRAIN_NONE;
1693 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001694 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001695
Chris Wilson5eddb702010-09-11 13:48:45 +01001696 reg = FDI_RX_CTL(pipe);
1697 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001698 temp &= ~FDI_LINK_TRAIN_NONE;
1699 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001700 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1701
1702 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001703 udelay(150);
1704
Chris Wilson5eddb702010-09-11 13:48:45 +01001705 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001706 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001707 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001708 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1709
1710 if ((temp & FDI_RX_BIT_LOCK)) {
1711 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001712 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001713 break;
1714 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001715 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001716 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001717 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001718
1719 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001720 reg = FDI_TX_CTL(pipe);
1721 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001722 temp &= ~FDI_LINK_TRAIN_NONE;
1723 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001724 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001725
Chris Wilson5eddb702010-09-11 13:48:45 +01001726 reg = FDI_RX_CTL(pipe);
1727 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001728 temp &= ~FDI_LINK_TRAIN_NONE;
1729 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001730 I915_WRITE(reg, temp);
1731
1732 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001733 udelay(150);
1734
Chris Wilson5eddb702010-09-11 13:48:45 +01001735 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001736 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001737 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001738 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1739
1740 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001742 DRM_DEBUG_KMS("FDI train 2 done.\n");
1743 break;
1744 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001745 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001746 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001747 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001748
1749 DRM_DEBUG_KMS("FDI train done\n");
1750}
1751
Chris Wilson5eddb702010-09-11 13:48:45 +01001752static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001753 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1754 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1755 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1756 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1757};
1758
1759/* The FDI link training functions for SNB/Cougarpoint. */
1760static void gen6_fdi_link_train(struct drm_crtc *crtc)
1761{
1762 struct drm_device *dev = crtc->dev;
1763 struct drm_i915_private *dev_priv = dev->dev_private;
1764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1765 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001766 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001767
Adam Jacksone1a44742010-06-25 15:32:14 -04001768 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1769 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001770 reg = FDI_RX_IMR(pipe);
1771 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001772 temp &= ~FDI_RX_SYMBOL_LOCK;
1773 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001774 I915_WRITE(reg, temp);
1775
1776 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001777 udelay(150);
1778
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001779 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001780 reg = FDI_TX_CTL(pipe);
1781 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001782 temp &= ~(7 << 19);
1783 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001784 temp &= ~FDI_LINK_TRAIN_NONE;
1785 temp |= FDI_LINK_TRAIN_PATTERN_1;
1786 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1787 /* SNB-B */
1788 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001789 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001790
Chris Wilson5eddb702010-09-11 13:48:45 +01001791 reg = FDI_RX_CTL(pipe);
1792 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001793 if (HAS_PCH_CPT(dev)) {
1794 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1795 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1796 } else {
1797 temp &= ~FDI_LINK_TRAIN_NONE;
1798 temp |= FDI_LINK_TRAIN_PATTERN_1;
1799 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001800 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1801
1802 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001803 udelay(150);
1804
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001805 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001806 reg = FDI_TX_CTL(pipe);
1807 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001808 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1809 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001810 I915_WRITE(reg, temp);
1811
1812 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001813 udelay(500);
1814
Chris Wilson5eddb702010-09-11 13:48:45 +01001815 reg = FDI_RX_IIR(pipe);
1816 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001817 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1818
1819 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001820 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001821 DRM_DEBUG_KMS("FDI train 1 done.\n");
1822 break;
1823 }
1824 }
1825 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001826 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001827
1828 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001829 reg = FDI_TX_CTL(pipe);
1830 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001831 temp &= ~FDI_LINK_TRAIN_NONE;
1832 temp |= FDI_LINK_TRAIN_PATTERN_2;
1833 if (IS_GEN6(dev)) {
1834 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1835 /* SNB-B */
1836 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1837 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001838 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001839
Chris Wilson5eddb702010-09-11 13:48:45 +01001840 reg = FDI_RX_CTL(pipe);
1841 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001842 if (HAS_PCH_CPT(dev)) {
1843 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1844 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1845 } else {
1846 temp &= ~FDI_LINK_TRAIN_NONE;
1847 temp |= FDI_LINK_TRAIN_PATTERN_2;
1848 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001849 I915_WRITE(reg, temp);
1850
1851 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001852 udelay(150);
1853
1854 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001855 reg = FDI_TX_CTL(pipe);
1856 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001857 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1858 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001859 I915_WRITE(reg, temp);
1860
1861 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001862 udelay(500);
1863
Chris Wilson5eddb702010-09-11 13:48:45 +01001864 reg = FDI_RX_IIR(pipe);
1865 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001866 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1867
1868 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001869 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001870 DRM_DEBUG_KMS("FDI train 2 done.\n");
1871 break;
1872 }
1873 }
1874 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001875 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001876
1877 DRM_DEBUG_KMS("FDI train done.\n");
1878}
1879
Jesse Barnes0e23b992010-09-10 11:10:00 -07001880static void ironlake_fdi_enable(struct drm_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1885 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001886 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001887
Jesse Barnesc64e3112010-09-10 11:27:03 -07001888 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001889 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1890 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001891
Jesse Barnes0e23b992010-09-10 11:10:00 -07001892 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001893 reg = FDI_RX_CTL(pipe);
1894 temp = I915_READ(reg);
1895 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001896 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001897 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1898 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1899
1900 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001901 udelay(200);
1902
1903 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001904 temp = I915_READ(reg);
1905 I915_WRITE(reg, temp | FDI_PCDCLK);
1906
1907 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001908 udelay(200);
1909
1910 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001911 reg = FDI_TX_CTL(pipe);
1912 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001913 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001914 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1915
1916 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001917 udelay(100);
1918 }
1919}
1920
Chris Wilson5eddb702010-09-11 13:48:45 +01001921static void intel_flush_display_plane(struct drm_device *dev,
1922 int plane)
1923{
1924 struct drm_i915_private *dev_priv = dev->dev_private;
1925 u32 reg = DSPADDR(plane);
1926 I915_WRITE(reg, I915_READ(reg));
1927}
1928
Jesse Barnes6be4a602010-09-10 10:26:01 -07001929static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001930{
1931 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001932 struct drm_i915_private *dev_priv = dev->dev_private;
1933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1934 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001935 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01001936 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001937
Jesse Barnes6be4a602010-09-10 10:26:01 -07001938 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1939 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01001940 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07001941 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001942 }
1943
Jesse Barnes0e23b992010-09-10 11:10:00 -07001944 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001945
1946 /* Enable panel fitting for LVDS */
1947 if (dev_priv->pch_pf_size &&
1948 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1949 || HAS_eDP || intel_pch_has_edp(crtc))) {
1950 /* Force use of hard-coded filter coefficients
1951 * as some pre-programmed values are broken,
1952 * e.g. x201.
1953 */
1954 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1955 PF_ENABLE | PF_FILTER_MED_3x3);
1956 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1957 dev_priv->pch_pf_pos);
1958 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1959 dev_priv->pch_pf_size);
1960 }
1961
1962 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01001963 reg = PIPECONF(pipe);
1964 temp = I915_READ(reg);
1965 if ((temp & PIPECONF_ENABLE) == 0) {
1966 I915_WRITE(reg, temp | PIPECONF_ENABLE);
1967 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001968 udelay(100);
1969 }
1970
1971 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01001972 reg = DSPCNTR(plane);
1973 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001974 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001975 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
1976 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001977 }
1978
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001979 /* For PCH output, training FDI link */
1980 if (IS_GEN6(dev))
1981 gen6_fdi_link_train(crtc);
1982 else
1983 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001984
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001985 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01001986 reg = PCH_DPLL(pipe);
1987 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001988 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001989 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
1990 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01001991 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001992 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001993
1994 if (HAS_PCH_CPT(dev)) {
1995 /* Be sure PCH DPLL SEL is set */
1996 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001998 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01001999 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002000 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2001 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002002 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002003
Chris Wilson5eddb702010-09-11 13:48:45 +01002004 /* set transcoder timing */
2005 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2006 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2007 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2008
2009 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2010 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2011 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002012
2013 /* enable normal train */
Chris Wilson5eddb702010-09-11 13:48:45 +01002014 reg = FDI_TX_CTL(pipe);
2015 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002016 temp &= ~FDI_LINK_TRAIN_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002017 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2018 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002019
Chris Wilson5eddb702010-09-11 13:48:45 +01002020 reg = FDI_RX_CTL(pipe);
2021 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002022 if (HAS_PCH_CPT(dev)) {
2023 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2024 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2025 } else {
2026 temp &= ~FDI_LINK_TRAIN_NONE;
2027 temp |= FDI_LINK_TRAIN_NONE;
2028 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002030
2031 /* wait one idle pattern time */
Chris Wilson5eddb702010-09-11 13:48:45 +01002032 POSTING_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002033 udelay(100);
2034
2035 /* For PCH DP, enable TRANS_DP_CTL */
2036 if (HAS_PCH_CPT(dev) &&
2037 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002038 reg = TRANS_DP_CTL(pipe);
2039 temp = I915_READ(reg);
2040 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2041 TRANS_DP_SYNC_MASK);
2042 temp |= (TRANS_DP_OUTPUT_ENABLE |
2043 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002044
2045 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002047 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002049
2050 switch (intel_trans_dp_port_sel(crtc)) {
2051 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002052 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002053 break;
2054 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002055 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002056 break;
2057 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002058 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002059 break;
2060 default:
2061 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002062 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002063 break;
2064 }
2065
Chris Wilson5eddb702010-09-11 13:48:45 +01002066 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002067 }
2068
2069 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 reg = TRANSCONF(pipe);
2071 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002072 /*
2073 * make the BPC in transcoder be consistent with
2074 * that in pipeconf reg.
2075 */
2076 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002077 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2078 I915_WRITE(reg, temp | TRANS_ENABLE);
2079 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002080 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002081
2082 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002083 intel_update_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002084}
2085
2086static void ironlake_crtc_disable(struct drm_crtc *crtc)
2087{
2088 struct drm_device *dev = crtc->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2091 int pipe = intel_crtc->pipe;
2092 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002093 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002094
2095 drm_vblank_off(dev, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002096
Jesse Barnes6be4a602010-09-10 10:26:01 -07002097 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002098 reg = DSPCNTR(plane);
2099 temp = I915_READ(reg);
2100 if (temp & DISPLAY_PLANE_ENABLE) {
2101 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2102 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002103 }
2104
2105 if (dev_priv->cfb_plane == plane &&
2106 dev_priv->display.disable_fbc)
2107 dev_priv->display.disable_fbc(dev);
2108
2109 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 reg = PIPECONF(pipe);
2111 temp = I915_READ(reg);
2112 if (temp & PIPECONF_ENABLE) {
2113 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002114 /* wait for cpu pipe off, pipe state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002115 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002116 DRM_ERROR("failed to turn off cpu pipe\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002118
Jesse Barnes6be4a602010-09-10 10:26:01 -07002119 /* Disable PF */
2120 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2121 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2122
2123 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002124 reg = FDI_TX_CTL(pipe);
2125 temp = I915_READ(reg);
2126 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2127 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002128
Chris Wilson5eddb702010-09-11 13:48:45 +01002129 reg = FDI_RX_CTL(pipe);
2130 temp = I915_READ(reg);
2131 temp &= ~(0x7 << 16);
2132 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2133 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002134
Chris Wilson5eddb702010-09-11 13:48:45 +01002135 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002136 udelay(100);
2137
2138 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002139 reg = FDI_TX_CTL(pipe);
2140 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002141 temp &= ~FDI_LINK_TRAIN_NONE;
2142 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002143 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002144
Chris Wilson5eddb702010-09-11 13:48:45 +01002145 reg = FDI_RX_CTL(pipe);
2146 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002147 if (HAS_PCH_CPT(dev)) {
2148 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2149 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2150 } else {
2151 temp &= ~FDI_LINK_TRAIN_NONE;
2152 temp |= FDI_LINK_TRAIN_PATTERN_1;
2153 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002154 /* BPC in FDI rx is consistent with that in PIPECONF */
2155 temp &= ~(0x07 << 16);
2156 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2157 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002158
Chris Wilson5eddb702010-09-11 13:48:45 +01002159 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002160 udelay(100);
2161
2162 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2163 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002164 if (temp & LVDS_PORT_EN) {
2165 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2166 POSTING_READ(PCH_LVDS);
2167 udelay(100);
2168 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002169 }
2170
2171 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002172 reg = TRANSCONF(plane);
2173 temp = I915_READ(reg);
2174 if (temp & TRANS_ENABLE) {
2175 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002176 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002177 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002178 DRM_ERROR("failed to disable transcoder\n");
2179 }
2180
Jesse Barnes6be4a602010-09-10 10:26:01 -07002181 if (HAS_PCH_CPT(dev)) {
2182 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002183 reg = TRANS_DP_CTL(pipe);
2184 temp = I915_READ(reg);
2185 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2186 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002187
2188 /* disable DPLL_SEL */
2189 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002190 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002191 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2192 else
2193 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2194 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002195 }
2196
2197 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002198 reg = PCH_DPLL(pipe);
2199 temp = I915_READ(reg);
2200 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002201
2202 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002203 reg = FDI_RX_CTL(pipe);
2204 temp = I915_READ(reg);
2205 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002206
2207 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002208 reg = FDI_TX_CTL(pipe);
2209 temp = I915_READ(reg);
2210 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2211
2212 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002213 udelay(100);
2214
Chris Wilson5eddb702010-09-11 13:48:45 +01002215 reg = FDI_RX_CTL(pipe);
2216 temp = I915_READ(reg);
2217 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002218
2219 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002220 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002221 udelay(100);
2222}
2223
2224static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2225{
2226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2227 int pipe = intel_crtc->pipe;
2228 int plane = intel_crtc->plane;
2229
Zhenyu Wang2c072452009-06-05 15:38:42 +08002230 /* XXX: When our outputs are all unaware of DPMS modes other than off
2231 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2232 */
2233 switch (mode) {
2234 case DRM_MODE_DPMS_ON:
2235 case DRM_MODE_DPMS_STANDBY:
2236 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002237 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002238 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002239 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002240
Zhenyu Wang2c072452009-06-05 15:38:42 +08002241 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002242 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002243 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002244 break;
2245 }
2246}
2247
Daniel Vetter02e792f2009-09-15 22:57:34 +02002248static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2249{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002250 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002251 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002252
Chris Wilson23f09ce2010-08-12 13:53:37 +01002253 mutex_lock(&dev->struct_mutex);
2254 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2255 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002256 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002257
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002258 /* Let userspace switch the overlay on again. In most cases userspace
2259 * has to recompute where to put it anyway.
2260 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002261}
2262
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002263static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002264{
2265 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002266 struct drm_i915_private *dev_priv = dev->dev_private;
2267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2268 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002269 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002270 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002271
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002272 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002273 reg = DPLL(pipe);
2274 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002275 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002276 I915_WRITE(reg, temp);
2277
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002278 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002279 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002280 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002281
2282 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2283
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002284 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002286 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002287
2288 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2289
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002290 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002291 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002292 udelay(150);
2293 }
2294
2295 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002296 reg = PIPECONF(pipe);
2297 temp = I915_READ(reg);
2298 if ((temp & PIPECONF_ENABLE) == 0)
2299 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002300
2301 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002302 reg = DSPCNTR(plane);
2303 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002304 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2306 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002307 }
2308
2309 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002310 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002311
2312 /* Give the overlay scaler a chance to enable if it's on this pipe */
2313 intel_crtc_dpms_overlay(intel_crtc, true);
2314}
2315
2316static void i9xx_crtc_disable(struct drm_crtc *crtc)
2317{
2318 struct drm_device *dev = crtc->dev;
2319 struct drm_i915_private *dev_priv = dev->dev_private;
2320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2321 int pipe = intel_crtc->pipe;
2322 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002323 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002324
2325 /* Give the overlay scaler a chance to disable if it's on this pipe */
2326 intel_crtc_dpms_overlay(intel_crtc, false);
2327 drm_vblank_off(dev, pipe);
2328
2329 if (dev_priv->cfb_plane == plane &&
2330 dev_priv->display.disable_fbc)
2331 dev_priv->display.disable_fbc(dev);
2332
2333 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 reg = DSPCNTR(plane);
2335 temp = I915_READ(reg);
2336 if (temp & DISPLAY_PLANE_ENABLE) {
2337 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002338 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002340
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002341 /* Wait for vblank for the disable to take effect */
Chris Wilson5eddb702010-09-11 13:48:45 +01002342 if (!IS_I9XX(dev))
2343 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002344 }
2345
2346 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2348 return;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002349
2350 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 reg = PIPECONF(pipe);
2352 temp = I915_READ(reg);
2353 if (temp & PIPECONF_ENABLE) {
2354 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2355
2356 /* Wait for vblank for the disable to take effect. */
2357 POSTING_READ(reg);
2358 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002359 }
2360
Chris Wilson5eddb702010-09-11 13:48:45 +01002361 reg = DPLL(pipe);
2362 temp = I915_READ(reg);
2363 if (temp & DPLL_VCO_ENABLE) {
2364 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 /* Wait for the clocks to turn off. */
2367 POSTING_READ(reg);
2368 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002369 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002370}
2371
2372static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2373{
Jesse Barnes79e53942008-11-07 14:24:08 -08002374 /* XXX: When our outputs are all unaware of DPMS modes other than off
2375 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2376 */
2377 switch (mode) {
2378 case DRM_MODE_DPMS_ON:
2379 case DRM_MODE_DPMS_STANDBY:
2380 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002381 i9xx_crtc_enable(crtc);
2382 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002383 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002384 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002385 break;
2386 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002387}
2388
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002389/*
2390 * When we disable a pipe, we need to clear any pending scanline wait events
2391 * to avoid hanging the ring, which we assume we are waiting on.
2392 */
2393static void intel_clear_scanline_wait(struct drm_device *dev)
2394{
2395 struct drm_i915_private *dev_priv = dev->dev_private;
2396 u32 tmp;
2397
2398 if (IS_GEN2(dev))
2399 /* Can't break the hang on i8xx */
2400 return;
2401
2402 tmp = I915_READ(PRB0_CTL);
2403 if (tmp & RING_WAIT) {
2404 I915_WRITE(PRB0_CTL, tmp);
2405 POSTING_READ(PRB0_CTL);
2406 }
2407}
2408
Zhenyu Wang2c072452009-06-05 15:38:42 +08002409/**
2410 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002411 */
2412static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2413{
2414 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002415 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002416 struct drm_i915_master_private *master_priv;
2417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2418 int pipe = intel_crtc->pipe;
2419 bool enabled;
2420
Chris Wilson032d2a02010-09-06 16:17:22 +01002421 if (intel_crtc->dpms_mode == mode)
2422 return;
2423
Chris Wilsondebcadd2010-08-07 11:01:33 +01002424 intel_crtc->dpms_mode = mode;
2425 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2426
2427 /* When switching on the display, ensure that SR is disabled
2428 * with multiple pipes prior to enabling to new pipe.
2429 *
2430 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002431 * properly hidden and there are no pending waits prior to
2432 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002433 */
2434 if (mode == DRM_MODE_DPMS_ON)
2435 intel_update_watermarks(dev);
2436 else
2437 intel_crtc_update_cursor(crtc);
2438
Jesse Barnese70236a2009-09-21 10:42:27 -07002439 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002440
Chris Wilsonbed4a672010-09-11 10:47:47 +01002441 if (mode == DRM_MODE_DPMS_ON) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01002442 intel_crtc_update_cursor(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002443 } else {
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002444 /* XXX Note that this is not a complete solution, but a hack
2445 * to avoid the most frequently hit hang.
2446 */
2447 intel_clear_scanline_wait(dev);
2448
Chris Wilsondebcadd2010-08-07 11:01:33 +01002449 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002450 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002451 intel_update_fbc(dev);
Daniel Vetter65655d42009-08-11 16:05:31 +02002452
Jesse Barnes79e53942008-11-07 14:24:08 -08002453 if (!dev->primary->master)
2454 return;
2455
2456 master_priv = dev->primary->master->driver_priv;
2457 if (!master_priv->sarea_priv)
2458 return;
2459
2460 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2461
2462 switch (pipe) {
2463 case 0:
2464 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2465 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2466 break;
2467 case 1:
2468 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2469 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2470 break;
2471 default:
2472 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2473 break;
2474 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002475}
2476
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002477/* Prepare for a mode set.
2478 *
2479 * Note we could be a lot smarter here. We need to figure out which outputs
2480 * will be enabled, which disabled (in short, how the config will changes)
2481 * and perform the minimum necessary steps to accomplish that, e.g. updating
2482 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2483 * panel fitting is in the proper state, etc.
2484 */
2485static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002486{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002487 struct drm_device *dev = crtc->dev;
2488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2489
2490 intel_crtc->cursor_on = false;
2491 intel_crtc_update_cursor(crtc);
2492
2493 i9xx_crtc_disable(crtc);
2494 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002495}
2496
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002497static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002498{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002499 struct drm_device *dev = crtc->dev;
2500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2501
2502 intel_update_watermarks(dev);
2503 i9xx_crtc_enable(crtc);
2504
2505 intel_crtc->cursor_on = true;
2506 intel_crtc_update_cursor(crtc);
2507}
2508
2509static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2510{
2511 struct drm_device *dev = crtc->dev;
2512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2513
2514 intel_crtc->cursor_on = false;
2515 intel_crtc_update_cursor(crtc);
2516
2517 ironlake_crtc_disable(crtc);
2518 intel_clear_scanline_wait(dev);
2519}
2520
2521static void ironlake_crtc_commit(struct drm_crtc *crtc)
2522{
2523 struct drm_device *dev = crtc->dev;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525
2526 intel_update_watermarks(dev);
2527 ironlake_crtc_enable(crtc);
2528
2529 intel_crtc->cursor_on = true;
2530 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002531}
2532
2533void intel_encoder_prepare (struct drm_encoder *encoder)
2534{
2535 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2536 /* lvds has its own version of prepare see intel_lvds_prepare */
2537 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2538}
2539
2540void intel_encoder_commit (struct drm_encoder *encoder)
2541{
2542 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2543 /* lvds has its own version of commit see intel_lvds_commit */
2544 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2545}
2546
Chris Wilsonea5b2132010-08-04 13:50:23 +01002547void intel_encoder_destroy(struct drm_encoder *encoder)
2548{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002549 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002550
2551 if (intel_encoder->ddc_bus)
2552 intel_i2c_destroy(intel_encoder->ddc_bus);
2553
2554 if (intel_encoder->i2c_bus)
2555 intel_i2c_destroy(intel_encoder->i2c_bus);
2556
2557 drm_encoder_cleanup(encoder);
2558 kfree(intel_encoder);
2559}
2560
Jesse Barnes79e53942008-11-07 14:24:08 -08002561static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2562 struct drm_display_mode *mode,
2563 struct drm_display_mode *adjusted_mode)
2564{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002565 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002566 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002567 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002568 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2569 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002570 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002571 return true;
2572}
2573
Jesse Barnese70236a2009-09-21 10:42:27 -07002574static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002575{
Jesse Barnese70236a2009-09-21 10:42:27 -07002576 return 400000;
2577}
Jesse Barnes79e53942008-11-07 14:24:08 -08002578
Jesse Barnese70236a2009-09-21 10:42:27 -07002579static int i915_get_display_clock_speed(struct drm_device *dev)
2580{
2581 return 333000;
2582}
Jesse Barnes79e53942008-11-07 14:24:08 -08002583
Jesse Barnese70236a2009-09-21 10:42:27 -07002584static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2585{
2586 return 200000;
2587}
Jesse Barnes79e53942008-11-07 14:24:08 -08002588
Jesse Barnese70236a2009-09-21 10:42:27 -07002589static int i915gm_get_display_clock_speed(struct drm_device *dev)
2590{
2591 u16 gcfgc = 0;
2592
2593 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2594
2595 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002596 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002597 else {
2598 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2599 case GC_DISPLAY_CLOCK_333_MHZ:
2600 return 333000;
2601 default:
2602 case GC_DISPLAY_CLOCK_190_200_MHZ:
2603 return 190000;
2604 }
2605 }
2606}
Jesse Barnes79e53942008-11-07 14:24:08 -08002607
Jesse Barnese70236a2009-09-21 10:42:27 -07002608static int i865_get_display_clock_speed(struct drm_device *dev)
2609{
2610 return 266000;
2611}
2612
2613static int i855_get_display_clock_speed(struct drm_device *dev)
2614{
2615 u16 hpllcc = 0;
2616 /* Assume that the hardware is in the high speed state. This
2617 * should be the default.
2618 */
2619 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2620 case GC_CLOCK_133_200:
2621 case GC_CLOCK_100_200:
2622 return 200000;
2623 case GC_CLOCK_166_250:
2624 return 250000;
2625 case GC_CLOCK_100_133:
2626 return 133000;
2627 }
2628
2629 /* Shouldn't happen */
2630 return 0;
2631}
2632
2633static int i830_get_display_clock_speed(struct drm_device *dev)
2634{
2635 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002636}
2637
Jesse Barnes79e53942008-11-07 14:24:08 -08002638/**
2639 * Return the pipe currently connected to the panel fitter,
2640 * or -1 if the panel fitter is not present or not in use
2641 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002642int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002643{
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 u32 pfit_control;
2646
2647 /* i830 doesn't have a panel fitter */
2648 if (IS_I830(dev))
2649 return -1;
2650
2651 pfit_control = I915_READ(PFIT_CONTROL);
2652
2653 /* See if the panel fitter is in use */
2654 if ((pfit_control & PFIT_ENABLE) == 0)
2655 return -1;
2656
2657 /* 965 can place panel fitter on either pipe */
2658 if (IS_I965G(dev))
2659 return (pfit_control >> 29) & 0x3;
2660
2661 /* older chips can only use pipe 1 */
2662 return 1;
2663}
2664
Zhenyu Wang2c072452009-06-05 15:38:42 +08002665struct fdi_m_n {
2666 u32 tu;
2667 u32 gmch_m;
2668 u32 gmch_n;
2669 u32 link_m;
2670 u32 link_n;
2671};
2672
2673static void
2674fdi_reduce_ratio(u32 *num, u32 *den)
2675{
2676 while (*num > 0xffffff || *den > 0xffffff) {
2677 *num >>= 1;
2678 *den >>= 1;
2679 }
2680}
2681
2682#define DATA_N 0x800000
2683#define LINK_N 0x80000
2684
2685static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002686ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2687 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002688{
2689 u64 temp;
2690
2691 m_n->tu = 64; /* default size */
2692
2693 temp = (u64) DATA_N * pixel_clock;
2694 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002695 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2696 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002697 m_n->gmch_n = DATA_N;
2698 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2699
2700 temp = (u64) LINK_N * pixel_clock;
2701 m_n->link_m = div_u64(temp, link_clock);
2702 m_n->link_n = LINK_N;
2703 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2704}
2705
2706
Shaohua Li7662c8b2009-06-26 11:23:55 +08002707struct intel_watermark_params {
2708 unsigned long fifo_size;
2709 unsigned long max_wm;
2710 unsigned long default_wm;
2711 unsigned long guard_size;
2712 unsigned long cacheline_size;
2713};
2714
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002715/* Pineview has different values for various configs */
2716static struct intel_watermark_params pineview_display_wm = {
2717 PINEVIEW_DISPLAY_FIFO,
2718 PINEVIEW_MAX_WM,
2719 PINEVIEW_DFT_WM,
2720 PINEVIEW_GUARD_WM,
2721 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002722};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002723static struct intel_watermark_params pineview_display_hplloff_wm = {
2724 PINEVIEW_DISPLAY_FIFO,
2725 PINEVIEW_MAX_WM,
2726 PINEVIEW_DFT_HPLLOFF_WM,
2727 PINEVIEW_GUARD_WM,
2728 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002729};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002730static struct intel_watermark_params pineview_cursor_wm = {
2731 PINEVIEW_CURSOR_FIFO,
2732 PINEVIEW_CURSOR_MAX_WM,
2733 PINEVIEW_CURSOR_DFT_WM,
2734 PINEVIEW_CURSOR_GUARD_WM,
2735 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002736};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002737static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2738 PINEVIEW_CURSOR_FIFO,
2739 PINEVIEW_CURSOR_MAX_WM,
2740 PINEVIEW_CURSOR_DFT_WM,
2741 PINEVIEW_CURSOR_GUARD_WM,
2742 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002743};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002744static struct intel_watermark_params g4x_wm_info = {
2745 G4X_FIFO_SIZE,
2746 G4X_MAX_WM,
2747 G4X_MAX_WM,
2748 2,
2749 G4X_FIFO_LINE_SIZE,
2750};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002751static struct intel_watermark_params g4x_cursor_wm_info = {
2752 I965_CURSOR_FIFO,
2753 I965_CURSOR_MAX_WM,
2754 I965_CURSOR_DFT_WM,
2755 2,
2756 G4X_FIFO_LINE_SIZE,
2757};
2758static struct intel_watermark_params i965_cursor_wm_info = {
2759 I965_CURSOR_FIFO,
2760 I965_CURSOR_MAX_WM,
2761 I965_CURSOR_DFT_WM,
2762 2,
2763 I915_FIFO_LINE_SIZE,
2764};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002766 I945_FIFO_SIZE,
2767 I915_MAX_WM,
2768 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002769 2,
2770 I915_FIFO_LINE_SIZE
2771};
2772static struct intel_watermark_params i915_wm_info = {
2773 I915_FIFO_SIZE,
2774 I915_MAX_WM,
2775 1,
2776 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002777 I915_FIFO_LINE_SIZE
2778};
2779static struct intel_watermark_params i855_wm_info = {
2780 I855GM_FIFO_SIZE,
2781 I915_MAX_WM,
2782 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002783 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002784 I830_FIFO_LINE_SIZE
2785};
2786static struct intel_watermark_params i830_wm_info = {
2787 I830_FIFO_SIZE,
2788 I915_MAX_WM,
2789 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002790 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002791 I830_FIFO_LINE_SIZE
2792};
2793
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002794static struct intel_watermark_params ironlake_display_wm_info = {
2795 ILK_DISPLAY_FIFO,
2796 ILK_DISPLAY_MAXWM,
2797 ILK_DISPLAY_DFTWM,
2798 2,
2799 ILK_FIFO_LINE_SIZE
2800};
2801
Zhao Yakuic936f442010-06-12 14:32:26 +08002802static struct intel_watermark_params ironlake_cursor_wm_info = {
2803 ILK_CURSOR_FIFO,
2804 ILK_CURSOR_MAXWM,
2805 ILK_CURSOR_DFTWM,
2806 2,
2807 ILK_FIFO_LINE_SIZE
2808};
2809
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002810static struct intel_watermark_params ironlake_display_srwm_info = {
2811 ILK_DISPLAY_SR_FIFO,
2812 ILK_DISPLAY_MAX_SRWM,
2813 ILK_DISPLAY_DFT_SRWM,
2814 2,
2815 ILK_FIFO_LINE_SIZE
2816};
2817
2818static struct intel_watermark_params ironlake_cursor_srwm_info = {
2819 ILK_CURSOR_SR_FIFO,
2820 ILK_CURSOR_MAX_SRWM,
2821 ILK_CURSOR_DFT_SRWM,
2822 2,
2823 ILK_FIFO_LINE_SIZE
2824};
2825
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002826/**
2827 * intel_calculate_wm - calculate watermark level
2828 * @clock_in_khz: pixel clock
2829 * @wm: chip FIFO params
2830 * @pixel_size: display pixel size
2831 * @latency_ns: memory latency for the platform
2832 *
2833 * Calculate the watermark level (the level at which the display plane will
2834 * start fetching from memory again). Each chip has a different display
2835 * FIFO size and allocation, so the caller needs to figure that out and pass
2836 * in the correct intel_watermark_params structure.
2837 *
2838 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2839 * on the pixel size. When it reaches the watermark level, it'll start
2840 * fetching FIFO line sized based chunks from memory until the FIFO fills
2841 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2842 * will occur, and a display engine hang could result.
2843 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002844static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2845 struct intel_watermark_params *wm,
2846 int pixel_size,
2847 unsigned long latency_ns)
2848{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002849 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002850
Jesse Barnesd6604672009-09-11 12:25:56 -07002851 /*
2852 * Note: we need to make sure we don't overflow for various clock &
2853 * latency values.
2854 * clocks go from a few thousand to several hundred thousand.
2855 * latency is usually a few thousand
2856 */
2857 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2858 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002859 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002860
Zhao Yakui28c97732009-10-09 11:39:41 +08002861 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002862
2863 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2864
Zhao Yakui28c97732009-10-09 11:39:41 +08002865 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002866
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002867 /* Don't promote wm_size to unsigned... */
2868 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002869 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002870 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871 wm_size = wm->default_wm;
2872 return wm_size;
2873}
2874
2875struct cxsr_latency {
2876 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002877 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002878 unsigned long fsb_freq;
2879 unsigned long mem_freq;
2880 unsigned long display_sr;
2881 unsigned long display_hpll_disable;
2882 unsigned long cursor_sr;
2883 unsigned long cursor_hpll_disable;
2884};
2885
Chris Wilson403c89f2010-08-04 15:25:31 +01002886static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002887 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2888 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2889 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2890 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2891 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002892
Li Peng95534262010-05-18 18:58:44 +08002893 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2894 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2895 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2896 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2897 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002898
Li Peng95534262010-05-18 18:58:44 +08002899 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2900 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2901 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2902 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2903 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002904
Li Peng95534262010-05-18 18:58:44 +08002905 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2906 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2907 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2908 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2909 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002910
Li Peng95534262010-05-18 18:58:44 +08002911 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2912 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2913 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2914 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2915 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002916
Li Peng95534262010-05-18 18:58:44 +08002917 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2918 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2919 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2920 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2921 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002922};
2923
Chris Wilson403c89f2010-08-04 15:25:31 +01002924static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2925 int is_ddr3,
2926 int fsb,
2927 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928{
Chris Wilson403c89f2010-08-04 15:25:31 +01002929 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002930 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002931
2932 if (fsb == 0 || mem == 0)
2933 return NULL;
2934
2935 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2936 latency = &cxsr_latency_table[i];
2937 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002938 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302939 fsb == latency->fsb_freq && mem == latency->mem_freq)
2940 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002941 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302942
Zhao Yakui28c97732009-10-09 11:39:41 +08002943 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302944
2945 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002946}
2947
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002948static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002949{
2950 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951
2952 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002953 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954}
2955
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002956/*
2957 * Latency for FIFO fetches is dependent on several factors:
2958 * - memory configuration (speed, channels)
2959 * - chipset
2960 * - current MCH state
2961 * It can be fairly high in some situations, so here we assume a fairly
2962 * pessimal value. It's a tradeoff between extra memory fetches (if we
2963 * set this value too high, the FIFO will fetch frequently to stay full)
2964 * and power consumption (set it too low to save power and we might see
2965 * FIFO underruns and display "flicker").
2966 *
2967 * A value of 5us seems to be a good balance; safe for very low end
2968 * platforms but not overly aggressive on lower latency configs.
2969 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002970static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002971
Jesse Barnese70236a2009-09-21 10:42:27 -07002972static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
2975 uint32_t dsparb = I915_READ(DSPARB);
2976 int size;
2977
Chris Wilson8de9b312010-07-19 19:59:52 +01002978 size = dsparb & 0x7f;
2979 if (plane)
2980 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002981
Zhao Yakui28c97732009-10-09 11:39:41 +08002982 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002984
2985 return size;
2986}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002987
Jesse Barnese70236a2009-09-21 10:42:27 -07002988static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
2991 uint32_t dsparb = I915_READ(DSPARB);
2992 int size;
2993
Chris Wilson8de9b312010-07-19 19:59:52 +01002994 size = dsparb & 0x1ff;
2995 if (plane)
2996 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002997 size >>= 1; /* Convert to cachelines */
2998
Zhao Yakui28c97732009-10-09 11:39:41 +08002999 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003001
3002 return size;
3003}
3004
3005static int i845_get_fifo_size(struct drm_device *dev, int plane)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 uint32_t dsparb = I915_READ(DSPARB);
3009 int size;
3010
3011 size = dsparb & 0x7f;
3012 size >>= 2; /* Convert to cachelines */
3013
Zhao Yakui28c97732009-10-09 11:39:41 +08003014 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 plane ? "B" : "A",
3016 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003017
3018 return size;
3019}
3020
3021static int i830_get_fifo_size(struct drm_device *dev, int plane)
3022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 uint32_t dsparb = I915_READ(DSPARB);
3025 int size;
3026
3027 size = dsparb & 0x7f;
3028 size >>= 1; /* Convert to cachelines */
3029
Zhao Yakui28c97732009-10-09 11:39:41 +08003030 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003032
3033 return size;
3034}
3035
Zhao Yakuid4294342010-03-22 22:45:36 +08003036static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 int planeb_clock, int sr_hdisplay, int unused,
3038 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003041 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003042 u32 reg;
3043 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003044 int sr_clock;
3045
Chris Wilson403c89f2010-08-04 15:25:31 +01003046 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003047 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003048 if (!latency) {
3049 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3050 pineview_disable_cxsr(dev);
3051 return;
3052 }
3053
3054 if (!planea_clock || !planeb_clock) {
3055 sr_clock = planea_clock ? planea_clock : planeb_clock;
3056
3057 /* Display SR */
3058 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3059 pixel_size, latency->display_sr);
3060 reg = I915_READ(DSPFW1);
3061 reg &= ~DSPFW_SR_MASK;
3062 reg |= wm << DSPFW_SR_SHIFT;
3063 I915_WRITE(DSPFW1, reg);
3064 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3065
3066 /* cursor SR */
3067 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3068 pixel_size, latency->cursor_sr);
3069 reg = I915_READ(DSPFW3);
3070 reg &= ~DSPFW_CURSOR_SR_MASK;
3071 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3072 I915_WRITE(DSPFW3, reg);
3073
3074 /* Display HPLL off SR */
3075 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3076 pixel_size, latency->display_hpll_disable);
3077 reg = I915_READ(DSPFW3);
3078 reg &= ~DSPFW_HPLL_SR_MASK;
3079 reg |= wm & DSPFW_HPLL_SR_MASK;
3080 I915_WRITE(DSPFW3, reg);
3081
3082 /* cursor HPLL off SR */
3083 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3084 pixel_size, latency->cursor_hpll_disable);
3085 reg = I915_READ(DSPFW3);
3086 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3087 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3088 I915_WRITE(DSPFW3, reg);
3089 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3090
3091 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003092 I915_WRITE(DSPFW3,
3093 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003094 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3095 } else {
3096 pineview_disable_cxsr(dev);
3097 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3098 }
3099}
3100
Jesse Barnes0e442c62009-10-19 10:09:33 +09003101static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003102 int planeb_clock, int sr_hdisplay, int sr_htotal,
3103 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003104{
3105 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003106 int total_size, cacheline_size;
3107 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3108 struct intel_watermark_params planea_params, planeb_params;
3109 unsigned long line_time_us;
3110 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003111
Jesse Barnes0e442c62009-10-19 10:09:33 +09003112 /* Create copies of the base settings for each pipe */
3113 planea_params = planeb_params = g4x_wm_info;
3114
3115 /* Grab a couple of global values before we overwrite them */
3116 total_size = planea_params.fifo_size;
3117 cacheline_size = planea_params.cacheline_size;
3118
3119 /*
3120 * Note: we need to make sure we don't overflow for various clock &
3121 * latency values.
3122 * clocks go from a few thousand to several hundred thousand.
3123 * latency is usually a few thousand
3124 */
3125 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3126 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003127 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003128 planea_wm = entries_required + planea_params.guard_size;
3129
3130 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3131 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003132 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003133 planeb_wm = entries_required + planeb_params.guard_size;
3134
3135 cursora_wm = cursorb_wm = 16;
3136 cursor_sr = 32;
3137
3138 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3139
3140 /* Calc sr entries for one plane configs */
3141 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3142 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003143 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003144
3145 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003146 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003147
3148 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003149 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003150 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003151 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003152
3153 entries_required = (((sr_latency_ns / line_time_us) +
3154 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003155 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003157 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3158
3159 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3160 cursor_sr = g4x_cursor_wm_info.max_wm;
3161 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3162 "cursor %d\n", sr_entries, cursor_sr);
3163
Jesse Barnes0e442c62009-10-19 10:09:33 +09003164 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303165 } else {
3166 /* Turn off self refresh if both pipes are enabled */
3167 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003169 }
3170
3171 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3172 planea_wm, planeb_wm, sr_entries);
3173
3174 planea_wm &= 0x3f;
3175 planeb_wm &= 0x3f;
3176
3177 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3178 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3179 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3180 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3181 (cursora_wm << DSPFW_CURSORA_SHIFT));
3182 /* HPLL off in SR has some issues on G4x... disable it */
3183 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3184 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003185}
3186
Jesse Barnes1dc75462009-10-19 10:08:17 +09003187static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003188 int planeb_clock, int sr_hdisplay, int sr_htotal,
3189 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003192 unsigned long line_time_us;
3193 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003194 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003195
Jesse Barnes1dc75462009-10-19 10:08:17 +09003196 /* Calc sr entries for one plane configs */
3197 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3198 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003199 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003200
3201 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003202 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003203
3204 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003205 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003207 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003208 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003209 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003210 if (srwm < 0)
3211 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003212 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003213
3214 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003215 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003216 sr_entries = DIV_ROUND_UP(sr_entries,
3217 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003218 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003220
3221 if (cursor_sr > i965_cursor_wm_info.max_wm)
3222 cursor_sr = i965_cursor_wm_info.max_wm;
3223
3224 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3225 "cursor %d\n", srwm, cursor_sr);
3226
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003227 if (IS_I965GM(dev))
3228 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303229 } else {
3230 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003231 if (IS_I965GM(dev))
3232 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3233 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003234 }
3235
3236 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3237 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003238
3239 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003240 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3241 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003243 /* update cursor SR watermark */
3244 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003245}
3246
3247static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003248 int planeb_clock, int sr_hdisplay, int sr_htotal,
3249 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003252 uint32_t fwater_lo;
3253 uint32_t fwater_hi;
3254 int total_size, cacheline_size, cwm, srwm = 1;
3255 int planea_wm, planeb_wm;
3256 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003257 unsigned long line_time_us;
3258 int sr_clock, sr_entries = 0;
3259
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003260 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003261 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003262 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003263 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003264 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003265 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003266 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003268 /* Grab a couple of global values before we overwrite them */
3269 total_size = planea_params.fifo_size;
3270 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003271
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003272 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003273 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3274 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003275
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003276 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3277 pixel_size, latency_ns);
3278 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3279 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003280 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003281
3282 /*
3283 * Overlay gets an aggressive default since video jitter is bad.
3284 */
3285 cwm = 2;
3286
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003287 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003288 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3289 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003290 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003291 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003292
Shaohua Li7662c8b2009-06-26 11:23:55 +08003293 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003294 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295
3296 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003297 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003299 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003300 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003301 srwm = total_size - sr_entries;
3302 if (srwm < 0)
3303 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003304
3305 if (IS_I945G(dev) || IS_I945GM(dev))
3306 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3307 else if (IS_I915GM(dev)) {
3308 /* 915M has a smaller SRWM field */
3309 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3310 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3311 }
David John33c5fd12010-01-27 15:19:08 +05303312 } else {
3313 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003314 if (IS_I945G(dev) || IS_I945GM(dev)) {
3315 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3316 & ~FW_BLC_SELF_EN);
3317 } else if (IS_I915GM(dev)) {
3318 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3319 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003320 }
3321
Zhao Yakui28c97732009-10-09 11:39:41 +08003322 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003324
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003325 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3326 fwater_hi = (cwm & 0x1f);
3327
3328 /* Set request length to 8 cachelines per fetch */
3329 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3330 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003331
3332 I915_WRITE(FW_BLC, fwater_lo);
3333 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003334}
3335
Jesse Barnese70236a2009-09-21 10:42:27 -07003336static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003337 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003338{
3339 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003340 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003341 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003342
Jesse Barnese70236a2009-09-21 10:42:27 -07003343 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003345 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3346 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003347 fwater_lo |= (3<<8) | planea_wm;
3348
Zhao Yakui28c97732009-10-09 11:39:41 +08003349 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003350
3351 I915_WRITE(FW_BLC, fwater_lo);
3352}
3353
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003354#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003355#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003356
Chris Wilson4ed765f2010-09-11 10:46:47 +01003357static bool ironlake_compute_wm0(struct drm_device *dev,
3358 int pipe,
3359 int *plane_wm,
3360 int *cursor_wm)
3361{
3362 struct drm_crtc *crtc;
3363 int htotal, hdisplay, clock, pixel_size = 0;
3364 int line_time_us, line_count, entries;
3365
3366 crtc = intel_get_crtc_for_pipe(dev, pipe);
3367 if (crtc->fb == NULL || !crtc->enabled)
3368 return false;
3369
3370 htotal = crtc->mode.htotal;
3371 hdisplay = crtc->mode.hdisplay;
3372 clock = crtc->mode.clock;
3373 pixel_size = crtc->fb->bits_per_pixel / 8;
3374
3375 /* Use the small buffer method to calculate plane watermark */
3376 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3377 entries = DIV_ROUND_UP(entries,
3378 ironlake_display_wm_info.cacheline_size);
3379 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3380 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3381 *plane_wm = ironlake_display_wm_info.max_wm;
3382
3383 /* Use the large buffer method to calculate cursor watermark */
3384 line_time_us = ((htotal * 1000) / clock);
3385 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3386 entries = line_count * 64 * pixel_size;
3387 entries = DIV_ROUND_UP(entries,
3388 ironlake_cursor_wm_info.cacheline_size);
3389 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3390 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3391 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3392
3393 return true;
3394}
3395
3396static void ironlake_update_wm(struct drm_device *dev,
3397 int planea_clock, int planeb_clock,
3398 int sr_hdisplay, int sr_htotal,
3399 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003400{
3401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003402 int plane_wm, cursor_wm, enabled;
3403 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003404
Chris Wilson4ed765f2010-09-11 10:46:47 +01003405 enabled = 0;
3406 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3407 I915_WRITE(WM0_PIPEA_ILK,
3408 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3409 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3410 " plane %d, " "cursor: %d\n",
3411 plane_wm, cursor_wm);
3412 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003413 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003414
Chris Wilson4ed765f2010-09-11 10:46:47 +01003415 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3416 I915_WRITE(WM0_PIPEB_ILK,
3417 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3418 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3419 " plane %d, cursor: %d\n",
3420 plane_wm, cursor_wm);
3421 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003422 }
3423
3424 /*
3425 * Calculate and update the self-refresh watermark only when one
3426 * display plane is used.
3427 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003428 tmp = 0;
3429 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3430 unsigned long line_time_us;
3431 int small, large, plane_fbc;
3432 int sr_clock, entries;
3433 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003434 /* Read the self-refresh latency. The unit is 0.5us */
3435 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3436
3437 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003438 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003439
3440 /* Use ns/us then divide to preserve precision */
3441 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003443 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003444
Chris Wilson4ed765f2010-09-11 10:46:47 +01003445 /* Use the minimum of the small and large buffer method for primary */
3446 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3447 large = line_count * line_size;
3448
3449 entries = DIV_ROUND_UP(min(small, large),
3450 ironlake_display_srwm_info.cacheline_size);
3451
3452 plane_fbc = entries * 64;
3453 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3454
3455 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3456 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3457 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003458
3459 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003460 entries = line_count * pixel_size * 64;
3461 entries = DIV_ROUND_UP(entries,
3462 ironlake_cursor_srwm_info.cacheline_size);
3463
3464 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3465 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3466 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003467
3468 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003469 tmp = (WM1_LP_SR_EN |
3470 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3471 (plane_fbc << WM1_LP_FBC_SHIFT) |
3472 (plane_wm << WM1_LP_SR_SHIFT) |
3473 cursor_wm);
3474 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3475 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003476 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003477 I915_WRITE(WM1_LP_ILK, tmp);
3478 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003479}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003480
Shaohua Li7662c8b2009-06-26 11:23:55 +08003481/**
3482 * intel_update_watermarks - update FIFO watermark values based on current modes
3483 *
3484 * Calculate watermark values for the various WM regs based on current mode
3485 * and plane configuration.
3486 *
3487 * There are several cases to deal with here:
3488 * - normal (i.e. non-self-refresh)
3489 * - self-refresh (SR) mode
3490 * - lines are large relative to FIFO size (buffer can hold up to 2)
3491 * - lines are small relative to FIFO size (buffer can hold more than 2
3492 * lines), so need to account for TLB latency
3493 *
3494 * The normal calculation is:
3495 * watermark = dotclock * bytes per pixel * latency
3496 * where latency is platform & configuration dependent (we assume pessimal
3497 * values here).
3498 *
3499 * The SR calculation is:
3500 * watermark = (trunc(latency/line time)+1) * surface width *
3501 * bytes per pixel
3502 * where
3503 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003504 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505 * and latency is assumed to be high, as above.
3506 *
3507 * The final value programmed to the register should always be rounded up,
3508 * and include an extra 2 entries to account for clock crossings.
3509 *
3510 * We don't use the sprite, so we can ignore that. And on Crestline we have
3511 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003513static void intel_update_watermarks(struct drm_device *dev)
3514{
Jesse Barnese70236a2009-09-21 10:42:27 -07003515 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003516 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517 int sr_hdisplay = 0;
3518 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3519 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003520 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003522 if (!dev_priv->display.update_wm)
3523 return;
3524
Shaohua Li7662c8b2009-06-26 11:23:55 +08003525 /* Get the clock config from both planes */
3526 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3528 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003529 enabled++;
3530 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003531 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003533 planea_clock = crtc->mode.clock;
3534 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003535 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537 planeb_clock = crtc->mode.clock;
3538 }
3539 sr_hdisplay = crtc->mode.hdisplay;
3540 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003541 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003542 if (crtc->fb)
3543 pixel_size = crtc->fb->bits_per_pixel / 8;
3544 else
3545 pixel_size = 4; /* by default */
3546 }
3547 }
3548
3549 if (enabled <= 0)
3550 return;
3551
Jesse Barnese70236a2009-09-21 10:42:27 -07003552 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003553 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003554}
3555
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003556static int intel_crtc_mode_set(struct drm_crtc *crtc,
3557 struct drm_display_mode *mode,
3558 struct drm_display_mode *adjusted_mode,
3559 int x, int y,
3560 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003561{
3562 struct drm_device *dev = crtc->dev;
3563 struct drm_i915_private *dev_priv = dev->dev_private;
3564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3565 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003566 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003568 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003569 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003571 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003572 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003573 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003574 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003576 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003577 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003578 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003580 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003581
3582 drm_vblank_pre_modeset(dev, pipe);
3583
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3585 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003586 continue;
3587
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003589 case INTEL_OUTPUT_LVDS:
3590 is_lvds = true;
3591 break;
3592 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003593 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003594 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003596 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 break;
3598 case INTEL_OUTPUT_DVO:
3599 is_dvo = true;
3600 break;
3601 case INTEL_OUTPUT_TVOUT:
3602 is_tv = true;
3603 break;
3604 case INTEL_OUTPUT_ANALOG:
3605 is_crt = true;
3606 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 case INTEL_OUTPUT_DISPLAYPORT:
3608 is_dp = true;
3609 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003610 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003611 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003612 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003613 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003614
Eric Anholtc751ce42010-03-25 11:48:48 -07003615 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003616 }
3617
Eric Anholtc751ce42010-03-25 11:48:48 -07003618 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003619 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003620 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003622 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003623 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003624 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003625 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003626 } else {
3627 refclk = 48000;
3628 }
3629
Ma Lingd4906092009-03-18 20:13:27 +08003630 /*
3631 * Returns a set of divisors for the desired target clock with the given
3632 * refclk, or FALSE. The returned values represent the clock equation:
3633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3634 */
3635 limit = intel_limit(crtc);
3636 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003637 if (!ok) {
3638 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003639 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003640 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003641 }
3642
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003643 /* Ensure that the cursor is valid for the new mode before changing... */
3644 intel_crtc_update_cursor(crtc);
3645
Zhao Yakuiddc90032010-01-06 22:05:56 +08003646 if (is_lvds && dev_priv->lvds_downclock_avail) {
3647 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003648 dev_priv->lvds_downclock,
3649 refclk,
3650 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003651 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3652 /*
3653 * If the different P is found, it means that we can't
3654 * switch the display clock by using the FP0/FP1.
3655 * In such case we will disable the LVDS downclock
3656 * feature.
3657 */
3658 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003659 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003660 has_reduced_clock = 0;
3661 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003662 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003663 /* SDVO TV has fixed PLL values depend on its clock range,
3664 this mirrors vbios setting. */
3665 if (is_sdvo && is_tv) {
3666 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003667 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003668 clock.p1 = 2;
3669 clock.p2 = 10;
3670 clock.n = 3;
3671 clock.m1 = 16;
3672 clock.m2 = 8;
3673 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003674 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003675 clock.p1 = 1;
3676 clock.p2 = 10;
3677 clock.n = 6;
3678 clock.m1 = 12;
3679 clock.m2 = 8;
3680 }
3681 }
3682
Zhenyu Wang2c072452009-06-05 15:38:42 +08003683 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003684 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003685 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003686 /* eDP doesn't require FDI link, so just set DP M/N
3687 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003688 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003689 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003690 intel_edp_link_config(has_edp_encoder,
3691 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003692 } else {
3693 /* DP over FDI requires target mode clock
3694 instead of link clock */
3695 if (is_dp)
3696 target_clock = mode->clock;
3697 else
3698 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003699
3700 /* FDI is a binary signal running at ~2.7GHz, encoding
3701 * each output octet as 10 bits. The actual frequency
3702 * is stored as a divider into a 100MHz clock, and the
3703 * mode pixel clock is stored in units of 1KHz.
3704 * Hence the bw of each lane in terms of the mode signal
3705 * is:
3706 */
3707 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003708 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003709
3710 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003711 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003712 temp &= ~PIPE_BPC_MASK;
3713 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003714 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003716 temp |= PIPE_8BPC;
3717 else
3718 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003719 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003720 switch (dev_priv->edp_bpp/3) {
3721 case 8:
3722 temp |= PIPE_8BPC;
3723 break;
3724 case 10:
3725 temp |= PIPE_10BPC;
3726 break;
3727 case 6:
3728 temp |= PIPE_6BPC;
3729 break;
3730 case 12:
3731 temp |= PIPE_12BPC;
3732 break;
3733 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003734 } else
3735 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003737
3738 switch (temp & PIPE_BPC_MASK) {
3739 case PIPE_8BPC:
3740 bpp = 24;
3741 break;
3742 case PIPE_10BPC:
3743 bpp = 30;
3744 break;
3745 case PIPE_6BPC:
3746 bpp = 18;
3747 break;
3748 case PIPE_12BPC:
3749 bpp = 36;
3750 break;
3751 default:
3752 DRM_ERROR("unknown pipe bpc value\n");
3753 bpp = 24;
3754 }
3755
Adam Jackson77ffb592010-04-12 11:38:44 -04003756 if (!lane) {
3757 /*
3758 * Account for spread spectrum to avoid
3759 * oversubscribing the link. Max center spread
3760 * is 2.5%; use 5% for safety's sake.
3761 */
3762 u32 bps = target_clock * bpp * 21 / 20;
3763 lane = bps / (link_bw * 8) + 1;
3764 }
3765
3766 intel_crtc->fdi_lanes = lane;
3767
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003768 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003769 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003770
Zhenyu Wangc038e512009-10-19 15:43:48 +08003771 /* Ironlake: try to setup display ref clock before DPLL
3772 * enabling. This is only under driver's control after
3773 * PCH B stepping, previous chipset stepping should be
3774 * ignoring this setting.
3775 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003776 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003777 temp = I915_READ(PCH_DREF_CONTROL);
3778 /* Always enable nonspread source */
3779 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3780 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003781 temp &= ~DREF_SSC_SOURCE_MASK;
3782 temp |= DREF_SSC_SOURCE_ENABLE;
3783 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003784
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003786 udelay(200);
3787
Chris Wilson8e647a22010-08-22 10:54:23 +01003788 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003789 if (dev_priv->lvds_use_ssc) {
3790 temp |= DREF_SSC1_ENABLE;
3791 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003792
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003794 udelay(200);
3795
3796 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3797 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003798 } else {
3799 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003800 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003802 }
3803 }
3804
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003805 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003806 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003807 if (has_reduced_clock)
3808 fp2 = (1 << reduced_clock.n) << 16 |
3809 reduced_clock.m1 << 8 | reduced_clock.m2;
3810 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003811 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003812 if (has_reduced_clock)
3813 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3814 reduced_clock.m2;
3815 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003816
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003818 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003819 dpll = DPLL_VGA_MODE_DIS;
3820
Jesse Barnes79e53942008-11-07 14:24:08 -08003821 if (IS_I9XX(dev)) {
3822 if (is_lvds)
3823 dpll |= DPLLB_MODE_LVDS;
3824 else
3825 dpll |= DPLLB_MODE_DAC_SERIAL;
3826 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003827 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3828 if (pixel_multiplier > 1) {
3829 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3830 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3831 else if (HAS_PCH_SPLIT(dev))
3832 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003835 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003836 if (is_dp)
3837 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003838
3839 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003840 if (IS_PINEVIEW(dev))
3841 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003842 else {
Shaohua Li21778322009-02-23 15:19:16 +08003843 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003844 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003845 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003846 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003847 if (IS_G4X(dev) && has_reduced_clock)
3848 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003850 switch (clock.p2) {
3851 case 5:
3852 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3853 break;
3854 case 7:
3855 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3856 break;
3857 case 10:
3858 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3859 break;
3860 case 14:
3861 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3862 break;
3863 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003864 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003865 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3866 } else {
3867 if (is_lvds) {
3868 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3869 } else {
3870 if (clock.p1 == 2)
3871 dpll |= PLL_P1_DIVIDE_BY_TWO;
3872 else
3873 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3874 if (clock.p2 == 4)
3875 dpll |= PLL_P2_DIVIDE_BY_4;
3876 }
3877 }
3878
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003879 if (is_sdvo && is_tv)
3880 dpll |= PLL_REF_INPUT_TVCLKINBC;
3881 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003882 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003883 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003884 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003885 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003886 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003887 else
3888 dpll |= PLL_REF_INPUT_DREFCLK;
3889
3890 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003892
3893 /* Set up the display plane register */
3894 dspcntr = DISPPLANE_GAMMA_ENABLE;
3895
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003896 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003897 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003898 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003899 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003900 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003901 else
3902 dspcntr |= DISPPLANE_SEL_PIPE_B;
3903 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003904
3905 if (pipe == 0 && !IS_I965G(dev)) {
3906 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3907 * core speed.
3908 *
3909 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3910 * pipe == 0 check?
3911 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003912 if (mode->clock >
3913 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003915 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 }
3918
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003919 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003921 dpll |= DPLL_VCO_ENABLE;
3922
Jesse Barnes79e53942008-11-07 14:24:08 -08003923 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003924 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003925 I915_WRITE(PFIT_CONTROL, 0);
3926
Zhao Yakui28c97732009-10-09 11:39:41 +08003927 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003928 drm_mode_debug_printmodeline(mode);
3929
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003930 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003931 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 fp_reg = PCH_FP0(pipe);
3933 dpll_reg = PCH_DPLL(pipe);
3934 } else {
3935 fp_reg = FP0(pipe);
3936 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003937 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003938
Chris Wilson8e647a22010-08-22 10:54:23 +01003939 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003940 I915_WRITE(fp_reg, fp);
3941 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003942
3943 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003944 udelay(150);
3945 }
3946
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003947 /* enable transcoder DPLL */
3948 if (HAS_PCH_CPT(dev)) {
3949 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 if (pipe == 0)
3951 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003952 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003954 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003955
3956 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003957 udelay(150);
3958 }
3959
Jesse Barnes79e53942008-11-07 14:24:08 -08003960 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3961 * This is an exception to the general rule that mode_set doesn't turn
3962 * things on.
3963 */
3964 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003966 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003968
Chris Wilson5eddb702010-09-11 13:48:45 +01003969 temp = I915_READ(reg);
3970 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003971 if (pipe == 1) {
3972 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003974 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003976 } else {
3977 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003978 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003979 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003980 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003981 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003982 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01003983 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 /* Set the B0-B3 data pairs corresponding to whether we're going to
3985 * set the DPLLs for dual-channel mode or not.
3986 */
3987 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08003989 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003990 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08003991
3992 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3993 * appropriately here, but we need to look more thoroughly into how
3994 * panels behave in the two modes.
3995 */
Jesse Barnes434ed092010-09-07 14:48:06 -07003996 /* set the dithering flag on non-PCH LVDS as needed */
3997 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
3998 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004000 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004002 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004003 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004004 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004005
4006 /* set the dithering flag and clear for anything other than a panel. */
4007 if (HAS_PCH_SPLIT(dev)) {
4008 pipeconf &= ~PIPECONF_DITHER_EN;
4009 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4010 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4011 pipeconf |= PIPECONF_DITHER_EN;
4012 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4013 }
4014 }
4015
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004016 if (is_dp)
4017 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004018 else if (HAS_PCH_SPLIT(dev)) {
4019 /* For non-DP output, clear any trans DP clock recovery setting.*/
4020 if (pipe == 0) {
4021 I915_WRITE(TRANSA_DATA_M1, 0);
4022 I915_WRITE(TRANSA_DATA_N1, 0);
4023 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4024 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4025 } else {
4026 I915_WRITE(TRANSB_DATA_M1, 0);
4027 I915_WRITE(TRANSB_DATA_N1, 0);
4028 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4029 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4030 }
4031 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004032
Chris Wilson8e647a22010-08-22 10:54:23 +01004033 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004034 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004035 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004036
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004037 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004038 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004039 udelay(150);
4040
Eric Anholtbad720f2009-10-22 16:11:14 -07004041 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004042 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004043 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004044 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4045 if (temp > 1)
4046 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004047 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004048 temp = 0;
4049 }
4050 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004051 } else {
4052 /* write it again -- the BIOS does, after all */
4053 I915_WRITE(dpll_reg, dpll);
4054 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004055
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004056 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004057 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004058 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004059 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004060
Chris Wilson5eddb702010-09-11 13:48:45 +01004061 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004062 if (is_lvds && has_reduced_clock && i915_powersave) {
4063 I915_WRITE(fp_reg + 4, fp2);
4064 intel_crtc->lowfreq_avail = true;
4065 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004066 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004067 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4068 }
4069 } else {
4070 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004071 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004072 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004073 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4074 }
4075 }
4076
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004077 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4078 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4079 /* the chip adds 2 halflines automatically */
4080 adjusted_mode->crtc_vdisplay -= 1;
4081 adjusted_mode->crtc_vtotal -= 1;
4082 adjusted_mode->crtc_vblank_start -= 1;
4083 adjusted_mode->crtc_vblank_end -= 1;
4084 adjusted_mode->crtc_vsync_end -= 1;
4085 adjusted_mode->crtc_vsync_start -= 1;
4086 } else
4087 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4088
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 I915_WRITE(HTOTAL(pipe),
4090 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004091 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004092 I915_WRITE(HBLANK(pipe),
4093 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004094 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004095 I915_WRITE(HSYNC(pipe),
4096 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004097 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004098
4099 I915_WRITE(VTOTAL(pipe),
4100 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004101 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004102 I915_WRITE(VBLANK(pipe),
4103 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004104 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004105 I915_WRITE(VSYNC(pipe),
4106 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004107 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004108
4109 /* pipesrc and dspsize control the size that is scaled from,
4110 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004111 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004112 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004113 I915_WRITE(DSPSIZE(plane),
4114 ((mode->vdisplay - 1) << 16) |
4115 (mode->hdisplay - 1));
4116 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004117 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 I915_WRITE(PIPESRC(pipe),
4119 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004120
Eric Anholtbad720f2009-10-22 16:11:14 -07004121 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004122 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4123 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4124 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4125 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004126
Chris Wilson8e647a22010-08-22 10:54:23 +01004127 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004128 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004129 } else {
4130 /* enable FDI RX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004131 reg = FDI_RX_CTL(pipe);
4132 temp = I915_READ(reg);
4133 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4134
4135 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004136 udelay(200);
4137
4138 /* enable FDI TX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 reg = FDI_TX_CTL(pipe);
4140 temp = I915_READ(reg);
4141 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004142
4143 /* enable FDI RX PCDCLK */
Chris Wilson5eddb702010-09-11 13:48:45 +01004144 reg = FDI_RX_CTL(pipe);
4145 temp = I915_READ(reg);
4146 I915_WRITE(reg, temp | FDI_PCDCLK);
4147
4148 POSTING_READ(reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004149 udelay(200);
4150 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004151 }
4152
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 I915_WRITE(PIPECONF(pipe), pipeconf);
4154 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004155
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004156 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004157
Eric Anholtc2416fc2009-11-05 15:30:35 -08004158 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004159 /* enable address swizzle for tiling buffer */
4160 temp = I915_READ(DISP_ARB_CTL);
4161 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4162 }
4163
Chris Wilson5eddb702010-09-11 13:48:45 +01004164 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004165
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004166 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004167
4168 intel_update_watermarks(dev);
4169
Jesse Barnes79e53942008-11-07 14:24:08 -08004170 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004171
Chris Wilson1f803ee2009-06-06 09:45:59 +01004172 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004173}
4174
4175/** Loads the palette/gamma unit for the CRTC with the prepared values */
4176void intel_crtc_load_lut(struct drm_crtc *crtc)
4177{
4178 struct drm_device *dev = crtc->dev;
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4181 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4182 int i;
4183
4184 /* The clocks have to be on to load the palette. */
4185 if (!crtc->enabled)
4186 return;
4187
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004188 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004189 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004190 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4191 LGC_PALETTE_B;
4192
Jesse Barnes79e53942008-11-07 14:24:08 -08004193 for (i = 0; i < 256; i++) {
4194 I915_WRITE(palreg + 4 * i,
4195 (intel_crtc->lut_r[i] << 16) |
4196 (intel_crtc->lut_g[i] << 8) |
4197 intel_crtc->lut_b[i]);
4198 }
4199}
4200
Chris Wilson560b85b2010-08-07 11:01:38 +01004201static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4202{
4203 struct drm_device *dev = crtc->dev;
4204 struct drm_i915_private *dev_priv = dev->dev_private;
4205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4206 bool visible = base != 0;
4207 u32 cntl;
4208
4209 if (intel_crtc->cursor_visible == visible)
4210 return;
4211
4212 cntl = I915_READ(CURACNTR);
4213 if (visible) {
4214 /* On these chipsets we can only modify the base whilst
4215 * the cursor is disabled.
4216 */
4217 I915_WRITE(CURABASE, base);
4218
4219 cntl &= ~(CURSOR_FORMAT_MASK);
4220 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4221 cntl |= CURSOR_ENABLE |
4222 CURSOR_GAMMA_ENABLE |
4223 CURSOR_FORMAT_ARGB;
4224 } else
4225 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4226 I915_WRITE(CURACNTR, cntl);
4227
4228 intel_crtc->cursor_visible = visible;
4229}
4230
4231static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4232{
4233 struct drm_device *dev = crtc->dev;
4234 struct drm_i915_private *dev_priv = dev->dev_private;
4235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4236 int pipe = intel_crtc->pipe;
4237 bool visible = base != 0;
4238
4239 if (intel_crtc->cursor_visible != visible) {
4240 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4241 if (base) {
4242 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4243 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4244 cntl |= pipe << 28; /* Connect to correct pipe */
4245 } else {
4246 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4247 cntl |= CURSOR_MODE_DISABLE;
4248 }
4249 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4250
4251 intel_crtc->cursor_visible = visible;
4252 }
4253 /* and commit changes on next vblank */
4254 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4255}
4256
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004257/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4258static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4259{
4260 struct drm_device *dev = crtc->dev;
4261 struct drm_i915_private *dev_priv = dev->dev_private;
4262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4263 int pipe = intel_crtc->pipe;
4264 int x = intel_crtc->cursor_x;
4265 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004266 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004267 bool visible;
4268
4269 pos = 0;
4270
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004271 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004272 base = intel_crtc->cursor_addr;
4273 if (x > (int) crtc->fb->width)
4274 base = 0;
4275
4276 if (y > (int) crtc->fb->height)
4277 base = 0;
4278 } else
4279 base = 0;
4280
4281 if (x < 0) {
4282 if (x + intel_crtc->cursor_width < 0)
4283 base = 0;
4284
4285 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4286 x = -x;
4287 }
4288 pos |= x << CURSOR_X_SHIFT;
4289
4290 if (y < 0) {
4291 if (y + intel_crtc->cursor_height < 0)
4292 base = 0;
4293
4294 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4295 y = -y;
4296 }
4297 pos |= y << CURSOR_Y_SHIFT;
4298
4299 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004300 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004301 return;
4302
4303 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004304 if (IS_845G(dev) || IS_I865G(dev))
4305 i845_update_cursor(crtc, base);
4306 else
4307 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004308
4309 if (visible)
4310 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4311}
4312
Jesse Barnes79e53942008-11-07 14:24:08 -08004313static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4314 struct drm_file *file_priv,
4315 uint32_t handle,
4316 uint32_t width, uint32_t height)
4317{
4318 struct drm_device *dev = crtc->dev;
4319 struct drm_i915_private *dev_priv = dev->dev_private;
4320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4321 struct drm_gem_object *bo;
4322 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004323 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004324 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004325
Zhao Yakui28c97732009-10-09 11:39:41 +08004326 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004327
4328 /* if we want to turn off the cursor ignore width and height */
4329 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004330 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004331 addr = 0;
4332 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004333 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004334 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004335 }
4336
4337 /* Currently we only support 64x64 cursors */
4338 if (width != 64 || height != 64) {
4339 DRM_ERROR("we currently only support 64x64 cursors\n");
4340 return -EINVAL;
4341 }
4342
4343 bo = drm_gem_object_lookup(dev, file_priv, handle);
4344 if (!bo)
4345 return -ENOENT;
4346
Daniel Vetter23010e42010-03-08 13:35:02 +01004347 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004348
4349 if (bo->size < width * height * 4) {
4350 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004351 ret = -ENOMEM;
4352 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004353 }
4354
Dave Airlie71acb5e2008-12-30 20:31:46 +10004355 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004356 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004357 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004358 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4359 if (ret) {
4360 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004361 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004362 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004363
4364 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4365 if (ret) {
4366 DRM_ERROR("failed to move cursor bo into the GTT\n");
4367 goto fail_unpin;
4368 }
4369
Jesse Barnes79e53942008-11-07 14:24:08 -08004370 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004371 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004372 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004373 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004374 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4375 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004376 if (ret) {
4377 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004378 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004379 }
4380 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004381 }
4382
Jesse Barnes14b60392009-05-20 16:47:08 -04004383 if (!IS_I9XX(dev))
4384 I915_WRITE(CURSIZE, (height << 12) | width);
4385
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004386 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004387 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004388 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004389 if (intel_crtc->cursor_bo != bo)
4390 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4391 } else
4392 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004393 drm_gem_object_unreference(intel_crtc->cursor_bo);
4394 }
Jesse Barnes80824002009-09-10 15:28:06 -07004395
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004396 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004397
4398 intel_crtc->cursor_addr = addr;
4399 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004400 intel_crtc->cursor_width = width;
4401 intel_crtc->cursor_height = height;
4402
4403 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004404
Jesse Barnes79e53942008-11-07 14:24:08 -08004405 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004406fail_unpin:
4407 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004408fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004409 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004410fail:
4411 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004412 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004413}
4414
4415static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4416{
Jesse Barnes79e53942008-11-07 14:24:08 -08004417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004418
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004419 intel_crtc->cursor_x = x;
4420 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004421
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004422 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004423
4424 return 0;
4425}
4426
4427/** Sets the color ramps on behalf of RandR */
4428void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4429 u16 blue, int regno)
4430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4432
4433 intel_crtc->lut_r[regno] = red >> 8;
4434 intel_crtc->lut_g[regno] = green >> 8;
4435 intel_crtc->lut_b[regno] = blue >> 8;
4436}
4437
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004438void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4439 u16 *blue, int regno)
4440{
4441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4442
4443 *red = intel_crtc->lut_r[regno] << 8;
4444 *green = intel_crtc->lut_g[regno] << 8;
4445 *blue = intel_crtc->lut_b[regno] << 8;
4446}
4447
Jesse Barnes79e53942008-11-07 14:24:08 -08004448static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004449 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004450{
James Simmons72034252010-08-03 01:33:19 +01004451 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004453
James Simmons72034252010-08-03 01:33:19 +01004454 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004455 intel_crtc->lut_r[i] = red[i] >> 8;
4456 intel_crtc->lut_g[i] = green[i] >> 8;
4457 intel_crtc->lut_b[i] = blue[i] >> 8;
4458 }
4459
4460 intel_crtc_load_lut(crtc);
4461}
4462
4463/**
4464 * Get a pipe with a simple mode set on it for doing load-based monitor
4465 * detection.
4466 *
4467 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004468 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004469 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004470 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004471 * configured for it. In the future, it could choose to temporarily disable
4472 * some outputs to free up a pipe for its use.
4473 *
4474 * \return crtc, or NULL if no pipes are available.
4475 */
4476
4477/* VESA 640x480x72Hz mode to set on the pipe */
4478static struct drm_display_mode load_detect_mode = {
4479 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4480 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4481};
4482
Eric Anholt21d40d32010-03-25 11:11:14 -07004483struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004484 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004485 struct drm_display_mode *mode,
4486 int *dpms_mode)
4487{
4488 struct intel_crtc *intel_crtc;
4489 struct drm_crtc *possible_crtc;
4490 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004491 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004492 struct drm_crtc *crtc = NULL;
4493 struct drm_device *dev = encoder->dev;
4494 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4495 struct drm_crtc_helper_funcs *crtc_funcs;
4496 int i = -1;
4497
4498 /*
4499 * Algorithm gets a little messy:
4500 * - if the connector already has an assigned crtc, use it (but make
4501 * sure it's on first)
4502 * - try to find the first unused crtc that can drive this connector,
4503 * and use that if we find one
4504 * - if there are no unused crtcs available, try to use the first
4505 * one we found that supports the connector
4506 */
4507
4508 /* See if we already have a CRTC for this connector */
4509 if (encoder->crtc) {
4510 crtc = encoder->crtc;
4511 /* Make sure the crtc and connector are running */
4512 intel_crtc = to_intel_crtc(crtc);
4513 *dpms_mode = intel_crtc->dpms_mode;
4514 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4515 crtc_funcs = crtc->helper_private;
4516 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4517 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4518 }
4519 return crtc;
4520 }
4521
4522 /* Find an unused one (if possible) */
4523 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4524 i++;
4525 if (!(encoder->possible_crtcs & (1 << i)))
4526 continue;
4527 if (!possible_crtc->enabled) {
4528 crtc = possible_crtc;
4529 break;
4530 }
4531 if (!supported_crtc)
4532 supported_crtc = possible_crtc;
4533 }
4534
4535 /*
4536 * If we didn't find an unused CRTC, don't use any.
4537 */
4538 if (!crtc) {
4539 return NULL;
4540 }
4541
4542 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004543 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004544 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004545
4546 intel_crtc = to_intel_crtc(crtc);
4547 *dpms_mode = intel_crtc->dpms_mode;
4548
4549 if (!crtc->enabled) {
4550 if (!mode)
4551 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004552 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004553 } else {
4554 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4555 crtc_funcs = crtc->helper_private;
4556 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4557 }
4558
4559 /* Add this connector to the crtc */
4560 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4561 encoder_funcs->commit(encoder);
4562 }
4563 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004564 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004565
4566 return crtc;
4567}
4568
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004569void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4570 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004571{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004572 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004573 struct drm_device *dev = encoder->dev;
4574 struct drm_crtc *crtc = encoder->crtc;
4575 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4576 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4577
Eric Anholt21d40d32010-03-25 11:11:14 -07004578 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004579 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004580 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004581 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004582 crtc->enabled = drm_helper_crtc_in_use(crtc);
4583 drm_helper_disable_unused_functions(dev);
4584 }
4585
Eric Anholtc751ce42010-03-25 11:48:48 -07004586 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004587 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4588 if (encoder->crtc == crtc)
4589 encoder_funcs->dpms(encoder, dpms_mode);
4590 crtc_funcs->dpms(crtc, dpms_mode);
4591 }
4592}
4593
4594/* Returns the clock of the currently programmed mode of the given pipe. */
4595static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4596{
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4599 int pipe = intel_crtc->pipe;
4600 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4601 u32 fp;
4602 intel_clock_t clock;
4603
4604 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4605 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4606 else
4607 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4608
4609 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004610 if (IS_PINEVIEW(dev)) {
4611 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4612 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004613 } else {
4614 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4615 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4616 }
4617
Jesse Barnes79e53942008-11-07 14:24:08 -08004618 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004619 if (IS_PINEVIEW(dev))
4620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4621 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004622 else
4623 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004624 DPLL_FPA01_P1_POST_DIV_SHIFT);
4625
4626 switch (dpll & DPLL_MODE_MASK) {
4627 case DPLLB_MODE_DAC_SERIAL:
4628 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4629 5 : 10;
4630 break;
4631 case DPLLB_MODE_LVDS:
4632 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4633 7 : 14;
4634 break;
4635 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004636 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004637 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4638 return 0;
4639 }
4640
4641 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004642 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004643 } else {
4644 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4645
4646 if (is_lvds) {
4647 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4648 DPLL_FPA01_P1_POST_DIV_SHIFT);
4649 clock.p2 = 14;
4650
4651 if ((dpll & PLL_REF_INPUT_MASK) ==
4652 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4653 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004654 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004655 } else
Shaohua Li21778322009-02-23 15:19:16 +08004656 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004657 } else {
4658 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4659 clock.p1 = 2;
4660 else {
4661 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4662 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4663 }
4664 if (dpll & PLL_P2_DIVIDE_BY_4)
4665 clock.p2 = 4;
4666 else
4667 clock.p2 = 2;
4668
Shaohua Li21778322009-02-23 15:19:16 +08004669 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004670 }
4671 }
4672
4673 /* XXX: It would be nice to validate the clocks, but we can't reuse
4674 * i830PllIsValid() because it relies on the xf86_config connector
4675 * configuration being accurate, which it isn't necessarily.
4676 */
4677
4678 return clock.dot;
4679}
4680
4681/** Returns the currently programmed mode of the given pipe. */
4682struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4683 struct drm_crtc *crtc)
4684{
4685 struct drm_i915_private *dev_priv = dev->dev_private;
4686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4687 int pipe = intel_crtc->pipe;
4688 struct drm_display_mode *mode;
4689 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4690 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4691 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4692 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4693
4694 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4695 if (!mode)
4696 return NULL;
4697
4698 mode->clock = intel_crtc_clock_get(dev, crtc);
4699 mode->hdisplay = (htot & 0xffff) + 1;
4700 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4701 mode->hsync_start = (hsync & 0xffff) + 1;
4702 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4703 mode->vdisplay = (vtot & 0xffff) + 1;
4704 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4705 mode->vsync_start = (vsync & 0xffff) + 1;
4706 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4707
4708 drm_mode_set_name(mode);
4709 drm_mode_set_crtcinfo(mode, 0);
4710
4711 return mode;
4712}
4713
Jesse Barnes652c3932009-08-17 13:31:43 -07004714#define GPU_IDLE_TIMEOUT 500 /* ms */
4715
4716/* When this timer fires, we've been idle for awhile */
4717static void intel_gpu_idle_timer(unsigned long arg)
4718{
4719 struct drm_device *dev = (struct drm_device *)arg;
4720 drm_i915_private_t *dev_priv = dev->dev_private;
4721
Zhao Yakui44d98a62009-10-09 11:39:40 +08004722 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004723
4724 dev_priv->busy = false;
4725
Eric Anholt01dfba92009-09-06 15:18:53 -07004726 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004727}
4728
Jesse Barnes652c3932009-08-17 13:31:43 -07004729#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4730
4731static void intel_crtc_idle_timer(unsigned long arg)
4732{
4733 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4734 struct drm_crtc *crtc = &intel_crtc->base;
4735 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4736
Zhao Yakui44d98a62009-10-09 11:39:40 +08004737 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004738
4739 intel_crtc->busy = false;
4740
Eric Anholt01dfba92009-09-06 15:18:53 -07004741 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004742}
4743
Daniel Vetter3dec0092010-08-20 21:40:52 +02004744static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004745{
4746 struct drm_device *dev = crtc->dev;
4747 drm_i915_private_t *dev_priv = dev->dev_private;
4748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4749 int pipe = intel_crtc->pipe;
4750 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4751 int dpll = I915_READ(dpll_reg);
4752
Eric Anholtbad720f2009-10-22 16:11:14 -07004753 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004754 return;
4755
4756 if (!dev_priv->lvds_downclock_avail)
4757 return;
4758
4759 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004760 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004761
4762 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004763 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4764 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004765
4766 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4767 I915_WRITE(dpll_reg, dpll);
4768 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004769 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004770 dpll = I915_READ(dpll_reg);
4771 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004772 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004773
4774 /* ...and lock them again */
4775 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4776 }
4777
4778 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004779 mod_timer(&intel_crtc->idle_timer, jiffies +
4780 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004781}
4782
4783static void intel_decrease_pllclock(struct drm_crtc *crtc)
4784{
4785 struct drm_device *dev = crtc->dev;
4786 drm_i915_private_t *dev_priv = dev->dev_private;
4787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4788 int pipe = intel_crtc->pipe;
4789 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4790 int dpll = I915_READ(dpll_reg);
4791
Eric Anholtbad720f2009-10-22 16:11:14 -07004792 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004793 return;
4794
4795 if (!dev_priv->lvds_downclock_avail)
4796 return;
4797
4798 /*
4799 * Since this is called by a timer, we should never get here in
4800 * the manual case.
4801 */
4802 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004803 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004804
4805 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004806 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4807 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004808
4809 dpll |= DISPLAY_RATE_SELECT_FPA1;
4810 I915_WRITE(dpll_reg, dpll);
4811 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004812 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004813 dpll = I915_READ(dpll_reg);
4814 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004815 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004816
4817 /* ...and lock them again */
4818 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4819 }
4820
4821}
4822
4823/**
4824 * intel_idle_update - adjust clocks for idleness
4825 * @work: work struct
4826 *
4827 * Either the GPU or display (or both) went idle. Check the busy status
4828 * here and adjust the CRTC and GPU clocks as necessary.
4829 */
4830static void intel_idle_update(struct work_struct *work)
4831{
4832 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4833 idle_work);
4834 struct drm_device *dev = dev_priv->dev;
4835 struct drm_crtc *crtc;
4836 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004837 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004838
4839 if (!i915_powersave)
4840 return;
4841
4842 mutex_lock(&dev->struct_mutex);
4843
Jesse Barnes7648fa92010-05-20 14:28:11 -07004844 i915_update_gfx_val(dev_priv);
4845
Jesse Barnes652c3932009-08-17 13:31:43 -07004846 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4847 /* Skip inactive CRTCs */
4848 if (!crtc->fb)
4849 continue;
4850
Li Peng45ac22c2010-06-12 23:38:35 +08004851 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004852 intel_crtc = to_intel_crtc(crtc);
4853 if (!intel_crtc->busy)
4854 intel_decrease_pllclock(crtc);
4855 }
4856
Li Peng45ac22c2010-06-12 23:38:35 +08004857 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4858 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4859 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4860 }
4861
Jesse Barnes652c3932009-08-17 13:31:43 -07004862 mutex_unlock(&dev->struct_mutex);
4863}
4864
4865/**
4866 * intel_mark_busy - mark the GPU and possibly the display busy
4867 * @dev: drm device
4868 * @obj: object we're operating on
4869 *
4870 * Callers can use this function to indicate that the GPU is busy processing
4871 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4872 * buffer), we'll also mark the display as busy, so we know to increase its
4873 * clock frequency.
4874 */
4875void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4876{
4877 drm_i915_private_t *dev_priv = dev->dev_private;
4878 struct drm_crtc *crtc = NULL;
4879 struct intel_framebuffer *intel_fb;
4880 struct intel_crtc *intel_crtc;
4881
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004882 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4883 return;
4884
Li Peng060e6452010-02-10 01:54:24 +08004885 if (!dev_priv->busy) {
4886 if (IS_I945G(dev) || IS_I945GM(dev)) {
4887 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004888
Li Peng060e6452010-02-10 01:54:24 +08004889 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4890 fw_blc_self = I915_READ(FW_BLC_SELF);
4891 fw_blc_self &= ~FW_BLC_SELF_EN;
4892 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4893 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004894 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004895 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004896 mod_timer(&dev_priv->idle_timer, jiffies +
4897 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004898
4899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4900 if (!crtc->fb)
4901 continue;
4902
4903 intel_crtc = to_intel_crtc(crtc);
4904 intel_fb = to_intel_framebuffer(crtc->fb);
4905 if (intel_fb->obj == obj) {
4906 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004907 if (IS_I945G(dev) || IS_I945GM(dev)) {
4908 u32 fw_blc_self;
4909
4910 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4911 fw_blc_self = I915_READ(FW_BLC_SELF);
4912 fw_blc_self &= ~FW_BLC_SELF_EN;
4913 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4914 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004915 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004916 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004917 intel_crtc->busy = true;
4918 } else {
4919 /* Busy -> busy, put off timer */
4920 mod_timer(&intel_crtc->idle_timer, jiffies +
4921 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4922 }
4923 }
4924 }
4925}
4926
Jesse Barnes79e53942008-11-07 14:24:08 -08004927static void intel_crtc_destroy(struct drm_crtc *crtc)
4928{
4929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004930 struct drm_device *dev = crtc->dev;
4931 struct intel_unpin_work *work;
4932 unsigned long flags;
4933
4934 spin_lock_irqsave(&dev->event_lock, flags);
4935 work = intel_crtc->unpin_work;
4936 intel_crtc->unpin_work = NULL;
4937 spin_unlock_irqrestore(&dev->event_lock, flags);
4938
4939 if (work) {
4940 cancel_work_sync(&work->work);
4941 kfree(work);
4942 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004943
4944 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004945
Jesse Barnes79e53942008-11-07 14:24:08 -08004946 kfree(intel_crtc);
4947}
4948
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004949static void intel_unpin_work_fn(struct work_struct *__work)
4950{
4951 struct intel_unpin_work *work =
4952 container_of(__work, struct intel_unpin_work, work);
4953
4954 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004955 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08004956 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004957 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004958 mutex_unlock(&work->dev->struct_mutex);
4959 kfree(work);
4960}
4961
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004962static void do_intel_finish_page_flip(struct drm_device *dev,
4963 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004964{
4965 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4967 struct intel_unpin_work *work;
4968 struct drm_i915_gem_object *obj_priv;
4969 struct drm_pending_vblank_event *e;
4970 struct timeval now;
4971 unsigned long flags;
4972
4973 /* Ignore early vblank irqs */
4974 if (intel_crtc == NULL)
4975 return;
4976
4977 spin_lock_irqsave(&dev->event_lock, flags);
4978 work = intel_crtc->unpin_work;
4979 if (work == NULL || !work->pending) {
4980 spin_unlock_irqrestore(&dev->event_lock, flags);
4981 return;
4982 }
4983
4984 intel_crtc->unpin_work = NULL;
4985 drm_vblank_put(dev, intel_crtc->pipe);
4986
4987 if (work->event) {
4988 e = work->event;
4989 do_gettimeofday(&now);
4990 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4991 e->event.tv_sec = now.tv_sec;
4992 e->event.tv_usec = now.tv_usec;
4993 list_add_tail(&e->base.link,
4994 &e->base.file_priv->event_list);
4995 wake_up_interruptible(&e->base.file_priv->event_wait);
4996 }
4997
4998 spin_unlock_irqrestore(&dev->event_lock, flags);
4999
Daniel Vetter23010e42010-03-08 13:35:02 +01005000 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005001
5002 /* Initial scanout buffer will have a 0 pending flip count */
5003 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5004 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005005 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5006 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005007
5008 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005009}
5010
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005011void intel_finish_page_flip(struct drm_device *dev, int pipe)
5012{
5013 drm_i915_private_t *dev_priv = dev->dev_private;
5014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5015
5016 do_intel_finish_page_flip(dev, crtc);
5017}
5018
5019void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5020{
5021 drm_i915_private_t *dev_priv = dev->dev_private;
5022 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5023
5024 do_intel_finish_page_flip(dev, crtc);
5025}
5026
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005027void intel_prepare_page_flip(struct drm_device *dev, int plane)
5028{
5029 drm_i915_private_t *dev_priv = dev->dev_private;
5030 struct intel_crtc *intel_crtc =
5031 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5032 unsigned long flags;
5033
5034 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005035 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005036 if ((++intel_crtc->unpin_work->pending) > 1)
5037 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005038 } else {
5039 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5040 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005041 spin_unlock_irqrestore(&dev->event_lock, flags);
5042}
5043
5044static int intel_crtc_page_flip(struct drm_crtc *crtc,
5045 struct drm_framebuffer *fb,
5046 struct drm_pending_vblank_event *event)
5047{
5048 struct drm_device *dev = crtc->dev;
5049 struct drm_i915_private *dev_priv = dev->dev_private;
5050 struct intel_framebuffer *intel_fb;
5051 struct drm_i915_gem_object *obj_priv;
5052 struct drm_gem_object *obj;
5053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5054 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005055 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005056 int pipe = intel_crtc->pipe;
5057 u32 pf, pipesrc;
5058 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005059
5060 work = kzalloc(sizeof *work, GFP_KERNEL);
5061 if (work == NULL)
5062 return -ENOMEM;
5063
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005064 work->event = event;
5065 work->dev = crtc->dev;
5066 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005067 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005068 INIT_WORK(&work->work, intel_unpin_work_fn);
5069
5070 /* We borrow the event spin lock for protecting unpin_work */
5071 spin_lock_irqsave(&dev->event_lock, flags);
5072 if (intel_crtc->unpin_work) {
5073 spin_unlock_irqrestore(&dev->event_lock, flags);
5074 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005075
5076 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005077 return -EBUSY;
5078 }
5079 intel_crtc->unpin_work = work;
5080 spin_unlock_irqrestore(&dev->event_lock, flags);
5081
5082 intel_fb = to_intel_framebuffer(fb);
5083 obj = intel_fb->obj;
5084
Chris Wilson468f0b42010-05-27 13:18:13 +01005085 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005086 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005087 if (ret)
5088 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005089
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005090 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005091 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005092 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005093
5094 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005095 ret = i915_gem_object_flush_write_domain(obj);
5096 if (ret)
5097 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005098
5099 ret = drm_vblank_get(dev, intel_crtc->pipe);
5100 if (ret)
5101 goto cleanup_objs;
5102
Daniel Vetter23010e42010-03-08 13:35:02 +01005103 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005104 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005105 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005106
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005107 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005108 u32 flip_mask;
5109
5110 if (intel_crtc->plane)
5111 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5112 else
5113 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5114
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005115 BEGIN_LP_RING(2);
5116 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5117 OUT_RING(0);
5118 ADVANCE_LP_RING();
5119 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005120
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005121 work->enable_stall_check = true;
5122
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005123 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005124 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005125
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005126 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005127 switch(INTEL_INFO(dev)->gen) {
5128 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005129 OUT_RING(MI_DISPLAY_FLIP |
5130 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5131 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005132 OUT_RING(obj_priv->gtt_offset + offset);
5133 OUT_RING(MI_NOOP);
5134 break;
5135
5136 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005137 OUT_RING(MI_DISPLAY_FLIP_I915 |
5138 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5139 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005140 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005141 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005142 break;
5143
5144 case 4:
5145 case 5:
5146 /* i965+ uses the linear or tiled offsets from the
5147 * Display Registers (which do not change across a page-flip)
5148 * so we need only reprogram the base address.
5149 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005150 OUT_RING(MI_DISPLAY_FLIP |
5151 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5152 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005153 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5154
5155 /* XXX Enabling the panel-fitter across page-flip is so far
5156 * untested on non-native modes, so ignore it for now.
5157 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5158 */
5159 pf = 0;
5160 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5161 OUT_RING(pf | pipesrc);
5162 break;
5163
5164 case 6:
5165 OUT_RING(MI_DISPLAY_FLIP |
5166 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5167 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5168 OUT_RING(obj_priv->gtt_offset);
5169
5170 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5171 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5172 OUT_RING(pf | pipesrc);
5173 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005174 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005175 ADVANCE_LP_RING();
5176
5177 mutex_unlock(&dev->struct_mutex);
5178
Jesse Barnese5510fa2010-07-01 16:48:37 -07005179 trace_i915_flip_request(intel_crtc->plane, obj);
5180
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005181 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005182
5183cleanup_objs:
5184 drm_gem_object_unreference(work->old_fb_obj);
5185 drm_gem_object_unreference(obj);
5186cleanup_work:
5187 mutex_unlock(&dev->struct_mutex);
5188
5189 spin_lock_irqsave(&dev->event_lock, flags);
5190 intel_crtc->unpin_work = NULL;
5191 spin_unlock_irqrestore(&dev->event_lock, flags);
5192
5193 kfree(work);
5194
5195 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005196}
5197
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005198static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005199 .dpms = intel_crtc_dpms,
5200 .mode_fixup = intel_crtc_mode_fixup,
5201 .mode_set = intel_crtc_mode_set,
5202 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005203 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005204 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005205};
5206
5207static const struct drm_crtc_funcs intel_crtc_funcs = {
5208 .cursor_set = intel_crtc_cursor_set,
5209 .cursor_move = intel_crtc_cursor_move,
5210 .gamma_set = intel_crtc_gamma_set,
5211 .set_config = drm_crtc_helper_set_config,
5212 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005213 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005214};
5215
5216
Hannes Ederb358d0a2008-12-18 21:18:47 +01005217static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005218{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005219 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005220 struct intel_crtc *intel_crtc;
5221 int i;
5222
5223 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5224 if (intel_crtc == NULL)
5225 return;
5226
5227 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5228
5229 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5230 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005231 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005232 for (i = 0; i < 256; i++) {
5233 intel_crtc->lut_r[i] = i;
5234 intel_crtc->lut_g[i] = i;
5235 intel_crtc->lut_b[i] = i;
5236 }
5237
Jesse Barnes80824002009-09-10 15:28:06 -07005238 /* Swap pipes & planes for FBC on pre-965 */
5239 intel_crtc->pipe = pipe;
5240 intel_crtc->plane = pipe;
5241 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005242 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005243 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5244 }
5245
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005246 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5247 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5248 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5249 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5250
Jesse Barnes79e53942008-11-07 14:24:08 -08005251 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005252 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005253
5254 if (HAS_PCH_SPLIT(dev)) {
5255 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5256 intel_helper_funcs.commit = ironlake_crtc_commit;
5257 } else {
5258 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5259 intel_helper_funcs.commit = i9xx_crtc_commit;
5260 }
5261
Jesse Barnes79e53942008-11-07 14:24:08 -08005262 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5263
Jesse Barnes652c3932009-08-17 13:31:43 -07005264 intel_crtc->busy = false;
5265
5266 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5267 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005268}
5269
Carl Worth08d7b3d2009-04-29 14:43:54 -07005270int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5271 struct drm_file *file_priv)
5272{
5273 drm_i915_private_t *dev_priv = dev->dev_private;
5274 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005275 struct drm_mode_object *drmmode_obj;
5276 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005277
5278 if (!dev_priv) {
5279 DRM_ERROR("called with no initialization\n");
5280 return -EINVAL;
5281 }
5282
Daniel Vetterc05422d2009-08-11 16:05:30 +02005283 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5284 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005285
Daniel Vetterc05422d2009-08-11 16:05:30 +02005286 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005287 DRM_ERROR("no such CRTC id\n");
5288 return -EINVAL;
5289 }
5290
Daniel Vetterc05422d2009-08-11 16:05:30 +02005291 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5292 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005293
Daniel Vetterc05422d2009-08-11 16:05:30 +02005294 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005295}
5296
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005297static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005298{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005299 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005300 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005301 int entry = 0;
5302
Chris Wilson4ef69c72010-09-09 15:14:28 +01005303 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5304 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005305 index_mask |= (1 << entry);
5306 entry++;
5307 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005308
Jesse Barnes79e53942008-11-07 14:24:08 -08005309 return index_mask;
5310}
5311
Jesse Barnes79e53942008-11-07 14:24:08 -08005312static void intel_setup_outputs(struct drm_device *dev)
5313{
Eric Anholt725e30a2009-01-22 13:01:02 -08005314 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005315 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005316 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005317
Zhenyu Wang541998a2009-06-05 15:38:44 +08005318 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005319 intel_lvds_init(dev);
5320
Eric Anholtbad720f2009-10-22 16:11:14 -07005321 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005322 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005323
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005324 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5325 intel_dp_init(dev, DP_A);
5326
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005327 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5328 intel_dp_init(dev, PCH_DP_D);
5329 }
5330
5331 intel_crt_init(dev);
5332
5333 if (HAS_PCH_SPLIT(dev)) {
5334 int found;
5335
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005336 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005337 /* PCH SDVOB multiplex with HDMIB */
5338 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005339 if (!found)
5340 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005341 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5342 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005343 }
5344
5345 if (I915_READ(HDMIC) & PORT_DETECTED)
5346 intel_hdmi_init(dev, HDMIC);
5347
5348 if (I915_READ(HDMID) & PORT_DETECTED)
5349 intel_hdmi_init(dev, HDMID);
5350
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005351 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5352 intel_dp_init(dev, PCH_DP_C);
5353
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005354 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005355 intel_dp_init(dev, PCH_DP_D);
5356
Zhenyu Wang103a1962009-11-27 11:44:36 +08005357 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005358 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005359
Eric Anholt725e30a2009-01-22 13:01:02 -08005360 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005361 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005362 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005363 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5364 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005365 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005366 }
Ma Ling27185ae2009-08-24 13:50:23 +08005367
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005368 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5369 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005370 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005371 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005372 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005373
5374 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005375
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005376 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5377 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005378 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005379 }
Ma Ling27185ae2009-08-24 13:50:23 +08005380
5381 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5382
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005383 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5384 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005385 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005386 }
5387 if (SUPPORTS_INTEGRATED_DP(dev)) {
5388 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005389 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005390 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005391 }
Ma Ling27185ae2009-08-24 13:50:23 +08005392
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005393 if (SUPPORTS_INTEGRATED_DP(dev) &&
5394 (I915_READ(DP_D) & DP_DETECTED)) {
5395 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005396 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005397 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005398 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005399 intel_dvo_init(dev);
5400
Zhenyu Wang103a1962009-11-27 11:44:36 +08005401 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005402 intel_tv_init(dev);
5403
Chris Wilson4ef69c72010-09-09 15:14:28 +01005404 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5405 encoder->base.possible_crtcs = encoder->crtc_mask;
5406 encoder->base.possible_clones =
5407 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005408 }
5409}
5410
5411static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5412{
5413 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005414
5415 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005416 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005417
5418 kfree(intel_fb);
5419}
5420
5421static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5422 struct drm_file *file_priv,
5423 unsigned int *handle)
5424{
5425 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5426 struct drm_gem_object *object = intel_fb->obj;
5427
5428 return drm_gem_handle_create(file_priv, object, handle);
5429}
5430
5431static const struct drm_framebuffer_funcs intel_fb_funcs = {
5432 .destroy = intel_user_framebuffer_destroy,
5433 .create_handle = intel_user_framebuffer_create_handle,
5434};
5435
Dave Airlie38651672010-03-30 05:34:13 +00005436int intel_framebuffer_init(struct drm_device *dev,
5437 struct intel_framebuffer *intel_fb,
5438 struct drm_mode_fb_cmd *mode_cmd,
5439 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005440{
Chris Wilson57cd6502010-08-08 12:34:44 +01005441 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005442 int ret;
5443
Chris Wilson57cd6502010-08-08 12:34:44 +01005444 if (obj_priv->tiling_mode == I915_TILING_Y)
5445 return -EINVAL;
5446
5447 if (mode_cmd->pitch & 63)
5448 return -EINVAL;
5449
5450 switch (mode_cmd->bpp) {
5451 case 8:
5452 case 16:
5453 case 24:
5454 case 32:
5455 break;
5456 default:
5457 return -EINVAL;
5458 }
5459
Jesse Barnes79e53942008-11-07 14:24:08 -08005460 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5461 if (ret) {
5462 DRM_ERROR("framebuffer init failed %d\n", ret);
5463 return ret;
5464 }
5465
5466 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005467 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005468 return 0;
5469}
5470
Jesse Barnes79e53942008-11-07 14:24:08 -08005471static struct drm_framebuffer *
5472intel_user_framebuffer_create(struct drm_device *dev,
5473 struct drm_file *filp,
5474 struct drm_mode_fb_cmd *mode_cmd)
5475{
5476 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005477 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005478 int ret;
5479
5480 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5481 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005482 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005483
Dave Airlie38651672010-03-30 05:34:13 +00005484 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5485 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005486 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005487
5488 ret = intel_framebuffer_init(dev, intel_fb,
5489 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005490 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005491 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005492 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005493 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005494 }
5495
Dave Airlie38651672010-03-30 05:34:13 +00005496 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005497}
5498
Jesse Barnes79e53942008-11-07 14:24:08 -08005499static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005500 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005501 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005502};
5503
Chris Wilson9ea8d052010-01-04 18:57:56 +00005504static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005505intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005506{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005507 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005508 int ret;
5509
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005510 ctx = i915_gem_alloc_object(dev, 4096);
5511 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005512 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5513 return NULL;
5514 }
5515
5516 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005517 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005518 if (ret) {
5519 DRM_ERROR("failed to pin power context: %d\n", ret);
5520 goto err_unref;
5521 }
5522
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005523 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005524 if (ret) {
5525 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5526 goto err_unpin;
5527 }
5528 mutex_unlock(&dev->struct_mutex);
5529
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005530 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005531
5532err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005533 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005534err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005535 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005536 mutex_unlock(&dev->struct_mutex);
5537 return NULL;
5538}
5539
Jesse Barnes7648fa92010-05-20 14:28:11 -07005540bool ironlake_set_drps(struct drm_device *dev, u8 val)
5541{
5542 struct drm_i915_private *dev_priv = dev->dev_private;
5543 u16 rgvswctl;
5544
5545 rgvswctl = I915_READ16(MEMSWCTL);
5546 if (rgvswctl & MEMCTL_CMD_STS) {
5547 DRM_DEBUG("gpu busy, RCS change rejected\n");
5548 return false; /* still busy with another command */
5549 }
5550
5551 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5552 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5553 I915_WRITE16(MEMSWCTL, rgvswctl);
5554 POSTING_READ16(MEMSWCTL);
5555
5556 rgvswctl |= MEMCTL_CMD_STS;
5557 I915_WRITE16(MEMSWCTL, rgvswctl);
5558
5559 return true;
5560}
5561
Jesse Barnesf97108d2010-01-29 11:27:07 -08005562void ironlake_enable_drps(struct drm_device *dev)
5563{
5564 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005565 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005566 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005567
Jesse Barnesea056c12010-09-10 10:02:13 -07005568 /* Enable temp reporting */
5569 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5570 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5571
Jesse Barnesf97108d2010-01-29 11:27:07 -08005572 /* 100ms RC evaluation intervals */
5573 I915_WRITE(RCUPEI, 100000);
5574 I915_WRITE(RCDNEI, 100000);
5575
5576 /* Set max/min thresholds to 90ms and 80ms respectively */
5577 I915_WRITE(RCBMAXAVG, 90000);
5578 I915_WRITE(RCBMINAVG, 80000);
5579
5580 I915_WRITE(MEMIHYST, 1);
5581
5582 /* Set up min, max, and cur for interrupt handling */
5583 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5584 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5585 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5586 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005587 fstart = fmax;
5588
Jesse Barnesf97108d2010-01-29 11:27:07 -08005589 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5590 PXVFREQ_PX_SHIFT;
5591
Jesse Barnes7648fa92010-05-20 14:28:11 -07005592 dev_priv->fmax = fstart; /* IPS callback will increase this */
5593 dev_priv->fstart = fstart;
5594
5595 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005596 dev_priv->min_delay = fmin;
5597 dev_priv->cur_delay = fstart;
5598
Jesse Barnes7648fa92010-05-20 14:28:11 -07005599 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5600 fstart);
5601
Jesse Barnesf97108d2010-01-29 11:27:07 -08005602 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5603
5604 /*
5605 * Interrupts will be enabled in ironlake_irq_postinstall
5606 */
5607
5608 I915_WRITE(VIDSTART, vstart);
5609 POSTING_READ(VIDSTART);
5610
5611 rgvmodectl |= MEMMODE_SWMODE_EN;
5612 I915_WRITE(MEMMODECTL, rgvmodectl);
5613
Chris Wilson481b6af2010-08-23 17:43:35 +01005614 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005615 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005616 msleep(1);
5617
Jesse Barnes7648fa92010-05-20 14:28:11 -07005618 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005619
Jesse Barnes7648fa92010-05-20 14:28:11 -07005620 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5621 I915_READ(0x112e0);
5622 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5623 dev_priv->last_count2 = I915_READ(0x112f4);
5624 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005625}
5626
5627void ironlake_disable_drps(struct drm_device *dev)
5628{
5629 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005630 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005631
5632 /* Ack interrupts, disable EFC interrupt */
5633 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5634 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5635 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5636 I915_WRITE(DEIIR, DE_PCU_EVENT);
5637 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5638
5639 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005640 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005641 msleep(1);
5642 rgvswctl |= MEMCTL_CMD_STS;
5643 I915_WRITE(MEMSWCTL, rgvswctl);
5644 msleep(1);
5645
5646}
5647
Jesse Barnes7648fa92010-05-20 14:28:11 -07005648static unsigned long intel_pxfreq(u32 vidfreq)
5649{
5650 unsigned long freq;
5651 int div = (vidfreq & 0x3f0000) >> 16;
5652 int post = (vidfreq & 0x3000) >> 12;
5653 int pre = (vidfreq & 0x7);
5654
5655 if (!pre)
5656 return 0;
5657
5658 freq = ((div * 133333) / ((1<<post) * pre));
5659
5660 return freq;
5661}
5662
5663void intel_init_emon(struct drm_device *dev)
5664{
5665 struct drm_i915_private *dev_priv = dev->dev_private;
5666 u32 lcfuse;
5667 u8 pxw[16];
5668 int i;
5669
5670 /* Disable to program */
5671 I915_WRITE(ECR, 0);
5672 POSTING_READ(ECR);
5673
5674 /* Program energy weights for various events */
5675 I915_WRITE(SDEW, 0x15040d00);
5676 I915_WRITE(CSIEW0, 0x007f0000);
5677 I915_WRITE(CSIEW1, 0x1e220004);
5678 I915_WRITE(CSIEW2, 0x04000004);
5679
5680 for (i = 0; i < 5; i++)
5681 I915_WRITE(PEW + (i * 4), 0);
5682 for (i = 0; i < 3; i++)
5683 I915_WRITE(DEW + (i * 4), 0);
5684
5685 /* Program P-state weights to account for frequency power adjustment */
5686 for (i = 0; i < 16; i++) {
5687 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5688 unsigned long freq = intel_pxfreq(pxvidfreq);
5689 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5690 PXVFREQ_PX_SHIFT;
5691 unsigned long val;
5692
5693 val = vid * vid;
5694 val *= (freq / 1000);
5695 val *= 255;
5696 val /= (127*127*900);
5697 if (val > 0xff)
5698 DRM_ERROR("bad pxval: %ld\n", val);
5699 pxw[i] = val;
5700 }
5701 /* Render standby states get 0 weight */
5702 pxw[14] = 0;
5703 pxw[15] = 0;
5704
5705 for (i = 0; i < 4; i++) {
5706 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5707 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5708 I915_WRITE(PXW + (i * 4), val);
5709 }
5710
5711 /* Adjust magic regs to magic values (more experimental results) */
5712 I915_WRITE(OGW0, 0);
5713 I915_WRITE(OGW1, 0);
5714 I915_WRITE(EG0, 0x00007f00);
5715 I915_WRITE(EG1, 0x0000000e);
5716 I915_WRITE(EG2, 0x000e0000);
5717 I915_WRITE(EG3, 0x68000300);
5718 I915_WRITE(EG4, 0x42000000);
5719 I915_WRITE(EG5, 0x00140031);
5720 I915_WRITE(EG6, 0);
5721 I915_WRITE(EG7, 0);
5722
5723 for (i = 0; i < 8; i++)
5724 I915_WRITE(PXWL + (i * 4), 0);
5725
5726 /* Enable PMON + select events */
5727 I915_WRITE(ECR, 0x80000019);
5728
5729 lcfuse = I915_READ(LCFUSE02);
5730
5731 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5732}
5733
Jesse Barnes652c3932009-08-17 13:31:43 -07005734void intel_init_clock_gating(struct drm_device *dev)
5735{
5736 struct drm_i915_private *dev_priv = dev->dev_private;
5737
5738 /*
5739 * Disable clock gating reported to work incorrectly according to the
5740 * specs, but enable as much else as we can.
5741 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005742 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005743 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5744
5745 if (IS_IRONLAKE(dev)) {
5746 /* Required for FBC */
5747 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5748 /* Required for CxSR */
5749 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5750
5751 I915_WRITE(PCH_3DCGDIS0,
5752 MARIUNIT_CLOCK_GATE_DISABLE |
5753 SVSMUNIT_CLOCK_GATE_DISABLE);
5754 }
5755
5756 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005757
5758 /*
5759 * According to the spec the following bits should be set in
5760 * order to enable memory self-refresh
5761 * The bit 22/21 of 0x42004
5762 * The bit 5 of 0x42020
5763 * The bit 15 of 0x45000
5764 */
5765 if (IS_IRONLAKE(dev)) {
5766 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5767 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5768 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5769 I915_WRITE(ILK_DSPCLK_GATE,
5770 (I915_READ(ILK_DSPCLK_GATE) |
5771 ILK_DPARB_CLK_GATE));
5772 I915_WRITE(DISP_ARB_CTL,
5773 (I915_READ(DISP_ARB_CTL) |
5774 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005775 I915_WRITE(WM3_LP_ILK, 0);
5776 I915_WRITE(WM2_LP_ILK, 0);
5777 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005778 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005779 /*
5780 * Based on the document from hardware guys the following bits
5781 * should be set unconditionally in order to enable FBC.
5782 * The bit 22 of 0x42000
5783 * The bit 22 of 0x42004
5784 * The bit 7,8,9 of 0x42020.
5785 */
5786 if (IS_IRONLAKE_M(dev)) {
5787 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5788 I915_READ(ILK_DISPLAY_CHICKEN1) |
5789 ILK_FBCQ_DIS);
5790 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5791 I915_READ(ILK_DISPLAY_CHICKEN2) |
5792 ILK_DPARB_GATE);
5793 I915_WRITE(ILK_DSPCLK_GATE,
5794 I915_READ(ILK_DSPCLK_GATE) |
5795 ILK_DPFC_DIS1 |
5796 ILK_DPFC_DIS2 |
5797 ILK_CLK_FBC);
5798 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005799 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005800 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005801 uint32_t dspclk_gate;
5802 I915_WRITE(RENCLK_GATE_D1, 0);
5803 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5804 GS_UNIT_CLOCK_GATE_DISABLE |
5805 CL_UNIT_CLOCK_GATE_DISABLE);
5806 I915_WRITE(RAMCLK_GATE_D, 0);
5807 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5808 OVRUNIT_CLOCK_GATE_DISABLE |
5809 OVCUNIT_CLOCK_GATE_DISABLE;
5810 if (IS_GM45(dev))
5811 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5812 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5813 } else if (IS_I965GM(dev)) {
5814 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5815 I915_WRITE(RENCLK_GATE_D2, 0);
5816 I915_WRITE(DSPCLK_GATE_D, 0);
5817 I915_WRITE(RAMCLK_GATE_D, 0);
5818 I915_WRITE16(DEUC, 0);
5819 } else if (IS_I965G(dev)) {
5820 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5821 I965_RCC_CLOCK_GATE_DISABLE |
5822 I965_RCPB_CLOCK_GATE_DISABLE |
5823 I965_ISC_CLOCK_GATE_DISABLE |
5824 I965_FBC_CLOCK_GATE_DISABLE);
5825 I915_WRITE(RENCLK_GATE_D2, 0);
5826 } else if (IS_I9XX(dev)) {
5827 u32 dstate = I915_READ(D_STATE);
5828
5829 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5830 DSTATE_DOT_CLOCK_GATING;
5831 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005832 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005833 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5834 } else if (IS_I830(dev)) {
5835 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5836 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005837
5838 /*
5839 * GPU can automatically power down the render unit if given a page
5840 * to save state.
5841 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005842 if (IS_IRONLAKE_M(dev)) {
5843 if (dev_priv->renderctx == NULL)
5844 dev_priv->renderctx = intel_alloc_context_page(dev);
5845 if (dev_priv->renderctx) {
5846 struct drm_i915_gem_object *obj_priv;
5847 obj_priv = to_intel_bo(dev_priv->renderctx);
5848 if (obj_priv) {
5849 BEGIN_LP_RING(4);
5850 OUT_RING(MI_SET_CONTEXT);
5851 OUT_RING(obj_priv->gtt_offset |
5852 MI_MM_SPACE_GTT |
5853 MI_SAVE_EXT_STATE_EN |
5854 MI_RESTORE_EXT_STATE_EN |
5855 MI_RESTORE_INHIBIT);
5856 OUT_RING(MI_NOOP);
5857 OUT_RING(MI_FLUSH);
5858 ADVANCE_LP_RING();
5859 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005860 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005861 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005862 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005863 }
5864
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005865 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005866 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005867
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005868 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005869 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005870 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005871 struct drm_gem_object *pwrctx;
5872
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005873 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005874 if (pwrctx) {
5875 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005876 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005877 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005878 }
5879
Chris Wilson9ea8d052010-01-04 18:57:56 +00005880 if (obj_priv) {
5881 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5882 I915_WRITE(MCHBAR_RENDER_STANDBY,
5883 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5884 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005885 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005886}
5887
Jesse Barnese70236a2009-09-21 10:42:27 -07005888/* Set up chip specific display functions */
5889static void intel_init_display(struct drm_device *dev)
5890{
5891 struct drm_i915_private *dev_priv = dev->dev_private;
5892
5893 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005894 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005895 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005896 else
5897 dev_priv->display.dpms = i9xx_crtc_dpms;
5898
Adam Jacksonee5382a2010-04-23 11:17:39 -04005899 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005900 if (IS_IRONLAKE_M(dev)) {
5901 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5902 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5903 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5904 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005905 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5906 dev_priv->display.enable_fbc = g4x_enable_fbc;
5907 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005908 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005909 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5910 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5911 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5912 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005913 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005914 }
5915
5916 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005917 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005918 dev_priv->display.get_display_clock_speed =
5919 i945_get_display_clock_speed;
5920 else if (IS_I915G(dev))
5921 dev_priv->display.get_display_clock_speed =
5922 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005923 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005924 dev_priv->display.get_display_clock_speed =
5925 i9xx_misc_get_display_clock_speed;
5926 else if (IS_I915GM(dev))
5927 dev_priv->display.get_display_clock_speed =
5928 i915gm_get_display_clock_speed;
5929 else if (IS_I865G(dev))
5930 dev_priv->display.get_display_clock_speed =
5931 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005932 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005933 dev_priv->display.get_display_clock_speed =
5934 i855_get_display_clock_speed;
5935 else /* 852, 830 */
5936 dev_priv->display.get_display_clock_speed =
5937 i830_get_display_clock_speed;
5938
5939 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005940 if (HAS_PCH_SPLIT(dev)) {
5941 if (IS_IRONLAKE(dev)) {
5942 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5943 dev_priv->display.update_wm = ironlake_update_wm;
5944 else {
5945 DRM_DEBUG_KMS("Failed to get proper latency. "
5946 "Disable CxSR\n");
5947 dev_priv->display.update_wm = NULL;
5948 }
5949 } else
5950 dev_priv->display.update_wm = NULL;
5951 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005952 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005953 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005954 dev_priv->fsb_freq,
5955 dev_priv->mem_freq)) {
5956 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005957 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005958 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005959 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005960 dev_priv->fsb_freq, dev_priv->mem_freq);
5961 /* Disable CxSR and never update its watermark again */
5962 pineview_disable_cxsr(dev);
5963 dev_priv->display.update_wm = NULL;
5964 } else
5965 dev_priv->display.update_wm = pineview_update_wm;
5966 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005967 dev_priv->display.update_wm = g4x_update_wm;
5968 else if (IS_I965G(dev))
5969 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005970 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005971 dev_priv->display.update_wm = i9xx_update_wm;
5972 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005973 } else if (IS_I85X(dev)) {
5974 dev_priv->display.update_wm = i9xx_update_wm;
5975 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005976 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005977 dev_priv->display.update_wm = i830_update_wm;
5978 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005979 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5980 else
5981 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005982 }
5983}
5984
Jesse Barnesb690e962010-07-19 13:53:12 -07005985/*
5986 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5987 * resume, or other times. This quirk makes sure that's the case for
5988 * affected systems.
5989 */
5990static void quirk_pipea_force (struct drm_device *dev)
5991{
5992 struct drm_i915_private *dev_priv = dev->dev_private;
5993
5994 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5995 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5996}
5997
5998struct intel_quirk {
5999 int device;
6000 int subsystem_vendor;
6001 int subsystem_device;
6002 void (*hook)(struct drm_device *dev);
6003};
6004
6005struct intel_quirk intel_quirks[] = {
6006 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6007 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6008 /* HP Mini needs pipe A force quirk (LP: #322104) */
6009 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6010
6011 /* Thinkpad R31 needs pipe A force quirk */
6012 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6013 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6014 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6015
6016 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6017 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6018 /* ThinkPad X40 needs pipe A force quirk */
6019
6020 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6021 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6022
6023 /* 855 & before need to leave pipe A & dpll A up */
6024 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6025 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6026};
6027
6028static void intel_init_quirks(struct drm_device *dev)
6029{
6030 struct pci_dev *d = dev->pdev;
6031 int i;
6032
6033 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6034 struct intel_quirk *q = &intel_quirks[i];
6035
6036 if (d->device == q->device &&
6037 (d->subsystem_vendor == q->subsystem_vendor ||
6038 q->subsystem_vendor == PCI_ANY_ID) &&
6039 (d->subsystem_device == q->subsystem_device ||
6040 q->subsystem_device == PCI_ANY_ID))
6041 q->hook(dev);
6042 }
6043}
6044
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006045/* Disable the VGA plane that we never use */
6046static void i915_disable_vga(struct drm_device *dev)
6047{
6048 struct drm_i915_private *dev_priv = dev->dev_private;
6049 u8 sr1;
6050 u32 vga_reg;
6051
6052 if (HAS_PCH_SPLIT(dev))
6053 vga_reg = CPU_VGACNTRL;
6054 else
6055 vga_reg = VGACNTRL;
6056
6057 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6058 outb(1, VGA_SR_INDEX);
6059 sr1 = inb(VGA_SR_DATA);
6060 outb(sr1 | 1<<5, VGA_SR_DATA);
6061 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6062 udelay(300);
6063
6064 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6065 POSTING_READ(vga_reg);
6066}
6067
Jesse Barnes79e53942008-11-07 14:24:08 -08006068void intel_modeset_init(struct drm_device *dev)
6069{
Jesse Barnes652c3932009-08-17 13:31:43 -07006070 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006071 int i;
6072
6073 drm_mode_config_init(dev);
6074
6075 dev->mode_config.min_width = 0;
6076 dev->mode_config.min_height = 0;
6077
6078 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6079
Jesse Barnesb690e962010-07-19 13:53:12 -07006080 intel_init_quirks(dev);
6081
Jesse Barnese70236a2009-09-21 10:42:27 -07006082 intel_init_display(dev);
6083
Jesse Barnes79e53942008-11-07 14:24:08 -08006084 if (IS_I965G(dev)) {
6085 dev->mode_config.max_width = 8192;
6086 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006087 } else if (IS_I9XX(dev)) {
6088 dev->mode_config.max_width = 4096;
6089 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006090 } else {
6091 dev->mode_config.max_width = 2048;
6092 dev->mode_config.max_height = 2048;
6093 }
6094
6095 /* set memory base */
6096 if (IS_I9XX(dev))
6097 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6098 else
6099 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6100
6101 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006102 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006103 else
Dave Airliea3524f12010-06-06 18:59:41 +10006104 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006105 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006106 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006107
Dave Airliea3524f12010-06-06 18:59:41 +10006108 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006109 intel_crtc_init(dev, i);
6110 }
6111
6112 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006113
6114 intel_init_clock_gating(dev);
6115
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006116 /* Just disable it once at startup */
6117 i915_disable_vga(dev);
6118
Jesse Barnes7648fa92010-05-20 14:28:11 -07006119 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006120 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006121 intel_init_emon(dev);
6122 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006123
Jesse Barnes652c3932009-08-17 13:31:43 -07006124 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6125 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6126 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006127
6128 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006129}
6130
6131void intel_modeset_cleanup(struct drm_device *dev)
6132{
Jesse Barnes652c3932009-08-17 13:31:43 -07006133 struct drm_i915_private *dev_priv = dev->dev_private;
6134 struct drm_crtc *crtc;
6135 struct intel_crtc *intel_crtc;
6136
6137 mutex_lock(&dev->struct_mutex);
6138
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006139 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006140 intel_fbdev_fini(dev);
6141
Jesse Barnes652c3932009-08-17 13:31:43 -07006142 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6143 /* Skip inactive CRTCs */
6144 if (!crtc->fb)
6145 continue;
6146
6147 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006148 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006149 }
6150
Jesse Barnese70236a2009-09-21 10:42:27 -07006151 if (dev_priv->display.disable_fbc)
6152 dev_priv->display.disable_fbc(dev);
6153
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006154 if (dev_priv->renderctx) {
6155 struct drm_i915_gem_object *obj_priv;
6156
6157 obj_priv = to_intel_bo(dev_priv->renderctx);
6158 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6159 I915_READ(CCID);
6160 i915_gem_object_unpin(dev_priv->renderctx);
6161 drm_gem_object_unreference(dev_priv->renderctx);
6162 }
6163
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006164 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006165 struct drm_i915_gem_object *obj_priv;
6166
Daniel Vetter23010e42010-03-08 13:35:02 +01006167 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006168 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6169 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006170 i915_gem_object_unpin(dev_priv->pwrctx);
6171 drm_gem_object_unreference(dev_priv->pwrctx);
6172 }
6173
Jesse Barnesf97108d2010-01-29 11:27:07 -08006174 if (IS_IRONLAKE_M(dev))
6175 ironlake_disable_drps(dev);
6176
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006177 mutex_unlock(&dev->struct_mutex);
6178
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006179 /* Disable the irq before mode object teardown, for the irq might
6180 * enqueue unpin/hotplug work. */
6181 drm_irq_uninstall(dev);
6182 cancel_work_sync(&dev_priv->hotplug_work);
6183
Daniel Vetter3dec0092010-08-20 21:40:52 +02006184 /* Shut off idle work before the crtcs get freed. */
6185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6186 intel_crtc = to_intel_crtc(crtc);
6187 del_timer_sync(&intel_crtc->idle_timer);
6188 }
6189 del_timer_sync(&dev_priv->idle_timer);
6190 cancel_work_sync(&dev_priv->idle_work);
6191
Jesse Barnes79e53942008-11-07 14:24:08 -08006192 drm_mode_config_cleanup(dev);
6193}
6194
Dave Airlie28d52042009-09-21 14:33:58 +10006195/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006196 * Return which encoder is currently attached for connector.
6197 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006198struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006199{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006200 return &intel_attached_encoder(connector)->base;
6201}
Jesse Barnes79e53942008-11-07 14:24:08 -08006202
Chris Wilsondf0e9242010-09-09 16:20:55 +01006203void intel_connector_attach_encoder(struct intel_connector *connector,
6204 struct intel_encoder *encoder)
6205{
6206 connector->encoder = encoder;
6207 drm_mode_connector_attach_encoder(&connector->base,
6208 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006209}
Dave Airlie28d52042009-09-21 14:33:58 +10006210
6211/*
6212 * set vga decode state - true == enable VGA decode
6213 */
6214int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6215{
6216 struct drm_i915_private *dev_priv = dev->dev_private;
6217 u16 gmch_ctrl;
6218
6219 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6220 if (state)
6221 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6222 else
6223 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6224 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6225 return 0;
6226}