blob: e607b392314c9449a49431dcb92ebf47f8da1dfd [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001#ifndef B43_DMA_H_
2#define B43_DMA_H_
3
Michael Buesch07681e22009-11-19 22:24:29 +01004#include <linux/err.h>
Michael Buesche4d6b792007-09-18 15:39:42 -04005
6#include "b43.h"
7
Michael Buesch8eccb532009-02-19 23:39:26 +01008
Michael Buesche4d6b792007-09-18 15:39:42 -04009/* DMA-Interrupt reasons. */
10#define B43_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
11 | (1 << 14) | (1 << 15))
12#define B43_DMAIRQ_NONFATALMASK (1 << 13)
13#define B43_DMAIRQ_RX_DONE (1 << 16)
14
15/*** 32-bit DMA Engine. ***/
16
17/* 32-bit DMA controller registers. */
18#define B43_DMA32_TXCTL 0x00
19#define B43_DMA32_TXENABLE 0x00000001
20#define B43_DMA32_TXSUSPEND 0x00000002
21#define B43_DMA32_TXLOOPBACK 0x00000004
22#define B43_DMA32_TXFLUSH 0x00000010
23#define B43_DMA32_TXADDREXT_MASK 0x00030000
24#define B43_DMA32_TXADDREXT_SHIFT 16
25#define B43_DMA32_TXRING 0x04
26#define B43_DMA32_TXINDEX 0x08
27#define B43_DMA32_TXSTATUS 0x0C
28#define B43_DMA32_TXDPTR 0x00000FFF
29#define B43_DMA32_TXSTATE 0x0000F000
30#define B43_DMA32_TXSTAT_DISABLED 0x00000000
31#define B43_DMA32_TXSTAT_ACTIVE 0x00001000
32#define B43_DMA32_TXSTAT_IDLEWAIT 0x00002000
33#define B43_DMA32_TXSTAT_STOPPED 0x00003000
34#define B43_DMA32_TXSTAT_SUSP 0x00004000
35#define B43_DMA32_TXERROR 0x000F0000
36#define B43_DMA32_TXERR_NOERR 0x00000000
37#define B43_DMA32_TXERR_PROT 0x00010000
38#define B43_DMA32_TXERR_UNDERRUN 0x00020000
39#define B43_DMA32_TXERR_BUFREAD 0x00030000
40#define B43_DMA32_TXERR_DESCREAD 0x00040000
41#define B43_DMA32_TXACTIVE 0xFFF00000
42#define B43_DMA32_RXCTL 0x10
43#define B43_DMA32_RXENABLE 0x00000001
44#define B43_DMA32_RXFROFF_MASK 0x000000FE
45#define B43_DMA32_RXFROFF_SHIFT 1
46#define B43_DMA32_RXDIRECTFIFO 0x00000100
47#define B43_DMA32_RXADDREXT_MASK 0x00030000
48#define B43_DMA32_RXADDREXT_SHIFT 16
49#define B43_DMA32_RXRING 0x14
50#define B43_DMA32_RXINDEX 0x18
51#define B43_DMA32_RXSTATUS 0x1C
52#define B43_DMA32_RXDPTR 0x00000FFF
53#define B43_DMA32_RXSTATE 0x0000F000
54#define B43_DMA32_RXSTAT_DISABLED 0x00000000
55#define B43_DMA32_RXSTAT_ACTIVE 0x00001000
56#define B43_DMA32_RXSTAT_IDLEWAIT 0x00002000
57#define B43_DMA32_RXSTAT_STOPPED 0x00003000
58#define B43_DMA32_RXERROR 0x000F0000
59#define B43_DMA32_RXERR_NOERR 0x00000000
60#define B43_DMA32_RXERR_PROT 0x00010000
61#define B43_DMA32_RXERR_OVERFLOW 0x00020000
62#define B43_DMA32_RXERR_BUFWRITE 0x00030000
63#define B43_DMA32_RXERR_DESCREAD 0x00040000
64#define B43_DMA32_RXACTIVE 0xFFF00000
65
66/* 32-bit DMA descriptor. */
67struct b43_dmadesc32 {
68 __le32 control;
69 __le32 address;
70} __attribute__ ((__packed__));
71#define B43_DMA32_DCTL_BYTECNT 0x00001FFF
72#define B43_DMA32_DCTL_ADDREXT_MASK 0x00030000
73#define B43_DMA32_DCTL_ADDREXT_SHIFT 16
74#define B43_DMA32_DCTL_DTABLEEND 0x10000000
75#define B43_DMA32_DCTL_IRQ 0x20000000
76#define B43_DMA32_DCTL_FRAMEEND 0x40000000
77#define B43_DMA32_DCTL_FRAMESTART 0x80000000
78
79/*** 64-bit DMA Engine. ***/
80
81/* 64-bit DMA controller registers. */
82#define B43_DMA64_TXCTL 0x00
83#define B43_DMA64_TXENABLE 0x00000001
84#define B43_DMA64_TXSUSPEND 0x00000002
85#define B43_DMA64_TXLOOPBACK 0x00000004
86#define B43_DMA64_TXFLUSH 0x00000010
87#define B43_DMA64_TXADDREXT_MASK 0x00030000
88#define B43_DMA64_TXADDREXT_SHIFT 16
89#define B43_DMA64_TXINDEX 0x04
90#define B43_DMA64_TXRINGLO 0x08
91#define B43_DMA64_TXRINGHI 0x0C
92#define B43_DMA64_TXSTATUS 0x10
93#define B43_DMA64_TXSTATDPTR 0x00001FFF
94#define B43_DMA64_TXSTAT 0xF0000000
95#define B43_DMA64_TXSTAT_DISABLED 0x00000000
96#define B43_DMA64_TXSTAT_ACTIVE 0x10000000
97#define B43_DMA64_TXSTAT_IDLEWAIT 0x20000000
98#define B43_DMA64_TXSTAT_STOPPED 0x30000000
99#define B43_DMA64_TXSTAT_SUSP 0x40000000
100#define B43_DMA64_TXERROR 0x14
101#define B43_DMA64_TXERRDPTR 0x0001FFFF
102#define B43_DMA64_TXERR 0xF0000000
103#define B43_DMA64_TXERR_NOERR 0x00000000
104#define B43_DMA64_TXERR_PROT 0x10000000
105#define B43_DMA64_TXERR_UNDERRUN 0x20000000
106#define B43_DMA64_TXERR_TRANSFER 0x30000000
107#define B43_DMA64_TXERR_DESCREAD 0x40000000
108#define B43_DMA64_TXERR_CORE 0x50000000
109#define B43_DMA64_RXCTL 0x20
110#define B43_DMA64_RXENABLE 0x00000001
111#define B43_DMA64_RXFROFF_MASK 0x000000FE
112#define B43_DMA64_RXFROFF_SHIFT 1
113#define B43_DMA64_RXDIRECTFIFO 0x00000100
114#define B43_DMA64_RXADDREXT_MASK 0x00030000
115#define B43_DMA64_RXADDREXT_SHIFT 16
116#define B43_DMA64_RXINDEX 0x24
117#define B43_DMA64_RXRINGLO 0x28
118#define B43_DMA64_RXRINGHI 0x2C
119#define B43_DMA64_RXSTATUS 0x30
120#define B43_DMA64_RXSTATDPTR 0x00001FFF
121#define B43_DMA64_RXSTAT 0xF0000000
122#define B43_DMA64_RXSTAT_DISABLED 0x00000000
123#define B43_DMA64_RXSTAT_ACTIVE 0x10000000
124#define B43_DMA64_RXSTAT_IDLEWAIT 0x20000000
125#define B43_DMA64_RXSTAT_STOPPED 0x30000000
126#define B43_DMA64_RXSTAT_SUSP 0x40000000
127#define B43_DMA64_RXERROR 0x34
128#define B43_DMA64_RXERRDPTR 0x0001FFFF
129#define B43_DMA64_RXERR 0xF0000000
130#define B43_DMA64_RXERR_NOERR 0x00000000
131#define B43_DMA64_RXERR_PROT 0x10000000
132#define B43_DMA64_RXERR_UNDERRUN 0x20000000
133#define B43_DMA64_RXERR_TRANSFER 0x30000000
134#define B43_DMA64_RXERR_DESCREAD 0x40000000
135#define B43_DMA64_RXERR_CORE 0x50000000
136
137/* 64-bit DMA descriptor. */
138struct b43_dmadesc64 {
139 __le32 control0;
140 __le32 control1;
141 __le32 address_low;
142 __le32 address_high;
143} __attribute__ ((__packed__));
144#define B43_DMA64_DCTL0_DTABLEEND 0x10000000
145#define B43_DMA64_DCTL0_IRQ 0x20000000
146#define B43_DMA64_DCTL0_FRAMEEND 0x40000000
147#define B43_DMA64_DCTL0_FRAMESTART 0x80000000
148#define B43_DMA64_DCTL1_BYTECNT 0x00001FFF
149#define B43_DMA64_DCTL1_ADDREXT_MASK 0x00030000
150#define B43_DMA64_DCTL1_ADDREXT_SHIFT 16
151
152struct b43_dmadesc_generic {
153 union {
154 struct b43_dmadesc32 dma32;
155 struct b43_dmadesc64 dma64;
156 } __attribute__ ((__packed__));
157} __attribute__ ((__packed__));
158
159/* Misc DMA constants */
Michael Buesch8eccb532009-02-19 23:39:26 +0100160#define B43_DMA0_RX_FRAMEOFFSET 30
Michael Buesche4d6b792007-09-18 15:39:42 -0400161
162/* DMA engine tuning knobs */
Michael Bueschbdceeb22009-02-19 23:45:43 +0100163#define B43_TXRING_SLOTS 256
Michael Buesche4d6b792007-09-18 15:39:42 -0400164#define B43_RXRING_SLOTS 64
Michael Buesch8eccb532009-02-19 23:39:26 +0100165#define B43_DMA0_RX_BUFFERSIZE IEEE80211_MAX_FRAME_LEN
166
Michael Buesch07681e22009-11-19 22:24:29 +0100167/* Pointer poison */
168#define B43_DMA_PTR_POISON ((void *)ERR_PTR(-ENOMEM))
169#define b43_dma_ptr_is_poisoned(ptr) (unlikely((ptr) == B43_DMA_PTR_POISON))
170
Michael Buesche4d6b792007-09-18 15:39:42 -0400171
Michael Buesche4d6b792007-09-18 15:39:42 -0400172struct sk_buff;
173struct b43_private;
174struct b43_txstatus;
175
176struct b43_dmadesc_meta {
177 /* The kernel DMA-able buffer. */
178 struct sk_buff *skb;
179 /* DMA base bus-address of the descriptor buffer. */
180 dma_addr_t dmaaddr;
181 /* ieee80211 TX status. Only used once per 802.11 frag. */
182 bool is_last_fragment;
Michael Buesche4d6b792007-09-18 15:39:42 -0400183};
184
185struct b43_dmaring;
186
187/* Lowlevel DMA operations that differ between 32bit and 64bit DMA. */
188struct b43_dma_ops {
189 struct b43_dmadesc_generic *(*idx2desc) (struct b43_dmaring * ring,
190 int slot,
191 struct b43_dmadesc_meta **
192 meta);
193 void (*fill_descriptor) (struct b43_dmaring * ring,
194 struct b43_dmadesc_generic * desc,
195 dma_addr_t dmaaddr, u16 bufsize, int start,
196 int end, int irq);
197 void (*poke_tx) (struct b43_dmaring * ring, int slot);
198 void (*tx_suspend) (struct b43_dmaring * ring);
199 void (*tx_resume) (struct b43_dmaring * ring);
200 int (*get_current_rxslot) (struct b43_dmaring * ring);
201 void (*set_current_rxslot) (struct b43_dmaring * ring, int slot);
202};
203
Michael Bueschb79caa62008-02-05 12:50:41 +0100204enum b43_dmatype {
205 B43_DMA_30BIT = 30,
206 B43_DMA_32BIT = 32,
207 B43_DMA_64BIT = 64,
208};
209
Michael Buesche4d6b792007-09-18 15:39:42 -0400210struct b43_dmaring {
211 /* Lowlevel DMA ops. */
212 const struct b43_dma_ops *ops;
213 /* Kernel virtual base address of the ring memory. */
214 void *descbase;
215 /* Meta data about all descriptors. */
216 struct b43_dmadesc_meta *meta;
Michael Bueschbdceeb22009-02-19 23:45:43 +0100217 /* Cache of TX headers for each TX frame.
Michael Buesche4d6b792007-09-18 15:39:42 -0400218 * This is to avoid an allocation on each TX.
219 * This is NULL for an RX ring.
220 */
221 u8 *txhdr_cache;
222 /* (Unadjusted) DMA base bus-address of the ring memory. */
223 dma_addr_t dmabase;
224 /* Number of descriptor slots in the ring. */
225 int nr_slots;
226 /* Number of used descriptor slots. */
227 int used_slots;
228 /* Currently used slot in the ring. */
229 int current_slot;
230 /* Total number of packets sent. Statistics only. */
231 unsigned int nr_tx_packets;
232 /* Frameoffset in octets. */
233 u32 frameoffset;
234 /* Descriptor buffer size. */
235 u16 rx_buffersize;
236 /* The MMIO base register of the DMA controller. */
237 u16 mmio_base;
238 /* DMA controller index number (0-5). */
239 int index;
240 /* Boolean. Is this a TX ring? */
241 bool tx;
Michael Bueschb79caa62008-02-05 12:50:41 +0100242 /* The type of DMA engine used. */
243 enum b43_dmatype type;
Michael Buesche4d6b792007-09-18 15:39:42 -0400244 /* Boolean. Is this ring stopped at ieee80211 level? */
245 bool stopped;
Michael Buesche6f5b932008-03-05 21:18:49 +0100246 /* The QOS priority assigned to this ring. Only used for TX rings.
247 * This is the mac80211 "queue" value. */
248 u8 queue_prio;
Michael Buesch9bd568a2009-11-18 20:53:05 +0100249 /* Pointers and size of the originally allocated and mapped memory
250 * region for the descriptor ring. */
251 void *alloc_descbase;
252 dma_addr_t alloc_dmabase;
253 unsigned int alloc_descsize;
254 /* Pointer to our wireless device. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400255 struct b43_wldev *dev;
256#ifdef CONFIG_B43_DEBUG
257 /* Maximum number of used slots. */
258 int max_used_slots;
259 /* Last time we injected a ring overflow. */
260 unsigned long last_injected_overflow;
Michael Buesch57df40d2008-03-07 15:50:02 +0100261 /* Statistics: Number of successfully transmitted packets */
262 u64 nr_succeed_tx_packets;
263 /* Statistics: Number of failed TX packets */
264 u64 nr_failed_tx_packets;
265 /* Statistics: Total number of TX plus all retries. */
266 u64 nr_total_packet_tries;
267#endif /* CONFIG_B43_DEBUG */
Michael Buesche4d6b792007-09-18 15:39:42 -0400268};
269
270static inline u32 b43_dma_read(struct b43_dmaring *ring, u16 offset)
271{
272 return b43_read32(ring->dev, ring->mmio_base + offset);
273}
274
Michael Bueschb79caa62008-02-05 12:50:41 +0100275static inline void b43_dma_write(struct b43_dmaring *ring, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400276{
277 b43_write32(ring->dev, ring->mmio_base + offset, value);
278}
279
280int b43_dma_init(struct b43_wldev *dev);
281void b43_dma_free(struct b43_wldev *dev);
282
Michael Buesche4d6b792007-09-18 15:39:42 -0400283void b43_dma_tx_suspend(struct b43_wldev *dev);
284void b43_dma_tx_resume(struct b43_wldev *dev);
285
286void b43_dma_get_tx_stats(struct b43_wldev *dev,
287 struct ieee80211_tx_queue_stats *stats);
288
289int b43_dma_tx(struct b43_wldev *dev,
Johannes Berge039fa42008-05-15 12:55:29 +0200290 struct sk_buff *skb);
Michael Buesche4d6b792007-09-18 15:39:42 -0400291void b43_dma_handle_txstatus(struct b43_wldev *dev,
292 const struct b43_txstatus *status);
293
294void b43_dma_rx(struct b43_dmaring *ring);
295
Michael Buesch5100d5a2008-03-29 21:01:16 +0100296void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
297 unsigned int engine_index, bool enable);
298
Michael Buesche4d6b792007-09-18 15:39:42 -0400299#endif /* B43_DMA_H_ */