blob: bfd621460abfa6d5322024a9412d28c4b891a4d7 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090019
20#include <plat/cpu.h>
21#include <plat/clock.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090022#include <plat/exynos4.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090023#include <plat/sdhci.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090024#include <plat/devs.h>
25#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090026#include <plat/iic-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090027
28#include <mach/regs-irq.h>
29
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090030extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
31 unsigned int irq_start);
32extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
33
34/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090035static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090036 {
Changhwan Youn2b740152011-03-11 10:39:35 +090037 .virtual = (unsigned long)S5P_VA_SYSTIMER,
38 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
39 .length = SZ_4K,
40 .type = MT_DEVICE,
41 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090042 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090043 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090044 .length = SZ_4K,
45 .type = MT_DEVICE,
46 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090047 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090048 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090049 .length = SZ_128K,
50 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090051 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090052 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090053 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090054 .length = SZ_64K,
55 .type = MT_DEVICE,
56 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090057 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090058 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090059 .length = SZ_4K,
60 .type = MT_DEVICE,
61 }, {
62 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090063 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090064 .length = SZ_8K,
65 .type = MT_DEVICE,
66 }, {
67 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090068 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090069 .length = SZ_4K,
70 .type = MT_DEVICE,
71 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090072 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090073 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090074 .length = SZ_4K,
75 .type = MT_DEVICE,
76 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090077 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090078 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090079 .length = SZ_4K,
80 .type = MT_DEVICE,
81 }, {
82 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090083 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090084 .length = SZ_256,
85 .type = MT_DEVICE,
86 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090087 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090088 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090089 .length = SZ_4K,
90 .type = MT_DEVICE,
91 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090092 .virtual = (unsigned long)S3C_VA_UART,
93 .pfn = __phys_to_pfn(S3C_PA_UART),
94 .length = SZ_512K,
95 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090096 }, {
97 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090098 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +090099 .length = SZ_4K,
100 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900101 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700102 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900103 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
104 .length = SZ_4K,
105 .type = MT_DEVICE,
106 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900107};
108
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900109static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900110{
111 if (!need_resched())
112 cpu_do_idle();
113
114 local_irq_enable();
115}
116
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900117/*
118 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900119 *
120 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900121 */
122void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900123{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900124 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900125
126 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900127 exynos4_default_sdhci0();
128 exynos4_default_sdhci1();
129 exynos4_default_sdhci2();
130 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900131
132 s3c_fimc_setname(0, "exynos4-fimc");
133 s3c_fimc_setname(1, "exynos4-fimc");
134 s3c_fimc_setname(2, "exynos4-fimc");
135 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900136
137 /* The I2C bus controllers are directly compatible with s3c2440 */
138 s3c_i2c0_setname("s3c2440-i2c");
139 s3c_i2c1_setname("s3c2440-i2c");
140 s3c_i2c2_setname("s3c2440-i2c");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900141}
142
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900143void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900144{
145 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
146
147 s3c24xx_register_baseclocks(xtal);
148 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900149 exynos4_register_clocks();
150 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900151}
152
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900153void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900154{
155 int irq;
156
Russell Kingb580b892010-12-04 15:55:14 +0000157 gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900158
159 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900160
161 /*
162 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
163 * connected to the interrupt combiner. These irqs
164 * should be initialized to support cascade interrupt.
165 */
166 if ((irq >= 40) && !(irq == 51) && !(irq == 53))
167 continue;
168
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900169 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
170 COMBINER_IRQ(irq, 0));
171 combiner_cascade_irq(irq, IRQ_SPI(irq));
172 }
173
174 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900175 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900176 * uses GIC instead of VIC.
177 */
178 s5p_init_irq(NULL, 0);
179}
180
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900181struct sysdev_class exynos4_sysclass = {
182 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900183};
184
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900185static struct sys_device exynos4_sysdev = {
186 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900187};
188
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900189static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900190{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900191 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900192}
193
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900194core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900195
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900196#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900197static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900198{
199 /* TAG, Data Latency Control: 2cycle */
200 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
201 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
202
203 /* L2X0 Prefetch Control */
204 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
205
206 /* L2X0 Power Control */
207 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
208 S5P_VA_L2CC + L2X0_POWER_CTRL);
209
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900210 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900211
212 return 0;
213}
214
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900215early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900216#endif
217
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900218int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900219{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900220 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900221
222 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900223 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900224
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900225 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900226}