Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 1 | /* linux/arch/arm/mach-exynos4/cpu.c |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 2 | * |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 3 | * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. |
| 4 | * http://www.samsung.com |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/sched.h> |
| 12 | #include <linux/sysdev.h> |
| 13 | |
| 14 | #include <asm/mach/map.h> |
| 15 | #include <asm/mach/irq.h> |
| 16 | |
| 17 | #include <asm/proc-fns.h> |
Kyungmin Park | 1cf0eb7 | 2010-10-21 15:22:36 +0900 | [diff] [blame] | 18 | #include <asm/hardware/cache-l2x0.h> |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 19 | |
| 20 | #include <plat/cpu.h> |
| 21 | #include <plat/clock.h> |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 22 | #include <plat/exynos4.h> |
Hyuk Lee | 1036c3a | 2010-10-05 19:07:41 +0900 | [diff] [blame] | 23 | #include <plat/sdhci.h> |
Sylwester Nawrocki | 604eefe | 2011-03-12 08:58:01 +0900 | [diff] [blame] | 24 | #include <plat/devs.h> |
| 25 | #include <plat/fimc-core.h> |
Sylwester Nawrocki | 5f27275 | 2011-07-06 16:04:09 +0900 | [diff] [blame] | 26 | #include <plat/iic-core.h> |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 27 | |
| 28 | #include <mach/regs-irq.h> |
| 29 | |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 30 | extern int combiner_init(unsigned int combiner_nr, void __iomem *base, |
| 31 | unsigned int irq_start); |
| 32 | extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq); |
| 33 | |
| 34 | /* Initial IO mappings */ |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 35 | static struct map_desc exynos4_iodesc[] __initdata = { |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 36 | { |
Changhwan Youn | 2b74015 | 2011-03-11 10:39:35 +0900 | [diff] [blame] | 37 | .virtual = (unsigned long)S5P_VA_SYSTIMER, |
| 38 | .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER), |
| 39 | .length = SZ_4K, |
| 40 | .type = MT_DEVICE, |
| 41 | }, { |
Changhwan Youn | 766211e | 2010-08-27 17:57:44 +0900 | [diff] [blame] | 42 | .virtual = (unsigned long)S5P_VA_SYSRAM, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 43 | .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM), |
Changhwan Youn | 766211e | 2010-08-27 17:57:44 +0900 | [diff] [blame] | 44 | .length = SZ_4K, |
| 45 | .type = MT_DEVICE, |
| 46 | }, { |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 47 | .virtual = (unsigned long)S5P_VA_CMU, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 48 | .pfn = __phys_to_pfn(EXYNOS4_PA_CMU), |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 49 | .length = SZ_128K, |
| 50 | .type = MT_DEVICE, |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 51 | }, { |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 52 | .virtual = (unsigned long)S5P_VA_PMU, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 53 | .pfn = __phys_to_pfn(EXYNOS4_PA_PMU), |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 54 | .length = SZ_64K, |
| 55 | .type = MT_DEVICE, |
| 56 | }, { |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 57 | .virtual = (unsigned long)S5P_VA_COMBINER_BASE, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 58 | .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER), |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 59 | .length = SZ_4K, |
| 60 | .type = MT_DEVICE, |
| 61 | }, { |
| 62 | .virtual = (unsigned long)S5P_VA_COREPERI_BASE, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 63 | .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI), |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 64 | .length = SZ_8K, |
| 65 | .type = MT_DEVICE, |
| 66 | }, { |
| 67 | .virtual = (unsigned long)S5P_VA_L2CC, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 68 | .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC), |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 69 | .length = SZ_4K, |
| 70 | .type = MT_DEVICE, |
| 71 | }, { |
Jongpill Lee | 37ea63b | 2010-10-14 15:46:18 +0900 | [diff] [blame] | 72 | .virtual = (unsigned long)S5P_VA_GPIO1, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 73 | .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1), |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 74 | .length = SZ_4K, |
| 75 | .type = MT_DEVICE, |
| 76 | }, { |
Jongpill Lee | 37ea63b | 2010-10-14 15:46:18 +0900 | [diff] [blame] | 77 | .virtual = (unsigned long)S5P_VA_GPIO2, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 78 | .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2), |
Jongpill Lee | 37ea63b | 2010-10-14 15:46:18 +0900 | [diff] [blame] | 79 | .length = SZ_4K, |
| 80 | .type = MT_DEVICE, |
| 81 | }, { |
| 82 | .virtual = (unsigned long)S5P_VA_GPIO3, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 83 | .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3), |
Jongpill Lee | 37ea63b | 2010-10-14 15:46:18 +0900 | [diff] [blame] | 84 | .length = SZ_256, |
| 85 | .type = MT_DEVICE, |
| 86 | }, { |
Sunyoung Kang | dd0b7e2 | 2010-12-22 07:21:17 +0900 | [diff] [blame] | 87 | .virtual = (unsigned long)S5P_VA_DMC0, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 88 | .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0), |
Sunyoung Kang | dd0b7e2 | 2010-12-22 07:21:17 +0900 | [diff] [blame] | 89 | .length = SZ_4K, |
| 90 | .type = MT_DEVICE, |
| 91 | }, { |
Kukjin Kim | 19a2c06 | 2010-08-31 16:30:51 +0900 | [diff] [blame] | 92 | .virtual = (unsigned long)S3C_VA_UART, |
| 93 | .pfn = __phys_to_pfn(S3C_PA_UART), |
| 94 | .length = SZ_512K, |
| 95 | .type = MT_DEVICE, |
Daein Moon | 09596ba | 2010-10-25 16:30:40 +0900 | [diff] [blame] | 96 | }, { |
| 97 | .virtual = (unsigned long)S5P_VA_SROMC, |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 98 | .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC), |
Daein Moon | 09596ba | 2010-10-25 16:30:40 +0900 | [diff] [blame] | 99 | .length = SZ_4K, |
| 100 | .type = MT_DEVICE, |
Joonyoung Shim | 8f1d169 | 2011-04-08 13:22:10 +0900 | [diff] [blame] | 101 | }, { |
Kukjin Kim | 08115a1 | 2011-06-01 15:09:05 -0700 | [diff] [blame] | 102 | .virtual = (unsigned long)S3C_VA_USB_HSPHY, |
Joonyoung Shim | 8f1d169 | 2011-04-08 13:22:10 +0900 | [diff] [blame] | 103 | .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY), |
| 104 | .length = SZ_4K, |
| 105 | .type = MT_DEVICE, |
| 106 | } |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 107 | }; |
| 108 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 109 | static void exynos4_idle(void) |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 110 | { |
| 111 | if (!need_resched()) |
| 112 | cpu_do_idle(); |
| 113 | |
| 114 | local_irq_enable(); |
| 115 | } |
| 116 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 117 | /* |
| 118 | * exynos4_map_io |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 119 | * |
| 120 | * register the standard cpu IO areas |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 121 | */ |
| 122 | void __init exynos4_map_io(void) |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 123 | { |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 124 | iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc)); |
Hyuk Lee | 1036c3a | 2010-10-05 19:07:41 +0900 | [diff] [blame] | 125 | |
| 126 | /* initialize device information early */ |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 127 | exynos4_default_sdhci0(); |
| 128 | exynos4_default_sdhci1(); |
| 129 | exynos4_default_sdhci2(); |
| 130 | exynos4_default_sdhci3(); |
Sylwester Nawrocki | 604eefe | 2011-03-12 08:58:01 +0900 | [diff] [blame] | 131 | |
| 132 | s3c_fimc_setname(0, "exynos4-fimc"); |
| 133 | s3c_fimc_setname(1, "exynos4-fimc"); |
| 134 | s3c_fimc_setname(2, "exynos4-fimc"); |
| 135 | s3c_fimc_setname(3, "exynos4-fimc"); |
Sylwester Nawrocki | 5f27275 | 2011-07-06 16:04:09 +0900 | [diff] [blame] | 136 | |
| 137 | /* The I2C bus controllers are directly compatible with s3c2440 */ |
| 138 | s3c_i2c0_setname("s3c2440-i2c"); |
| 139 | s3c_i2c1_setname("s3c2440-i2c"); |
| 140 | s3c_i2c2_setname("s3c2440-i2c"); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 141 | } |
| 142 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 143 | void __init exynos4_init_clocks(int xtal) |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 144 | { |
| 145 | printk(KERN_DEBUG "%s: initializing clocks\n", __func__); |
| 146 | |
| 147 | s3c24xx_register_baseclocks(xtal); |
| 148 | s5p_register_clocks(xtal); |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 149 | exynos4_register_clocks(); |
| 150 | exynos4_setup_clocks(); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 151 | } |
| 152 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 153 | void __init exynos4_init_irq(void) |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 154 | { |
| 155 | int irq; |
| 156 | |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 157 | gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 158 | |
| 159 | for (irq = 0; irq < MAX_COMBINER_NR; irq++) { |
Changhwan Youn | 1f2d6c4 | 2010-11-29 17:04:46 +0900 | [diff] [blame] | 160 | |
| 161 | /* |
| 162 | * From SPI(0) to SPI(39) and SPI(51), SPI(53) are |
| 163 | * connected to the interrupt combiner. These irqs |
| 164 | * should be initialized to support cascade interrupt. |
| 165 | */ |
| 166 | if ((irq >= 40) && !(irq == 51) && !(irq == 53)) |
| 167 | continue; |
| 168 | |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 169 | combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq), |
| 170 | COMBINER_IRQ(irq, 0)); |
| 171 | combiner_cascade_irq(irq, IRQ_SPI(irq)); |
| 172 | } |
| 173 | |
| 174 | /* The parameters of s5p_init_irq() are for VIC init. |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 175 | * Theses parameters should be NULL and 0 because EXYNOS4 |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 176 | * uses GIC instead of VIC. |
| 177 | */ |
| 178 | s5p_init_irq(NULL, 0); |
| 179 | } |
| 180 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 181 | struct sysdev_class exynos4_sysclass = { |
| 182 | .name = "exynos4-core", |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 183 | }; |
| 184 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 185 | static struct sys_device exynos4_sysdev = { |
| 186 | .cls = &exynos4_sysclass, |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 187 | }; |
| 188 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 189 | static int __init exynos4_core_init(void) |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 190 | { |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 191 | return sysdev_class_register(&exynos4_sysclass); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 192 | } |
| 193 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 194 | core_initcall(exynos4_core_init); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 195 | |
Kyungmin Park | 1cf0eb7 | 2010-10-21 15:22:36 +0900 | [diff] [blame] | 196 | #ifdef CONFIG_CACHE_L2X0 |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 197 | static int __init exynos4_l2x0_cache_init(void) |
Kyungmin Park | 1cf0eb7 | 2010-10-21 15:22:36 +0900 | [diff] [blame] | 198 | { |
| 199 | /* TAG, Data Latency Control: 2cycle */ |
| 200 | __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL); |
| 201 | __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL); |
| 202 | |
| 203 | /* L2X0 Prefetch Control */ |
| 204 | __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL); |
| 205 | |
| 206 | /* L2X0 Power Control */ |
| 207 | __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN, |
| 208 | S5P_VA_L2CC + L2X0_POWER_CTRL); |
| 209 | |
Changhwan Youn | a50eb1c | 2010-11-26 13:21:53 +0900 | [diff] [blame] | 210 | l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff); |
Kyungmin Park | 1cf0eb7 | 2010-10-21 15:22:36 +0900 | [diff] [blame] | 211 | |
| 212 | return 0; |
| 213 | } |
| 214 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 215 | early_initcall(exynos4_l2x0_cache_init); |
Kyungmin Park | 1cf0eb7 | 2010-10-21 15:22:36 +0900 | [diff] [blame] | 216 | #endif |
| 217 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 218 | int __init exynos4_init(void) |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 219 | { |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 220 | printk(KERN_INFO "EXYNOS4: Initializing architecture\n"); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 221 | |
| 222 | /* set idle function */ |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 223 | pm_idle = exynos4_idle; |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 224 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 225 | return sysdev_register(&exynos4_sysdev); |
Changhwan Youn | 2b12b5c | 2010-07-26 21:08:52 +0900 | [diff] [blame] | 226 | } |