blob: 3672dedd2eed28fcb3e28049e717afefb135152e [file] [log] [blame]
Mohammad Johny Shaikabb80c62013-12-27 11:02:02 +05301/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Bhalchandra Gajareea898742013-03-05 18:15:53 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9306_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -070027#include <linux/regulator/consumer.h>
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080028#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/soc-dapm.h>
32#include <sound/tlv.h>
33#include <linux/bitops.h>
34#include <linux/delay.h>
35#include <linux/pm_runtime.h>
36#include <linux/kernel.h>
37#include <linux/gpio.h>
38#include "wcd9306.h"
39#include "wcd9xxx-resmgr.h"
Bhalchandra Gajareea898742013-03-05 18:15:53 -080040#include "wcd9xxx-common.h"
41
Banajit Goswamia7294452013-06-03 12:42:35 -070042#define TAPAN_HPH_PA_SETTLE_COMP_ON 3000
43#define TAPAN_HPH_PA_SETTLE_COMP_OFF 13000
44
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -070045#define DAPM_MICBIAS2_EXTERNAL_STANDALONE "MIC BIAS2 External Standalone"
Venkat Sudhirbb444472014-01-14 10:03:23 -080046#define TAPAN_VALIDATE_RX_SBPORT_RANGE(port) ((port >= 16) && (port <= 20))
47#define TAPAN_CONVERT_RX_SBPORT_ID(port) (port - 16) /* RX1 port ID = 0 */
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -070048
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -070049#define TAPAN_VDD_CX_OPTIMAL_UA 10000
50#define TAPAN_VDD_CX_SLEEP_UA 2000
51
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -070052/* RX_HPH_CNP_WG_TIME increases by 0.24ms */
53#define TAPAN_WG_TIME_FACTOR_US 240
54
Damir Didjustod6aea992013-09-03 21:18:59 -070055#define TAPAN_SB_PGD_PORT_RX_BASE 0x40
56#define TAPAN_SB_PGD_PORT_TX_BASE 0x50
57#define TAPAN_REGISTER_START_OFFSET 0x800
58
59#define CODEC_REG_CFG_MINOR_VER 1
60
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -070061static struct regulator *tapan_codec_find_regulator(
62 struct snd_soc_codec *codec,
63 const char *name);
64
Bhalchandra Gajareea898742013-03-05 18:15:53 -080065static atomic_t kp_tapan_priv;
66static int spkr_drv_wrnd_param_set(const char *val,
67 const struct kernel_param *kp);
68static int spkr_drv_wrnd = 1;
69
70static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
71 .set = spkr_drv_wrnd_param_set,
72 .get = param_get_int,
73};
74module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
75MODULE_PARM_DESC(spkr_drv_wrnd,
76 "Run software workaround to avoid leakage on the speaker drive");
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080077
78#define WCD9306_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
79 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
80 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
81
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -070082#define WCD9302_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
83 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
84
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080085#define NUM_DECIMATORS 4
86#define NUM_INTERPOLATORS 4
87#define BITS_PER_REG 8
Bhalchandra Gajareea898742013-03-05 18:15:53 -080088/* This actual number of TX ports supported in slimbus slave */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080089#define TAPAN_TX_PORT_NUMBER 16
Kuirong Wang80aca0d2013-05-09 14:51:09 -070090#define TAPAN_RX_PORT_START_NUMBER 16
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080091
Bhalchandra Gajareea898742013-03-05 18:15:53 -080092/* Nummer of TX ports actually connected from Slimbus slave to codec Digital */
93#define TAPAN_SLIM_CODEC_TX_PORTS 5
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080094
Bhalchandra Gajareea898742013-03-05 18:15:53 -080095#define TAPAN_I2S_MASTER_MODE_MASK 0x08
96#define TAPAN_MCLK_CLK_12P288MHZ 12288000
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -070097#define TAPAN_MCLK_CLK_9P6MHZ 9600000
Bhalchandra Gajareea898742013-03-05 18:15:53 -080098
99#define TAPAN_SLIM_CLOSE_TIMEOUT 1000
100#define TAPAN_SLIM_IRQ_OVERFLOW (1 << 0)
101#define TAPAN_SLIM_IRQ_UNDERFLOW (1 << 1)
102#define TAPAN_SLIM_IRQ_PORT_CLOSED (1 << 2)
Simmi Pateriya95466b12013-05-09 20:08:46 +0530103
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -0700104enum tapan_codec_type {
105 WCD9306,
106 WCD9302,
107};
108
109static enum tapan_codec_type codec_ver;
110
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -0700111/*
112 * Multiplication factor to compute impedance on Tapan
113 * This is computed from (Vx / (m*Ical)) = (10mV/(180*30uA))
114 */
115#define TAPAN_ZDET_MUL_FACTOR 1852
116
Damir Didjustod6aea992013-09-03 21:18:59 -0700117static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
118 {
119 CODEC_REG_CFG_MINOR_VER,
120 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_TX_BASE),
121 SB_PGD_PORT_TX_WATERMARK_N, 0x1E, 8, 0x1
122 },
123 {
124 CODEC_REG_CFG_MINOR_VER,
125 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_TX_BASE),
126 SB_PGD_PORT_TX_ENABLE_N, 0x1, 8, 0x1
127 },
128 {
129 CODEC_REG_CFG_MINOR_VER,
130 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_RX_BASE),
131 SB_PGD_PORT_RX_WATERMARK_N, 0x1E, 8, 0x1
132 },
133 {
134 CODEC_REG_CFG_MINOR_VER,
135 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_RX_BASE),
136 SB_PGD_PORT_RX_ENABLE_N, 0x1, 8, 0x1
137 },
138 {
139 CODEC_REG_CFG_MINOR_VER,
140 (TAPAN_REGISTER_START_OFFSET + TAPAN_A_CDC_ANC1_IIR_B1_CTL),
141 AANC_FF_GAIN_ADAPTIVE, 0x4, 8, 0
142 },
143 {
144 CODEC_REG_CFG_MINOR_VER,
145 (TAPAN_REGISTER_START_OFFSET + TAPAN_A_CDC_ANC1_IIR_B1_CTL),
146 AANC_FFGAIN_ADAPTIVE_EN, 0x8, 8, 0
147 },
148 {
149 CODEC_REG_CFG_MINOR_VER,
150 (TAPAN_REGISTER_START_OFFSET + TAPAN_A_CDC_ANC1_GAIN_CTL),
151 AANC_GAIN_CONTROL, 0xFF, 8, 0
152 },
153};
154
155static struct afe_param_cdc_reg_cfg_data tapan_audio_reg_cfg = {
156 .num_registers = ARRAY_SIZE(audio_reg_cfg),
157 .reg_data = audio_reg_cfg,
158};
159
160static struct afe_param_id_cdc_aanc_version tapan_cdc_aanc_version = {
161 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
162 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
163};
164
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800165enum {
166 AIF1_PB = 0,
167 AIF1_CAP,
168 AIF2_PB,
169 AIF2_CAP,
170 AIF3_PB,
171 AIF3_CAP,
172 NUM_CODEC_DAIS,
173};
174
175enum {
176 RX_MIX1_INP_SEL_ZERO = 0,
177 RX_MIX1_INP_SEL_SRC1,
178 RX_MIX1_INP_SEL_SRC2,
179 RX_MIX1_INP_SEL_IIR1,
180 RX_MIX1_INP_SEL_IIR2,
181 RX_MIX1_INP_SEL_RX1,
182 RX_MIX1_INP_SEL_RX2,
183 RX_MIX1_INP_SEL_RX3,
184 RX_MIX1_INP_SEL_RX4,
185 RX_MIX1_INP_SEL_RX5,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800186 RX_MIX1_INP_SEL_AUXRX,
187};
188
189#define TAPAN_COMP_DIGITAL_GAIN_OFFSET 3
190
191static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
192static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
193static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
194static struct snd_soc_dai_driver tapan_dai[];
195static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
196
197/* Codec supports 2 IIR filters */
198enum {
199 IIR1 = 0,
200 IIR2,
201 IIR_MAX,
202};
203/* Codec supports 5 bands */
204enum {
205 BAND1 = 0,
206 BAND2,
207 BAND3,
208 BAND4,
209 BAND5,
210 BAND_MAX,
211};
212
213enum {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800214 COMPANDER_0,
215 COMPANDER_1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800216 COMPANDER_2,
217 COMPANDER_MAX,
218};
219
220enum {
221 COMPANDER_FS_8KHZ = 0,
222 COMPANDER_FS_16KHZ,
223 COMPANDER_FS_32KHZ,
224 COMPANDER_FS_48KHZ,
225 COMPANDER_FS_96KHZ,
226 COMPANDER_FS_192KHZ,
227 COMPANDER_FS_MAX,
228};
229
230struct comp_sample_dependent_params {
231 u32 peak_det_timeout;
232 u32 rms_meter_div_fact;
233 u32 rms_meter_resamp_fact;
234};
235
236struct hpf_work {
237 struct tapan_priv *tapan;
238 u32 decimator;
239 u8 tx_hpf_cut_of_freq;
240 struct delayed_work dwork;
241};
242
243static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
244
245static const struct wcd9xxx_ch tapan_rx_chs[TAPAN_RX_MAX] = {
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700246 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER, 0),
247 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 1, 1),
248 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 2, 2),
249 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 3, 3),
250 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 4, 4),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800251};
252
253static const struct wcd9xxx_ch tapan_tx_chs[TAPAN_TX_MAX] = {
254 WCD9XXX_CH(0, 0),
255 WCD9XXX_CH(1, 1),
256 WCD9XXX_CH(2, 2),
257 WCD9XXX_CH(3, 3),
258 WCD9XXX_CH(4, 4),
259};
260
261static const u32 vport_check_table[NUM_CODEC_DAIS] = {
262 0, /* AIF1_PB */
263 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
264 0, /* AIF2_PB */
265 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
266 0, /* AIF2_PB */
267 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
268};
269
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800270static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
271 0, /* AIF1_PB */
272 0, /* AIF1_CAP */
273};
274
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700275enum {
276 CP_REG_BUCK = 0,
277 CP_REG_BHELPER,
278 CP_REG_MAX,
279};
280
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800281struct tapan_priv {
282 struct snd_soc_codec *codec;
283 u32 adc_count;
284 u32 rx_bias_count;
285 s32 dmic_1_2_clk_cnt;
286 s32 dmic_3_4_clk_cnt;
287 s32 dmic_5_6_clk_cnt;
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -0700288 s32 ldo_h_users;
289 s32 micb_2_users;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800290
291 u32 anc_slot;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700292 bool anc_func;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800293
294 /*track tapan interface type*/
295 u8 intf_type;
296
297 /* num of slim ports required */
298 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
299
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800300 /*compander*/
301 int comp_enabled[COMPANDER_MAX];
302 u32 comp_fs[COMPANDER_MAX];
303
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800304 /* Maintain the status of AUX PGA */
305 int aux_pga_cnt;
306 u8 aux_l_gain;
307 u8 aux_r_gain;
308
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800309 bool spkr_pa_widget_on;
310
Damir Didjustod6aea992013-09-03 21:18:59 -0700311 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
312
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800313 /* resmgr module */
314 struct wcd9xxx_resmgr resmgr;
315 /* mbhc module */
316 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800317
318 /* class h specific data */
319 struct wcd9xxx_clsh_cdc_data clsh_d;
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700320
321 /* pointers to regulators required for chargepump */
322 struct regulator *cp_regulators[CP_REG_MAX];
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -0700323
324 /*
325 * list used to save/restore registers at start and
326 * end of impedance measurement
327 */
328 struct list_head reg_save_restore;
Damir Didjustod6aea992013-09-03 21:18:59 -0700329
330 int (*machine_codec_event_cb)(struct snd_soc_codec *codec,
331 enum wcd9xxx_codec_event);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800332};
333
334static const u32 comp_shift[] = {
335 0,
Banajit Goswamia7294452013-06-03 12:42:35 -0700336 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800337 2,
338};
339
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800340static const int comp_rx_path[] = {
341 COMPANDER_1,
342 COMPANDER_1,
343 COMPANDER_2,
344 COMPANDER_2,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800345 COMPANDER_MAX,
346};
347
348static const struct comp_sample_dependent_params comp_samp_params[] = {
349 {
350 /* 8 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700351 .peak_det_timeout = 0x06,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800352 .rms_meter_div_fact = 0x09,
353 .rms_meter_resamp_fact = 0x06,
354 },
355 {
356 /* 16 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700357 .peak_det_timeout = 0x07,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800358 .rms_meter_div_fact = 0x0A,
359 .rms_meter_resamp_fact = 0x0C,
360 },
361 {
362 /* 32 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700363 .peak_det_timeout = 0x08,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800364 .rms_meter_div_fact = 0x0B,
365 .rms_meter_resamp_fact = 0x1E,
366 },
367 {
368 /* 48 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700369 .peak_det_timeout = 0x09,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800370 .rms_meter_div_fact = 0x0B,
371 .rms_meter_resamp_fact = 0x28,
372 },
373 {
374 /* 96 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700375 .peak_det_timeout = 0x0A,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800376 .rms_meter_div_fact = 0x0C,
377 .rms_meter_resamp_fact = 0x50,
378 },
379 {
380 /* 192 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700381 .peak_det_timeout = 0x0B,
382 .rms_meter_div_fact = 0xC,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800383 .rms_meter_resamp_fact = 0xA0,
384 },
385};
386
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800387static unsigned short rx_digital_gain_reg[] = {
388 TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
389 TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
390 TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
391 TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
392};
393
394static unsigned short tx_digital_gain_reg[] = {
395 TAPAN_A_CDC_TX1_VOL_CTL_GAIN,
396 TAPAN_A_CDC_TX2_VOL_CTL_GAIN,
397 TAPAN_A_CDC_TX3_VOL_CTL_GAIN,
398 TAPAN_A_CDC_TX4_VOL_CTL_GAIN,
399};
400
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800401static int spkr_drv_wrnd_param_set(const char *val,
402 const struct kernel_param *kp)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800403{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800404 struct snd_soc_codec *codec;
405 int ret, old;
406 struct tapan_priv *priv;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800407
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800408 priv = (struct tapan_priv *)atomic_read(&kp_tapan_priv);
409 if (!priv) {
410 pr_debug("%s: codec isn't yet registered\n", __func__);
411 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800412 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800413
Joonwoo Park973fd352013-06-19 11:38:53 -0700414 codec = priv->codec;
415 mutex_lock(&codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800416 old = spkr_drv_wrnd;
417 ret = param_set_int(val, kp);
418 if (ret) {
Joonwoo Park973fd352013-06-19 11:38:53 -0700419 mutex_unlock(&codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800420 return ret;
421 }
422
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800423 dev_dbg(codec->dev, "%s: spkr_drv_wrnd %d -> %d\n",
424 __func__, old, spkr_drv_wrnd);
Joonwoo Park973fd352013-06-19 11:38:53 -0700425 if ((old == -1 || old == 0) && spkr_drv_wrnd == 1) {
Joonwoo Park533b3682013-06-13 11:41:21 -0700426 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800427 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
428 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -0700429 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800430 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
431 } else if (old == 1 && spkr_drv_wrnd == 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -0700432 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800433 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
434 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -0700435 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800436 if (!priv->spkr_pa_widget_on)
437 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
438 0x00);
439 }
Joonwoo Park973fd352013-06-19 11:38:53 -0700440 mutex_unlock(&codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800441
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800442 return 0;
443}
444
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800445static int tapan_get_anc_slot(struct snd_kcontrol *kcontrol,
446 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800447{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800448 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
449 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
450 ucontrol->value.integer.value[0] = tapan->anc_slot;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800451 return 0;
452}
453
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800454static int tapan_put_anc_slot(struct snd_kcontrol *kcontrol,
455 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800456{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800457 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
458 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
459 tapan->anc_slot = ucontrol->value.integer.value[0];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800460 return 0;
461}
462
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700463static int tapan_get_anc_func(struct snd_kcontrol *kcontrol,
464 struct snd_ctl_elem_value *ucontrol)
465{
466 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
467 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
468
469 ucontrol->value.integer.value[0] = (tapan->anc_func == true ? 1 : 0);
470 return 0;
471}
472
473static int tapan_put_anc_func(struct snd_kcontrol *kcontrol,
474 struct snd_ctl_elem_value *ucontrol)
475{
476 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
477 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
478 struct snd_soc_dapm_context *dapm = &codec->dapm;
479
480 mutex_lock(&dapm->codec->mutex);
481 tapan->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
482
483 dev_err(codec->dev, "%s: anc_func %x", __func__, tapan->anc_func);
484
485 if (tapan->anc_func == true) {
486 pr_info("enable anc virtual widgets");
487 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
488 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
489 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
490 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
491 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
492 snd_soc_dapm_disable_pin(dapm, "HPHR");
493 snd_soc_dapm_disable_pin(dapm, "HPHL");
494 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
495 snd_soc_dapm_disable_pin(dapm, "EAR PA");
496 snd_soc_dapm_disable_pin(dapm, "EAR");
497 } else {
498 pr_info("disable anc virtual widgets");
499 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
500 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
501 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
502 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
503 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
504 snd_soc_dapm_enable_pin(dapm, "HPHR");
505 snd_soc_dapm_enable_pin(dapm, "HPHL");
506 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
507 snd_soc_dapm_enable_pin(dapm, "EAR PA");
508 snd_soc_dapm_enable_pin(dapm, "EAR");
509 }
510 snd_soc_dapm_sync(dapm);
511 mutex_unlock(&dapm->codec->mutex);
512 return 0;
513}
514
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800515static int tapan_pa_gain_get(struct snd_kcontrol *kcontrol,
516 struct snd_ctl_elem_value *ucontrol)
517{
518 u8 ear_pa_gain;
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700519 int rc = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800520 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
521
522 ear_pa_gain = snd_soc_read(codec, TAPAN_A_RX_EAR_GAIN);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800523 ear_pa_gain = ear_pa_gain >> 5;
524
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700525 switch (ear_pa_gain) {
526 case 0:
527 case 1:
528 case 2:
529 case 3:
530 case 4:
531 case 5:
532 ucontrol->value.integer.value[0] = ear_pa_gain;
533 break;
534 case 7:
535 ucontrol->value.integer.value[0] = (ear_pa_gain - 1);
536 break;
537 default:
538 rc = -EINVAL;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800539 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700540 __func__, ear_pa_gain);
541 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800542 }
543
544 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
545
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700546 return rc;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800547}
548
549static int tapan_pa_gain_put(struct snd_kcontrol *kcontrol,
550 struct snd_ctl_elem_value *ucontrol)
551{
552 u8 ear_pa_gain;
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700553 int rc = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800554 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
555
556 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
557 __func__, ucontrol->value.integer.value[0]);
558
559 switch (ucontrol->value.integer.value[0]) {
560 case 0:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800561 case 1:
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700562 case 2:
563 case 3:
564 case 4:
565 case 5:
566 ear_pa_gain = ucontrol->value.integer.value[0];
567 break;
568 case 6:
569 ear_pa_gain = 0x07;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800570 break;
571 default:
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700572 rc = -EINVAL;
573 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800574 }
Venkat Sudhir43efc0c2013-10-01 16:07:41 -0700575 if (!rc)
576 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_GAIN,
577 0xE0, ear_pa_gain << 5);
578 return rc;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800579}
580
581static int tapan_get_iir_enable_audio_mixer(
582 struct snd_kcontrol *kcontrol,
583 struct snd_ctl_elem_value *ucontrol)
584{
585 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
586 int iir_idx = ((struct soc_multi_mixer_control *)
587 kcontrol->private_value)->reg;
588 int band_idx = ((struct soc_multi_mixer_control *)
589 kcontrol->private_value)->shift;
590
591 ucontrol->value.integer.value[0] =
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700592 (snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
593 (1 << band_idx)) != 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800594
595 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
596 iir_idx, band_idx,
597 (uint32_t)ucontrol->value.integer.value[0]);
598 return 0;
599}
600
601static int tapan_put_iir_enable_audio_mixer(
602 struct snd_kcontrol *kcontrol,
603 struct snd_ctl_elem_value *ucontrol)
604{
605 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
606 int iir_idx = ((struct soc_multi_mixer_control *)
607 kcontrol->private_value)->reg;
608 int band_idx = ((struct soc_multi_mixer_control *)
609 kcontrol->private_value)->shift;
610 int value = ucontrol->value.integer.value[0];
611
612 /* Mask first 5 bits, 6-8 are reserved */
613 snd_soc_update_bits(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx),
614 (1 << band_idx), (value << band_idx));
615
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700616 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
617 iir_idx, band_idx,
618 ((snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
619 (1 << band_idx)) != 0));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800620 return 0;
621}
622static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
623 int iir_idx, int band_idx,
624 int coeff_idx)
625{
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700626 uint32_t value = 0;
627
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800628 /* Address does not automatically update if reading */
629 snd_soc_write(codec,
630 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700631 ((band_idx * BAND_MAX + coeff_idx)
632 * sizeof(uint32_t)) & 0x7F);
633
634 value |= snd_soc_read(codec,
635 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
636
637 snd_soc_write(codec,
638 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
639 ((band_idx * BAND_MAX + coeff_idx)
640 * sizeof(uint32_t) + 1) & 0x7F);
641
642 value |= (snd_soc_read(codec,
643 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
644
645 snd_soc_write(codec,
646 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
647 ((band_idx * BAND_MAX + coeff_idx)
648 * sizeof(uint32_t) + 2) & 0x7F);
649
650 value |= (snd_soc_read(codec,
651 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
652
653 snd_soc_write(codec,
654 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
655 ((band_idx * BAND_MAX + coeff_idx)
656 * sizeof(uint32_t) + 3) & 0x7F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800657
658 /* Mask bits top 2 bits since they are reserved */
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700659 value |= ((snd_soc_read(codec,
660 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
661
662 return value;
663
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800664}
665
666static int tapan_get_iir_band_audio_mixer(
667 struct snd_kcontrol *kcontrol,
668 struct snd_ctl_elem_value *ucontrol)
669{
670 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
671 int iir_idx = ((struct soc_multi_mixer_control *)
672 kcontrol->private_value)->reg;
673 int band_idx = ((struct soc_multi_mixer_control *)
674 kcontrol->private_value)->shift;
675
676 ucontrol->value.integer.value[0] =
677 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
678 ucontrol->value.integer.value[1] =
679 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
680 ucontrol->value.integer.value[2] =
681 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
682 ucontrol->value.integer.value[3] =
683 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
684 ucontrol->value.integer.value[4] =
685 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
686
687 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
688 "%s: IIR #%d band #%d b1 = 0x%x\n"
689 "%s: IIR #%d band #%d b2 = 0x%x\n"
690 "%s: IIR #%d band #%d a1 = 0x%x\n"
691 "%s: IIR #%d band #%d a2 = 0x%x\n",
692 __func__, iir_idx, band_idx,
693 (uint32_t)ucontrol->value.integer.value[0],
694 __func__, iir_idx, band_idx,
695 (uint32_t)ucontrol->value.integer.value[1],
696 __func__, iir_idx, band_idx,
697 (uint32_t)ucontrol->value.integer.value[2],
698 __func__, iir_idx, band_idx,
699 (uint32_t)ucontrol->value.integer.value[3],
700 __func__, iir_idx, band_idx,
701 (uint32_t)ucontrol->value.integer.value[4]);
702 return 0;
703}
704
705static void set_iir_band_coeff(struct snd_soc_codec *codec,
706 int iir_idx, int band_idx,
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700707 uint32_t value)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800708{
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800709 snd_soc_write(codec,
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700710 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
711 (value & 0xFF));
712
713 snd_soc_write(codec,
714 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
715 (value >> 8) & 0xFF);
716
717 snd_soc_write(codec,
718 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
719 (value >> 16) & 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800720
721 /* Mask top 2 bits, 7-8 are reserved */
722 snd_soc_write(codec,
723 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
724 (value >> 24) & 0x3F);
725
726}
727
728static int tapan_put_iir_band_audio_mixer(
729 struct snd_kcontrol *kcontrol,
730 struct snd_ctl_elem_value *ucontrol)
731{
732 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
733 int iir_idx = ((struct soc_multi_mixer_control *)
734 kcontrol->private_value)->reg;
735 int band_idx = ((struct soc_multi_mixer_control *)
736 kcontrol->private_value)->shift;
737
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700738 /* Mask top bit it is reserved */
739 /* Updates addr automatically for each B2 write */
740 snd_soc_write(codec,
741 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
742 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
743
744 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800745 ucontrol->value.integer.value[0]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700746 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800747 ucontrol->value.integer.value[1]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700748 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800749 ucontrol->value.integer.value[2]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700750 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800751 ucontrol->value.integer.value[3]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700752 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800753 ucontrol->value.integer.value[4]);
754
755 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
756 "%s: IIR #%d band #%d b1 = 0x%x\n"
757 "%s: IIR #%d band #%d b2 = 0x%x\n"
758 "%s: IIR #%d band #%d a1 = 0x%x\n"
759 "%s: IIR #%d band #%d a2 = 0x%x\n",
760 __func__, iir_idx, band_idx,
761 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
762 __func__, iir_idx, band_idx,
763 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
764 __func__, iir_idx, band_idx,
765 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
766 __func__, iir_idx, band_idx,
767 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
768 __func__, iir_idx, band_idx,
769 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
770 return 0;
771}
772
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800773static int tapan_get_compander(struct snd_kcontrol *kcontrol,
774 struct snd_ctl_elem_value *ucontrol)
775{
776
777 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
778 int comp = ((struct soc_multi_mixer_control *)
779 kcontrol->private_value)->shift;
780 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
781
782 ucontrol->value.integer.value[0] = tapan->comp_enabled[comp];
783 return 0;
784}
785
786static int tapan_set_compander(struct snd_kcontrol *kcontrol,
787 struct snd_ctl_elem_value *ucontrol)
788{
789 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
790 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
791 int comp = ((struct soc_multi_mixer_control *)
792 kcontrol->private_value)->shift;
793 int value = ucontrol->value.integer.value[0];
794
795 dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
796 __func__, comp, tapan->comp_enabled[comp], value);
797 tapan->comp_enabled[comp] = value;
Banajit Goswamia7294452013-06-03 12:42:35 -0700798
799 if (comp == COMPANDER_1 &&
800 tapan->comp_enabled[comp] == 1) {
801 /* Wavegen to 5 msec */
802 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDA);
803 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_TIME, 0x15);
804 snd_soc_write(codec, TAPAN_A_RX_HPH_BIAS_WG_OCP, 0x2A);
805
806 /* Enable Chopper */
807 snd_soc_update_bits(codec,
808 TAPAN_A_RX_HPH_CHOP_CTL, 0x80, 0x80);
809
810 snd_soc_write(codec, TAPAN_A_NCP_DTEST, 0x20);
811 pr_debug("%s: Enabled Chopper and set wavegen to 5 msec\n",
812 __func__);
813 } else if (comp == COMPANDER_1 &&
814 tapan->comp_enabled[comp] == 0) {
815 /* Wavegen to 20 msec */
816 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDB);
817 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_TIME, 0x58);
818 snd_soc_write(codec, TAPAN_A_RX_HPH_BIAS_WG_OCP, 0x1A);
819
820 /* Disable CHOPPER block */
821 snd_soc_update_bits(codec,
822 TAPAN_A_RX_HPH_CHOP_CTL, 0x80, 0x00);
823
824 snd_soc_write(codec, TAPAN_A_NCP_DTEST, 0x10);
825 pr_debug("%s: Disabled Chopper and set wavegen to 20 msec\n",
826 __func__);
827 }
828
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800829 return 0;
830}
831
832static int tapan_config_gain_compander(struct snd_soc_codec *codec,
833 int comp, bool enable)
834{
835 int ret = 0;
836
837 switch (comp) {
838 case COMPANDER_0:
839 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_GAIN,
840 1 << 2, !enable << 2);
841 break;
842 case COMPANDER_1:
843 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_L_GAIN,
844 1 << 5, !enable << 5);
845 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_R_GAIN,
846 1 << 5, !enable << 5);
847 break;
848 case COMPANDER_2:
849 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_1_GAIN,
850 1 << 5, !enable << 5);
851 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_2_GAIN,
852 1 << 5, !enable << 5);
853 break;
854 default:
855 WARN_ON(1);
856 ret = -EINVAL;
857 }
858
859 return ret;
860}
861
862static void tapan_discharge_comp(struct snd_soc_codec *codec, int comp)
863{
Banajit Goswamia7294452013-06-03 12:42:35 -0700864 /* Level meter DIV Factor to 5*/
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800865 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
Banajit Goswamia7294452013-06-03 12:42:35 -0700866 0x05 << 4);
867 /* RMS meter Sampling to 0x01 */
868 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8), 0x01);
869
870 /* Worst case timeout for compander CnP sleep timeout */
871 usleep_range(3000, 3000);
872}
873
874static enum wcd9xxx_buck_volt tapan_codec_get_buck_mv(
875 struct snd_soc_codec *codec)
876{
877 int buck_volt = WCD9XXX_CDC_BUCK_UNSUPPORTED;
878 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
879 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
880 int i;
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700881 bool found_regulator = false;
Banajit Goswamia7294452013-06-03 12:42:35 -0700882
883 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700884 if (pdata->regulator[i].name == NULL)
885 continue;
886
Banajit Goswamia7294452013-06-03 12:42:35 -0700887 if (!strncmp(pdata->regulator[i].name,
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700888 WCD9XXX_SUPPLY_BUCK_NAME,
889 sizeof(WCD9XXX_SUPPLY_BUCK_NAME))) {
890 found_regulator = true;
Banajit Goswamia7294452013-06-03 12:42:35 -0700891 if ((pdata->regulator[i].min_uV ==
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700892 WCD9XXX_CDC_BUCK_MV_1P8) ||
893 (pdata->regulator[i].min_uV ==
894 WCD9XXX_CDC_BUCK_MV_2P15))
Banajit Goswamia7294452013-06-03 12:42:35 -0700895 buck_volt = pdata->regulator[i].min_uV;
896 break;
897 }
898 }
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700899
900 if (!found_regulator)
901 dev_err(codec->dev,
902 "%s: Failed to find regulator for %s\n",
903 __func__, WCD9XXX_SUPPLY_BUCK_NAME);
904 else
905 dev_dbg(codec->dev,
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700906 "%s: S4 voltage requested is %d\n",
907 __func__, buck_volt);
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700908
Banajit Goswamia7294452013-06-03 12:42:35 -0700909 return buck_volt;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800910}
911
912static int tapan_config_compander(struct snd_soc_dapm_widget *w,
913 struct snd_kcontrol *kcontrol, int event)
914{
Banajit Goswamia7294452013-06-03 12:42:35 -0700915 int mask, enable_mask;
916 u8 rdac5_mux;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800917 struct snd_soc_codec *codec = w->codec;
918 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
919 const int comp = w->shift;
920 const u32 rate = tapan->comp_fs[comp];
921 const struct comp_sample_dependent_params *comp_params =
922 &comp_samp_params[rate];
Banajit Goswamia7294452013-06-03 12:42:35 -0700923 enum wcd9xxx_buck_volt buck_mv;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800924
925 dev_dbg(codec->dev, "%s: %s event %d compander %d, enabled %d",
926 __func__, w->name, event, comp, tapan->comp_enabled[comp]);
927
928 if (!tapan->comp_enabled[comp])
929 return 0;
930
931 /* Compander 0 has single channel */
932 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
Banajit Goswamia7294452013-06-03 12:42:35 -0700933 buck_mv = tapan_codec_get_buck_mv(codec);
934
935 rdac5_mux = snd_soc_read(codec, TAPAN_A_CDC_CONN_MISC);
936 rdac5_mux = (rdac5_mux & 0x04) >> 2;
937
938 if (comp == COMPANDER_0) { /* SPK compander */
939 enable_mask = 0x02;
940 } else if (comp == COMPANDER_1) { /* HPH compander */
941 enable_mask = 0x03;
942 } else if (comp == COMPANDER_2) { /* LO compander */
943
944 if (rdac5_mux == 0) { /* DEM4 */
945
946 /* for LO Stereo SE, enable Compander 2 left
947 * channel on RX3 interpolator Path and Compander 2
948 * rigt channel on RX4 interpolator Path.
949 */
950 enable_mask = 0x03;
951 } else if (rdac5_mux == 1) { /* DEM3_INV */
952
953 /* for LO mono differential only enable Compander 2
954 * left channel on RX3 interpolator Path.
955 */
956 enable_mask = 0x02;
957 } else {
958 dev_err(codec->dev, "%s: invalid rdac5_mux val %d",
959 __func__, rdac5_mux);
960 return -EINVAL;
961 }
962 } else {
963 dev_err(codec->dev, "%s: invalid compander %d", __func__, comp);
964 return -EINVAL;
965 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800966
967 switch (event) {
968 case SND_SOC_DAPM_PRE_PMU:
Banajit Goswamia7294452013-06-03 12:42:35 -0700969 /* Set compander Sample rate */
970 snd_soc_update_bits(codec,
971 TAPAN_A_CDC_COMP0_FS_CFG + (comp * 8),
972 0x07, rate);
973 /* Set the static gain offset for HPH Path */
974 if (comp == COMPANDER_1) {
975 if (buck_mv == WCD9XXX_CDC_BUCK_MV_2P15)
976 snd_soc_update_bits(codec,
977 TAPAN_A_CDC_COMP0_B4_CTL + (comp * 8),
978 0x80, 0x00);
979 else
980 snd_soc_update_bits(codec,
981 TAPAN_A_CDC_COMP0_B4_CTL + (comp * 8),
982 0x80, 0x80);
983 }
984 /* Enable RX interpolation path compander clocks */
985 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
986 0x01 << comp_shift[comp],
987 0x01 << comp_shift[comp]);
988
989 /* Toggle compander reset bits */
990 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
991 0x01 << comp_shift[comp],
992 0x01 << comp_shift[comp]);
993 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
994 0x01 << comp_shift[comp], 0);
995
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800996 /* Set gain source to compander */
997 tapan_config_gain_compander(codec, comp, true);
Banajit Goswamia7294452013-06-03 12:42:35 -0700998
999 /* Compander enable */
1000 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B1_CTL +
1001 (comp * 8), enable_mask, enable_mask);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001002
1003 tapan_discharge_comp(codec, comp);
1004
Banajit Goswamia7294452013-06-03 12:42:35 -07001005 /* Set sample rate dependent paramater */
1006 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8),
1007 comp_params->rms_meter_resamp_fact);
1008 snd_soc_update_bits(codec,
1009 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
1010 0xF0, comp_params->rms_meter_div_fact << 4);
1011 snd_soc_update_bits(codec,
1012 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
1013 0x0F, comp_params->peak_det_timeout);
1014 break;
1015 case SND_SOC_DAPM_PRE_PMD:
1016 /* Disable compander */
1017 snd_soc_update_bits(codec,
1018 TAPAN_A_CDC_COMP0_B1_CTL + (comp * 8),
1019 enable_mask, 0x00);
1020
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001021 /* Toggle compander reset bits */
1022 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
1023 mask << comp_shift[comp],
1024 mask << comp_shift[comp]);
1025 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
1026 mask << comp_shift[comp], 0);
Banajit Goswamia7294452013-06-03 12:42:35 -07001027
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001028 /* Turn off the clock for compander in pair */
1029 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
1030 mask << comp_shift[comp], 0);
Banajit Goswamia7294452013-06-03 12:42:35 -07001031
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001032 /* Set gain source to register */
1033 tapan_config_gain_compander(codec, comp, false);
1034 break;
1035 }
1036 return 0;
1037}
1038
Venkat Sudhir43efc0c2013-10-01 16:07:41 -07001039static const char * const tapan_ear_pa_gain_text[] = {"POS_6_DB", "POS_4P5_DB",
1040 "POS_3_DB", "POS_1P5_DB",
1041 "POS_0_DB", "NEG_2P5_DB",
1042 "NEG_12_DB"};
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001043static const struct soc_enum tapan_ear_pa_gain_enum[] = {
Venkat Sudhir43efc0c2013-10-01 16:07:41 -07001044 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tapan_ear_pa_gain_text),
1045 tapan_ear_pa_gain_text),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001046};
1047
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001048static const char *const tapan_anc_func_text[] = {"OFF", "ON"};
1049static const struct soc_enum tapan_anc_func_enum =
1050 SOC_ENUM_SINGLE_EXT(2, tapan_anc_func_text);
1051
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001052/*cut of frequency for high pass filter*/
1053static const char * const cf_text[] = {
1054 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
1055};
1056
1057static const struct soc_enum cf_dec1_enum =
1058 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
1059
1060static const struct soc_enum cf_dec2_enum =
1061 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
1062
1063static const struct soc_enum cf_dec3_enum =
1064 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
1065
1066static const struct soc_enum cf_dec4_enum =
1067 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
1068
1069static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001070 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001071
1072static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001073 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001074
1075static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001076 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001077
1078static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001079 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001080
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001081static const char * const class_h_dsm_text[] = {
1082 "ZERO", "RX_HPHL", "RX_SPKR"
1083};
1084
1085static const struct soc_enum class_h_dsm_enum =
1086 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_CLSH_CTL, 2, 3, class_h_dsm_text);
1087
1088static const struct snd_kcontrol_new class_h_dsm_mux =
1089 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
1090
Phani Kumar Uppalapati5724aa22013-10-02 12:46:15 -07001091static int tapan_hph_impedance_get(struct snd_kcontrol *kcontrol,
1092 struct snd_ctl_elem_value *ucontrol)
1093{
1094 uint32_t zl, zr;
1095 bool hphr;
1096 struct soc_multi_mixer_control *mc;
1097 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1098 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
1099
1100 mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
1101
1102 hphr = mc->shift;
1103 wcd9xxx_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
1104 pr_debug("%s: zl %u, zr %u\n", __func__, zl, zr);
1105 ucontrol->value.integer.value[0] = hphr ? zr : zl;
1106
1107 return 0;
1108}
1109
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001110static const struct snd_kcontrol_new tapan_common_snd_controls[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001111
1112 SOC_ENUM_EXT("EAR PA Gain", tapan_ear_pa_gain_enum[0],
1113 tapan_pa_gain_get, tapan_pa_gain_put),
1114
Damir Didjustofc6016e2014-02-10 19:00:11 -08001115 SOC_SINGLE_TLV("HPHL Volume", TAPAN_A_RX_HPH_L_GAIN, 0, 20, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001116 line_gain),
Damir Didjustofc6016e2014-02-10 19:00:11 -08001117 SOC_SINGLE_TLV("HPHR Volume", TAPAN_A_RX_HPH_R_GAIN, 0, 20, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001118 line_gain),
1119
Damir Didjustofc6016e2014-02-10 19:00:11 -08001120 SOC_SINGLE_TLV("LINEOUT1 Volume", TAPAN_A_RX_LINE_1_GAIN, 0, 20, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001121 line_gain),
Damir Didjustofc6016e2014-02-10 19:00:11 -08001122 SOC_SINGLE_TLV("LINEOUT2 Volume", TAPAN_A_RX_LINE_2_GAIN, 0, 20, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001123 line_gain),
1124
Mohammad Johny Shaikabb80c62013-12-27 11:02:02 +05301125 SOC_SINGLE_TLV("SPK DRV Volume", TAPAN_A_SPKR_DRV_GAIN, 3, 8, 1,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001126 line_gain),
1127
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001128 SOC_SINGLE_TLV("ADC1 Volume", TAPAN_A_TX_1_EN, 2, 19, 0, analog_gain),
1129 SOC_SINGLE_TLV("ADC2 Volume", TAPAN_A_TX_2_EN, 2, 19, 0, analog_gain),
1130 SOC_SINGLE_TLV("ADC3 Volume", TAPAN_A_TX_3_EN, 2, 19, 0, analog_gain),
1131 SOC_SINGLE_TLV("ADC4 Volume", TAPAN_A_TX_4_EN, 2, 19, 0, analog_gain),
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001132 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
1133 -84, 40, digital_gain),
1134 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
1135 -84, 40, digital_gain),
1136 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
1137 -84, 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001138
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001139 SOC_SINGLE_S8_TLV("DEC1 Volume", TAPAN_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
1140 digital_gain),
1141 SOC_SINGLE_S8_TLV("DEC2 Volume", TAPAN_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
1142 digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001143
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001144 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAPAN_A_CDC_IIR1_GAIN_B1_CTL, -84,
1145 40, digital_gain),
1146 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAPAN_A_CDC_IIR1_GAIN_B2_CTL, -84,
1147 40, digital_gain),
1148 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAPAN_A_CDC_IIR1_GAIN_B3_CTL, -84,
1149 40, digital_gain),
1150 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAPAN_A_CDC_IIR1_GAIN_B4_CTL, -84,
1151 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001152
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001153 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
1154 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
1155 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
1156 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
1157
1158 SOC_SINGLE("TX1 HPF Switch", TAPAN_A_CDC_TX1_MUX_CTL, 3, 1, 0),
1159 SOC_SINGLE("TX2 HPF Switch", TAPAN_A_CDC_TX2_MUX_CTL, 3, 1, 0),
1160 SOC_SINGLE("TX3 HPF Switch", TAPAN_A_CDC_TX3_MUX_CTL, 3, 1, 0),
1161 SOC_SINGLE("TX4 HPF Switch", TAPAN_A_CDC_TX4_MUX_CTL, 3, 1, 0),
1162
1163 SOC_SINGLE("RX1 HPF Switch", TAPAN_A_CDC_RX1_B5_CTL, 2, 1, 0),
1164 SOC_SINGLE("RX2 HPF Switch", TAPAN_A_CDC_RX2_B5_CTL, 2, 1, 0),
1165 SOC_SINGLE("RX3 HPF Switch", TAPAN_A_CDC_RX3_B5_CTL, 2, 1, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001166
1167 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
1168 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
1169 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001170
1171 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
1172 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1173 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
1174 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1175 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
1176 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1177 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
1178 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1179 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
1180 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1181 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
1182 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1183 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
1184 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1185 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
1186 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1187 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
1188 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1189 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
1190 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1191
1192 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
1193 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1194 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
1195 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1196 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
1197 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1198 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
1199 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1200 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
1201 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1202 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
1203 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1204 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
1205 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1206 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
1207 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1208 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
1209 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1210 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
1211 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
Phani Kumar Uppalapati5724aa22013-10-02 12:46:15 -07001212
1213 SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
1214 tapan_hph_impedance_get, NULL),
1215 SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
1216 tapan_hph_impedance_get, NULL),
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001217};
1218
1219static const struct snd_kcontrol_new tapan_9306_snd_controls[] = {
1220 SOC_SINGLE_TLV("ADC5 Volume", TAPAN_A_TX_5_EN, 2, 19, 0, analog_gain),
1221
1222 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
1223 -84, 40, digital_gain),
1224 SOC_SINGLE_S8_TLV("DEC3 Volume", TAPAN_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
1225 digital_gain),
1226 SOC_SINGLE_S8_TLV("DEC4 Volume", TAPAN_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
1227 digital_gain),
1228 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tapan_get_anc_slot,
1229 tapan_put_anc_slot),
1230 SOC_ENUM_EXT("ANC Function", tapan_anc_func_enum, tapan_get_anc_func,
1231 tapan_put_anc_func),
1232 SOC_SINGLE("RX4 HPF Switch", TAPAN_A_CDC_RX4_B5_CTL, 2, 1, 0),
1233 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001234
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001235 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
1236 tapan_get_compander, tapan_set_compander),
1237 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
1238 tapan_get_compander, tapan_set_compander),
1239 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
1240 tapan_get_compander, tapan_set_compander),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001241};
1242
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001243static const char * const rx_1_2_mix1_text[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001244 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001245 "RX5", "AUXRX", "AUXTX1"
1246};
1247
1248static const char * const rx_3_4_mix1_text[] = {
1249 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
1250 "RX5", "AUXRX", "AUXTX1", "AUXTX2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001251};
1252
1253static const char * const rx_mix2_text[] = {
1254 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
1255};
1256
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001257static const char * const rx_rdac3_text[] = {
1258 "DEM1", "DEM2"
1259};
1260
1261static const char * const rx_rdac4_text[] = {
1262 "DEM3", "DEM2"
1263};
1264
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001265static const char * const rx_rdac5_text[] = {
1266 "DEM4", "DEM3_INV"
1267};
1268
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001269static const char * const sb_tx_1_2_mux_text[] = {
1270 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1271 "RSVD", "RSVD", "RSVD",
1272 "DEC1", "DEC2", "DEC3", "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001273};
1274
1275static const char * const sb_tx3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001276 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1277 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
1278 "DEC3"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001279};
1280
1281static const char * const sb_tx4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001282 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1283 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
1284 "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001285};
1286
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001287static const char * const sb_tx5_mux_text[] = {
1288 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1289 "RSVD", "RSVD", "RSVD",
1290 "DEC1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001291};
1292
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001293static const char * const dec_1_2_mux_text[] = {
1294 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADCMB",
1295 "DMIC1", "DMIC2", "DMIC3", "DMIC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001296};
1297
1298static const char * const dec3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001299 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
1300 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1301 "ANCFBTUNE1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001302};
1303
1304static const char * const dec4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001305 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
1306 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1307 "ANCFBTUNE2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001308};
1309
1310static const char * const anc_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001311 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5",
1312 "RSVD", "RSVD", "RSVD",
1313 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1314 "RSVD", "RSVD"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001315};
1316
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001317static const char * const anc1_fb_mux_text[] = {
1318 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1319};
1320
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001321static const char * const iir1_inp1_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001322 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4",
1323 "RX1", "RX2", "RX3", "RX4", "RX5"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001324};
1325
1326static const struct soc_enum rx_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001327 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001328
1329static const struct soc_enum rx_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001330 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001331
1332static const struct soc_enum rx_mix1_inp3_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001333 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001334
1335static const struct soc_enum rx2_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001336 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001337
1338static const struct soc_enum rx2_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001339 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001340
1341static const struct soc_enum rx3_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001342 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001343
1344static const struct soc_enum rx3_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001345 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001346
1347static const struct soc_enum rx4_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001348 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001349
1350static const struct soc_enum rx4_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001351 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001352
Santosh Mardi330ad2a2013-11-21 18:12:14 +05301353static const struct soc_enum rx4_mix1_inp3_chain_enum =
1354 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B2_CTL, 0, 13, rx_3_4_mix1_text);
1355
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001356static const struct soc_enum rx1_mix2_inp1_chain_enum =
1357 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1358
1359static const struct soc_enum rx1_mix2_inp2_chain_enum =
1360 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1361
1362static const struct soc_enum rx2_mix2_inp1_chain_enum =
1363 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1364
1365static const struct soc_enum rx2_mix2_inp2_chain_enum =
1366 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1367
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001368static const struct soc_enum rx4_mix2_inp1_chain_enum =
1369 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 0, 5, rx_mix2_text);
1370
1371static const struct soc_enum rx4_mix2_inp2_chain_enum =
1372 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 3, 5, rx_mix2_text);
1373
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001374static const struct soc_enum rx_rdac3_enum =
1375 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B2_CTL, 4, 2, rx_rdac3_text);
1376
1377static const struct soc_enum rx_rdac4_enum =
1378 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 1, 2, rx_rdac4_text);
1379
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001380static const struct soc_enum rx_rdac5_enum =
1381 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
1382
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001383static const struct soc_enum sb_tx1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001384 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0, 12,
1385 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001386
1387static const struct soc_enum sb_tx2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001388 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0, 12,
1389 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001390
1391static const struct soc_enum sb_tx3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001392 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0, 11, sb_tx3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001393
1394static const struct soc_enum sb_tx4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001395 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0, 12, sb_tx4_mux_text);
1396
1397static const struct soc_enum sb_tx5_mux_enum =
1398 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001399
1400static const struct soc_enum dec1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001401 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 0, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001402
1403static const struct soc_enum dec2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001404 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 4, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001405
1406static const struct soc_enum dec3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001407 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 0, 12, dec3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001408
1409static const struct soc_enum dec4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001410 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 4, 12, dec4_mux_text);
1411
1412static const struct soc_enum anc1_mux_enum =
1413 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 0, 15, anc_mux_text);
1414
1415static const struct soc_enum anc2_mux_enum =
1416 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 4, 15, anc_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001417
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001418static const struct soc_enum anc1_fb_mux_enum =
1419 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1420
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001421static const struct soc_enum iir1_inp1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001422 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_EQ1_B1_CTL, 0, 10, iir1_inp1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001423
1424static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1425 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1426
1427static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1428 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1429
1430static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1431 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1432
1433static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1434 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1435
1436static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1437 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1438
1439static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1440 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1441
1442static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1443 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1444
1445static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1446 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1447
1448static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1449 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1450
Santosh Mardi330ad2a2013-11-21 18:12:14 +05301451static const struct snd_kcontrol_new rx4_mix1_inp3_mux =
1452 SOC_DAPM_ENUM("RX4 MIX1 INP3 Mux", rx4_mix1_inp3_chain_enum);
1453
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001454static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1455 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1456
1457static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1458 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1459
1460static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1461 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1462
1463static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1464 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1465
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001466static const struct snd_kcontrol_new rx4_mix2_inp1_mux =
1467 SOC_DAPM_ENUM("RX4 MIX2 INP1 Mux", rx4_mix2_inp1_chain_enum);
1468
1469static const struct snd_kcontrol_new rx4_mix2_inp2_mux =
1470 SOC_DAPM_ENUM("RX4 MIX2 INP2 Mux", rx4_mix2_inp2_chain_enum);
1471
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001472static const struct snd_kcontrol_new rx_dac3_mux =
1473 SOC_DAPM_ENUM("RDAC3 MUX Mux", rx_rdac3_enum);
1474
1475static const struct snd_kcontrol_new rx_dac4_mux =
1476 SOC_DAPM_ENUM("RDAC4 MUX Mux", rx_rdac4_enum);
1477
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001478static const struct snd_kcontrol_new rx_dac5_mux =
1479 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
1480
1481static const struct snd_kcontrol_new sb_tx1_mux =
1482 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1483
1484static const struct snd_kcontrol_new sb_tx2_mux =
1485 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1486
1487static const struct snd_kcontrol_new sb_tx3_mux =
1488 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1489
1490static const struct snd_kcontrol_new sb_tx4_mux =
1491 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1492
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001493static const struct snd_kcontrol_new sb_tx5_mux =
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001494 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001495
1496static int wcd9306_put_dec_enum(struct snd_kcontrol *kcontrol,
1497 struct snd_ctl_elem_value *ucontrol)
1498{
1499 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1500 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1501 struct snd_soc_codec *codec = w->codec;
1502 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1503 unsigned int dec_mux, decimator;
1504 char *dec_name = NULL;
1505 char *widget_name = NULL;
1506 char *temp;
1507 u16 tx_mux_ctl_reg;
1508 u8 adc_dmic_sel = 0x0;
1509 int ret = 0;
1510
1511 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1512 return -EINVAL;
1513
1514 dec_mux = ucontrol->value.enumerated.item[0];
1515
1516 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1517 if (!widget_name)
1518 return -ENOMEM;
1519 temp = widget_name;
1520
1521 dec_name = strsep(&widget_name, " ");
1522 widget_name = temp;
1523 if (!dec_name) {
1524 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1525 ret = -EINVAL;
1526 goto out;
1527 }
1528
1529 ret = kstrtouint(strpbrk(dec_name, "1234"), 10, &decimator);
1530 if (ret < 0) {
1531 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1532 ret = -EINVAL;
1533 goto out;
1534 }
1535
1536 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1537 , __func__, w->name, decimator, dec_mux);
1538
1539 switch (decimator) {
1540 case 1:
1541 case 2:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001542 if ((dec_mux >= 1) && (dec_mux <= 5))
1543 adc_dmic_sel = 0x0;
1544 else if ((dec_mux >= 6) && (dec_mux <= 9))
1545 adc_dmic_sel = 0x1;
1546 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001547 case 3:
1548 case 4:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001549 if ((dec_mux >= 1) && (dec_mux <= 6))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001550 adc_dmic_sel = 0x0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001551 else if ((dec_mux >= 7) && (dec_mux <= 10))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001552 adc_dmic_sel = 0x1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001553 break;
1554 default:
1555 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1556 ret = -EINVAL;
1557 goto out;
1558 }
1559
1560 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1561
1562 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1563
1564 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1565
1566out:
1567 kfree(widget_name);
1568 return ret;
1569}
1570
1571#define WCD9306_DEC_ENUM(xname, xenum) \
1572{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1573 .info = snd_soc_info_enum_double, \
1574 .get = snd_soc_dapm_get_enum_double, \
1575 .put = wcd9306_put_dec_enum, \
1576 .private_value = (unsigned long)&xenum }
1577
1578static const struct snd_kcontrol_new dec1_mux =
1579 WCD9306_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1580
1581static const struct snd_kcontrol_new dec2_mux =
1582 WCD9306_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1583
1584static const struct snd_kcontrol_new dec3_mux =
1585 WCD9306_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1586
1587static const struct snd_kcontrol_new dec4_mux =
1588 WCD9306_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1589
1590static const struct snd_kcontrol_new iir1_inp1_mux =
1591 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1592
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001593static const struct snd_kcontrol_new anc1_mux =
1594 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1595
1596static const struct snd_kcontrol_new anc2_mux =
1597 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1598
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001599static const struct snd_kcontrol_new anc1_fb_mux =
1600 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1601
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001602static const struct snd_kcontrol_new dac1_switch[] = {
1603 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_EAR_EN, 5, 1, 0)
1604};
1605static const struct snd_kcontrol_new hphl_switch[] = {
1606 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1607};
1608
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001609static const struct snd_kcontrol_new spk_dac_switch[] = {
1610 SOC_DAPM_SINGLE("Switch", TAPAN_A_SPKR_DRV_DAC_CTL, 2, 1, 0)
1611};
1612
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001613static const struct snd_kcontrol_new hphl_pa_mix[] = {
1614 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1615 7, 1, 0),
1616};
1617
1618static const struct snd_kcontrol_new hphr_pa_mix[] = {
1619 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1620 6, 1, 0),
1621};
1622
1623static const struct snd_kcontrol_new ear_pa_mix[] = {
1624 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1625 5, 1, 0),
1626};
1627static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1628 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1629 4, 1, 0),
1630};
1631
1632static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1633 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1634 3, 1, 0),
1635};
1636
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001637
1638/* virtual port entries */
1639static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1640 struct snd_ctl_elem_value *ucontrol)
1641{
1642 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1643 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1644
1645 ucontrol->value.integer.value[0] = widget->value;
1646 return 0;
1647}
1648
1649static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1650 struct snd_ctl_elem_value *ucontrol)
1651{
1652 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1653 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1654 struct snd_soc_codec *codec = widget->codec;
1655 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1656 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1657 struct soc_multi_mixer_control *mixer =
1658 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1659 u32 dai_id = widget->shift;
1660 u32 port_id = mixer->shift;
1661 u32 enable = ucontrol->value.integer.value[0];
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001662 u32 vtable = vport_check_table[dai_id];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001663
1664 dev_dbg(codec->dev, "%s: wname %s cname %s\n",
1665 __func__, widget->name, ucontrol->id.name);
1666 dev_dbg(codec->dev, "%s: value %u shift %d item %ld\n",
1667 __func__, widget->value, widget->shift,
1668 ucontrol->value.integer.value[0]);
1669
1670 mutex_lock(&codec->mutex);
1671
1672 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1673 if (dai_id != AIF1_CAP) {
1674 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1675 __func__);
1676 mutex_unlock(&codec->mutex);
1677 return -EINVAL;
1678 }
1679 }
1680 switch (dai_id) {
1681 case AIF1_CAP:
1682 case AIF2_CAP:
1683 case AIF3_CAP:
1684 /* only add to the list if value not set
1685 */
1686 if (enable && !(widget->value & 1 << port_id)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001687 if (tapan_p->intf_type ==
1688 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
1689 vtable = vport_check_table[dai_id];
1690 if (tapan_p->intf_type ==
1691 WCD9XXX_INTERFACE_TYPE_I2C)
1692 vtable = vport_i2s_check_table[dai_id];
1693
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001694 if (wcd9xxx_tx_vport_validation(
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001695 vtable,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001696 port_id,
1697 tapan_p->dai)) {
1698 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
1699 __func__, port_id + 1);
1700 mutex_unlock(&codec->mutex);
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001701 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001702 }
1703 widget->value |= 1 << port_id;
1704 list_add_tail(&core->tx_chs[port_id].list,
1705 &tapan_p->dai[dai_id].wcd9xxx_ch_list
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001706 );
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001707 } else if (!enable && (widget->value & 1 << port_id)) {
1708 widget->value &= ~(1 << port_id);
1709 list_del_init(&core->tx_chs[port_id].list);
1710 } else {
1711 if (enable)
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001712 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
1713 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001714 __func__, port_id + 1);
1715 else
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001716 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
1717 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001718 __func__, port_id + 1);
1719 /* avoid update power function */
1720 mutex_unlock(&codec->mutex);
1721 return 0;
1722 }
1723 break;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001724 default:
1725 dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
1726 mutex_unlock(&codec->mutex);
1727 return -EINVAL;
1728 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001729 dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
1730 __func__, widget->name, widget->sname,
1731 widget->value, widget->shift);
1732
1733 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
1734
1735 mutex_unlock(&codec->mutex);
1736 return 0;
1737}
1738
1739static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1740 struct snd_ctl_elem_value *ucontrol)
1741{
1742 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1743 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1744
1745 ucontrol->value.enumerated.item[0] = widget->value;
1746 return 0;
1747}
1748
1749static const char *const slim_rx_mux_text[] = {
1750 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
1751};
1752
1753static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1754 struct snd_ctl_elem_value *ucontrol)
1755{
1756 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1757 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1758 struct snd_soc_codec *codec = widget->codec;
1759 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1760 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1761 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1762 u32 port_id = widget->shift;
1763
1764 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1765 __func__, widget->name, ucontrol->id.name, widget->value,
1766 widget->shift, ucontrol->value.integer.value[0]);
1767
1768 widget->value = ucontrol->value.enumerated.item[0];
1769
1770 mutex_lock(&codec->mutex);
1771
1772 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1773 if (widget->value > 1) {
1774 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1775 __func__);
1776 goto err;
1777 }
1778 }
1779 /* value need to match the Virtual port and AIF number
1780 */
1781 switch (widget->value) {
1782 case 0:
1783 list_del_init(&core->rx_chs[port_id].list);
1784 break;
1785 case 1:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001786 if (wcd9xxx_rx_vport_validation(port_id +
1787 TAPAN_RX_PORT_START_NUMBER,
1788 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
1789 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1790 __func__, port_id + 1);
1791 goto rtn;
1792 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001793 list_add_tail(&core->rx_chs[port_id].list,
1794 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list);
1795 break;
1796 case 2:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001797 if (wcd9xxx_rx_vport_validation(port_id +
1798 TAPAN_RX_PORT_START_NUMBER,
1799 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
1800 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1801 __func__, port_id + 1);
1802 goto rtn;
1803 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001804 list_add_tail(&core->rx_chs[port_id].list,
1805 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list);
1806 break;
1807 case 3:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001808 if (wcd9xxx_rx_vport_validation(port_id +
1809 TAPAN_RX_PORT_START_NUMBER,
1810 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
1811 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1812 __func__, port_id + 1);
1813 goto rtn;
1814 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001815 list_add_tail(&core->rx_chs[port_id].list,
1816 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list);
1817 break;
1818 default:
1819 pr_err("Unknown AIF %d\n", widget->value);
1820 goto err;
1821 }
1822
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001823rtn:
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001824 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001825 mutex_unlock(&codec->mutex);
1826 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001827err:
1828 mutex_unlock(&codec->mutex);
1829 return -EINVAL;
1830}
1831
1832static const struct soc_enum slim_rx_mux_enum =
1833 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
1834
1835static const struct snd_kcontrol_new slim_rx_mux[TAPAN_RX_MAX] = {
1836 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
1837 slim_rx_mux_get, slim_rx_mux_put),
1838 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
1839 slim_rx_mux_get, slim_rx_mux_put),
1840 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
1841 slim_rx_mux_get, slim_rx_mux_put),
1842 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
1843 slim_rx_mux_get, slim_rx_mux_put),
1844 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
1845 slim_rx_mux_get, slim_rx_mux_put),
1846};
1847
1848static const struct snd_kcontrol_new aif_cap_mixer[] = {
1849 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAPAN_TX1, 1, 0,
1850 slim_tx_mixer_get, slim_tx_mixer_put),
1851 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAPAN_TX2, 1, 0,
1852 slim_tx_mixer_get, slim_tx_mixer_put),
1853 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAPAN_TX3, 1, 0,
1854 slim_tx_mixer_get, slim_tx_mixer_put),
1855 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAPAN_TX4, 1, 0,
1856 slim_tx_mixer_get, slim_tx_mixer_put),
1857 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAPAN_TX5, 1, 0,
1858 slim_tx_mixer_get, slim_tx_mixer_put),
1859};
1860
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001861static int tapan_codec_enable_adc(struct snd_soc_dapm_widget *w,
1862 struct snd_kcontrol *kcontrol, int event)
1863{
1864 struct snd_soc_codec *codec = w->codec;
Phani Kumar Uppalapati7c0bf702013-11-25 13:39:53 -08001865 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001866 u16 adc_reg;
1867 u8 init_bit_shift;
1868
1869 dev_dbg(codec->dev, "%s(): %s %d\n", __func__, w->name, event);
1870
1871 if (w->reg == TAPAN_A_TX_1_EN) {
1872 init_bit_shift = 7;
1873 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1874 } else if (w->reg == TAPAN_A_TX_2_EN) {
1875 init_bit_shift = 6;
1876 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1877 } else if (w->reg == TAPAN_A_TX_3_EN) {
1878 init_bit_shift = 6;
1879 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1880 } else if (w->reg == TAPAN_A_TX_4_EN) {
1881 init_bit_shift = 7;
1882 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1883 } else if (w->reg == TAPAN_A_TX_5_EN) {
1884 init_bit_shift = 6;
1885 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1886 } else {
1887 pr_err("%s: Error, invalid adc register\n", __func__);
1888 return -EINVAL;
1889 }
1890
1891 switch (event) {
1892 case SND_SOC_DAPM_PRE_PMU:
Phani Kumar Uppalapati7e3f57d2013-12-12 12:26:59 -08001893 if (w->reg == TAPAN_A_TX_3_EN ||
1894 w->reg == TAPAN_A_TX_1_EN)
Phani Kumar Uppalapati7c0bf702013-11-25 13:39:53 -08001895 wcd9xxx_resmgr_notifier_call(&tapan->resmgr,
Phani Kumar Uppalapati7e3f57d2013-12-12 12:26:59 -08001896 WCD9XXX_EVENT_PRE_TX_1_3_ON);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001897 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1898 1 << init_bit_shift);
1899 break;
1900 case SND_SOC_DAPM_POST_PMU:
1901
1902 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1903
1904 break;
Phani Kumar Uppalapati7c0bf702013-11-25 13:39:53 -08001905 case SND_SOC_DAPM_POST_PMD:
Phani Kumar Uppalapati7e3f57d2013-12-12 12:26:59 -08001906 if (w->reg == TAPAN_A_TX_3_EN ||
1907 w->reg == TAPAN_A_TX_1_EN)
Phani Kumar Uppalapati7c0bf702013-11-25 13:39:53 -08001908 wcd9xxx_resmgr_notifier_call(&tapan->resmgr,
Phani Kumar Uppalapati7e3f57d2013-12-12 12:26:59 -08001909 WCD9XXX_EVENT_POST_TX_1_3_OFF);
Phani Kumar Uppalapati7c0bf702013-11-25 13:39:53 -08001910 break;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001911 }
1912 return 0;
1913}
1914
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001915static int tapan_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
1916 struct snd_kcontrol *kcontrol, int event)
1917{
1918 struct snd_soc_codec *codec = w->codec;
1919 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1920
1921 dev_dbg(codec->dev, "%s: %d\n", __func__, event);
1922
1923 switch (event) {
1924 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park533b3682013-06-13 11:41:21 -07001925 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001926 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
1927 WCD9XXX_BANDGAP_AUDIO_MODE);
1928 /* AUX PGA requires RCO or MCLK */
1929 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
Joonwoo Park533b3682013-06-13 11:41:21 -07001930 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001931 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001932 break;
1933
1934 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001935 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
Joonwoo Park533b3682013-06-13 11:41:21 -07001936 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001937 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
1938 WCD9XXX_BANDGAP_AUDIO_MODE);
1939 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
Joonwoo Park533b3682013-06-13 11:41:21 -07001940 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001941 break;
1942 }
1943 return 0;
1944}
1945
1946static int tapan_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1947 struct snd_kcontrol *kcontrol, int event)
1948{
1949 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001950 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001951 u16 lineout_gain_reg;
1952
1953 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
1954
1955 switch (w->shift) {
1956 case 0:
1957 lineout_gain_reg = TAPAN_A_RX_LINE_1_GAIN;
1958 break;
1959 case 1:
1960 lineout_gain_reg = TAPAN_A_RX_LINE_2_GAIN;
1961 break;
1962 default:
1963 pr_err("%s: Error, incorrect lineout register value\n",
1964 __func__);
1965 return -EINVAL;
1966 }
1967
1968 switch (event) {
1969 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001970 break;
1971 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001972 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1973 WCD9XXX_CLSH_STATE_LO,
1974 WCD9XXX_CLSH_REQ_ENABLE,
1975 WCD9XXX_CLSH_EVENT_POST_PA);
1976 dev_dbg(codec->dev, "%s: sleeping 3 ms after %s PA turn on\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001977 __func__, w->name);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001978 usleep_range(3000, 3010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001979 break;
1980 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001981 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1982 WCD9XXX_CLSH_STATE_LO,
1983 WCD9XXX_CLSH_REQ_DISABLE,
1984 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001985 break;
1986 }
1987 return 0;
1988}
1989
1990static int tapan_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
1991 struct snd_kcontrol *kcontrol, int event)
1992{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001993 struct snd_soc_codec *codec = w->codec;
1994 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1995
1996 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001997 switch (event) {
1998 case SND_SOC_DAPM_PRE_PMU:
1999 tapan->spkr_pa_widget_on = true;
2000 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
2001 break;
2002 case SND_SOC_DAPM_POST_PMD:
2003 tapan->spkr_pa_widget_on = false;
2004 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x00);
2005 break;
2006 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002007 return 0;
2008}
2009
2010static int tapan_codec_enable_dmic(struct snd_soc_dapm_widget *w,
2011 struct snd_kcontrol *kcontrol, int event)
2012{
2013 struct snd_soc_codec *codec = w->codec;
2014 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2015 u8 dmic_clk_en;
2016 u16 dmic_clk_reg;
2017 s32 *dmic_clk_cnt;
2018 unsigned int dmic;
2019 int ret;
2020
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002021 ret = kstrtouint(strpbrk(w->name, "1234"), 10, &dmic);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002022 if (ret < 0) {
2023 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
2024 return -EINVAL;
2025 }
2026
2027 switch (dmic) {
2028 case 1:
2029 case 2:
2030 dmic_clk_en = 0x01;
2031 dmic_clk_cnt = &(tapan->dmic_1_2_clk_cnt);
2032 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
2033 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
2034 __func__, event, dmic, *dmic_clk_cnt);
2035
2036 break;
2037
2038 case 3:
2039 case 4:
2040 dmic_clk_en = 0x10;
2041 dmic_clk_cnt = &(tapan->dmic_3_4_clk_cnt);
2042 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
2043
2044 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
2045 __func__, event, dmic, *dmic_clk_cnt);
2046 break;
2047
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002048 default:
2049 pr_err("%s: Invalid DMIC Selection\n", __func__);
2050 return -EINVAL;
2051 }
2052
2053 switch (event) {
2054 case SND_SOC_DAPM_PRE_PMU:
2055
2056 (*dmic_clk_cnt)++;
2057 if (*dmic_clk_cnt == 1)
2058 snd_soc_update_bits(codec, dmic_clk_reg,
2059 dmic_clk_en, dmic_clk_en);
2060
2061 break;
2062 case SND_SOC_DAPM_POST_PMD:
2063
2064 (*dmic_clk_cnt)--;
2065 if (*dmic_clk_cnt == 0)
2066 snd_soc_update_bits(codec, dmic_clk_reg,
2067 dmic_clk_en, 0);
2068 break;
2069 }
2070 return 0;
2071}
2072
2073static int tapan_codec_enable_anc(struct snd_soc_dapm_widget *w,
2074 struct snd_kcontrol *kcontrol, int event)
2075{
2076 struct snd_soc_codec *codec = w->codec;
2077 const char *filename;
2078 const struct firmware *fw;
2079 int i;
2080 int ret;
2081 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302082 struct wcd9xxx_anc_header *anc_head;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002083 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2084 u32 anc_writes_size = 0;
2085 int anc_size_remaining;
2086 u32 *anc_ptr;
2087 u16 reg;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002088 u8 mask, val, old_val;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002089
2090 dev_dbg(codec->dev, "%s %d\n", __func__, event);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002091 if (tapan->anc_func == 0)
2092 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002093 switch (event) {
2094 case SND_SOC_DAPM_PRE_PMU:
2095
2096 filename = "wcd9306/wcd9306_anc.bin";
2097
2098 ret = request_firmware(&fw, filename, codec->dev);
2099 if (ret != 0) {
2100 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
2101 ret);
2102 return -ENODEV;
2103 }
2104
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302105 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002106 dev_err(codec->dev, "Not enough data\n");
2107 release_firmware(fw);
2108 return -ENOMEM;
2109 }
2110
2111 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302112 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
2113 anc_ptr = (u32 *)((u32)fw->data +
2114 sizeof(struct wcd9xxx_anc_header));
2115 anc_size_remaining = fw->size -
2116 sizeof(struct wcd9xxx_anc_header);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002117 num_anc_slots = anc_head->num_anc_slots;
2118
2119 if (tapan->anc_slot >= num_anc_slots) {
2120 dev_err(codec->dev, "Invalid ANC slot selected\n");
2121 release_firmware(fw);
2122 return -EINVAL;
2123 }
2124
2125 for (i = 0; i < num_anc_slots; i++) {
2126
2127 if (anc_size_remaining < TAPAN_PACKED_REG_SIZE) {
2128 dev_err(codec->dev, "Invalid register format\n");
2129 release_firmware(fw);
2130 return -EINVAL;
2131 }
2132 anc_writes_size = (u32)(*anc_ptr);
2133 anc_size_remaining -= sizeof(u32);
2134 anc_ptr += 1;
2135
2136 if (anc_writes_size * TAPAN_PACKED_REG_SIZE
2137 > anc_size_remaining) {
2138 dev_err(codec->dev, "Invalid register format\n");
2139 release_firmware(fw);
2140 return -ENOMEM;
2141 }
2142
2143 if (tapan->anc_slot == i)
2144 break;
2145
2146 anc_size_remaining -= (anc_writes_size *
2147 TAPAN_PACKED_REG_SIZE);
2148 anc_ptr += anc_writes_size;
2149 }
2150 if (i == num_anc_slots) {
2151 dev_err(codec->dev, "Selected ANC slot not present\n");
2152 release_firmware(fw);
2153 return -ENOMEM;
2154 }
2155
2156 for (i = 0; i < anc_writes_size; i++) {
2157 TAPAN_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
2158 mask, val);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002159 old_val = snd_soc_read(codec, reg);
2160 snd_soc_write(codec, reg, (old_val & ~mask) |
2161 (val & mask));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002162 }
2163 release_firmware(fw);
2164
2165 break;
Damir Didjusto1ede84a2013-05-23 16:38:11 -07002166 case SND_SOC_DAPM_PRE_PMD:
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002167 msleep(40);
2168 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
2169 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
2170 msleep(20);
2171 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002172 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002173 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002174 break;
2175 }
2176 return 0;
2177}
2178
2179static int tapan_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2180 struct snd_kcontrol *kcontrol, int event)
2181{
2182 struct snd_soc_codec *codec = w->codec;
2183 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002184 u16 micb_int_reg = 0, micb_ctl_reg = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002185 u8 cfilt_sel_val = 0;
2186 char *internal1_text = "Internal1";
2187 char *internal2_text = "Internal2";
2188 char *internal3_text = "Internal3";
2189 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
2190
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002191 pr_debug("%s: w->name %s event %d\n", __func__, w->name, event);
2192 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1"))) {
2193 micb_ctl_reg = TAPAN_A_MICB_1_CTL;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002194 micb_int_reg = TAPAN_A_MICB_1_INT_RBIAS;
2195 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias1_cfilt_sel;
2196 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
2197 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
2198 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002199 } else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2"))) {
2200 micb_ctl_reg = TAPAN_A_MICB_2_CTL;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002201 micb_int_reg = TAPAN_A_MICB_2_INT_RBIAS;
2202 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias2_cfilt_sel;
2203 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
2204 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
2205 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002206 } else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3"))) {
2207 micb_ctl_reg = TAPAN_A_MICB_3_CTL;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002208 micb_int_reg = TAPAN_A_MICB_3_INT_RBIAS;
2209 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias3_cfilt_sel;
2210 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
2211 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
2212 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002213 } else {
2214 pr_err("%s: Error, invalid micbias %s\n", __func__, w->name);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002215 return -EINVAL;
2216 }
2217
2218 switch (event) {
2219 case SND_SOC_DAPM_PRE_PMU:
2220 /* Let MBHC module know so micbias switch to be off */
2221 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
2222
2223 /* Get cfilt */
2224 wcd9xxx_resmgr_cfilt_get(&tapan->resmgr, cfilt_sel_val);
2225
2226 if (strnstr(w->name, internal1_text, 30))
2227 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
2228 else if (strnstr(w->name, internal2_text, 30))
2229 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
2230 else if (strnstr(w->name, internal3_text, 30))
2231 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
2232
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002233 if (micb_ctl_reg == TAPAN_A_MICB_2_CTL) {
2234 if (++tapan->micb_2_users == 1)
2235 wcd9xxx_resmgr_add_cond_update_bits(
2236 &tapan->resmgr,
2237 WCD9XXX_COND_HPH_MIC,
2238 micb_ctl_reg, w->shift,
2239 false);
2240 pr_debug("%s: micb_2_users %d\n", __func__,
2241 tapan->micb_2_users);
2242 } else
2243 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2244 1 << w->shift);
2245
2246
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002247 break;
2248 case SND_SOC_DAPM_POST_PMU:
2249 usleep_range(20000, 20000);
2250 /* Let MBHC module know so micbias is on */
2251 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_on);
2252 break;
2253 case SND_SOC_DAPM_POST_PMD:
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002254 if (micb_ctl_reg == TAPAN_A_MICB_2_CTL) {
2255 if (--tapan->micb_2_users == 0)
2256 wcd9xxx_resmgr_rm_cond_update_bits(
2257 &tapan->resmgr,
2258 WCD9XXX_COND_HPH_MIC,
2259 micb_ctl_reg, 7,
2260 false);
2261 pr_debug("%s: micb_2_users %d\n", __func__,
2262 tapan->micb_2_users);
2263 WARN(tapan->micb_2_users < 0,
2264 "Unexpected micbias users %d\n",
2265 tapan->micb_2_users);
2266 } else
2267 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2268 0);
2269
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002270 /* Let MBHC module know so micbias switch to be off */
2271 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
2272
2273 if (strnstr(w->name, internal1_text, 30))
2274 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
2275 else if (strnstr(w->name, internal2_text, 30))
2276 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
2277 else if (strnstr(w->name, internal3_text, 30))
2278 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
2279
2280 /* Put cfilt */
2281 wcd9xxx_resmgr_cfilt_put(&tapan->resmgr, cfilt_sel_val);
2282 break;
2283 }
2284
2285 return 0;
2286}
2287
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002288/* called under codec_resource_lock acquisition */
Phani Kumar Uppalapatib7266bd2013-10-21 14:26:10 -07002289static int tapan_enable_mbhc_micbias(struct snd_soc_codec *codec, bool enable,
2290 enum wcd9xxx_micbias_num micb_num)
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002291{
2292 int rc;
Phani Kumar Uppalapatib7266bd2013-10-21 14:26:10 -07002293 const char *micbias;
2294
2295 if (micb_num == MBHC_MICBIAS2)
2296 micbias = DAPM_MICBIAS2_EXTERNAL_STANDALONE;
2297 else
2298 return -EINVAL;
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002299
2300 if (enable)
2301 rc = snd_soc_dapm_force_enable_pin(&codec->dapm,
Phani Kumar Uppalapatib7266bd2013-10-21 14:26:10 -07002302 micbias);
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002303 else
2304 rc = snd_soc_dapm_disable_pin(&codec->dapm,
Phani Kumar Uppalapatib7266bd2013-10-21 14:26:10 -07002305 micbias);
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002306 if (!rc)
2307 snd_soc_dapm_sync(&codec->dapm);
2308 pr_debug("%s: leave ret %d\n", __func__, rc);
2309 return rc;
2310}
2311
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002312static void tx_hpf_corner_freq_callback(struct work_struct *work)
2313{
2314 struct delayed_work *hpf_delayed_work;
2315 struct hpf_work *hpf_work;
2316 struct tapan_priv *tapan;
2317 struct snd_soc_codec *codec;
2318 u16 tx_mux_ctl_reg;
2319 u8 hpf_cut_of_freq;
2320
2321 hpf_delayed_work = to_delayed_work(work);
2322 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
2323 tapan = hpf_work->tapan;
2324 codec = hpf_work->tapan->codec;
2325 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
2326
2327 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL +
2328 (hpf_work->decimator - 1) * 8;
2329
2330 dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
2331 __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
2332
2333 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
2334}
2335
2336#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
2337#define CF_MIN_3DB_4HZ 0x0
2338#define CF_MIN_3DB_75HZ 0x1
2339#define CF_MIN_3DB_150HZ 0x2
2340
2341static int tapan_codec_enable_dec(struct snd_soc_dapm_widget *w,
2342 struct snd_kcontrol *kcontrol, int event)
2343{
2344 struct snd_soc_codec *codec = w->codec;
2345 unsigned int decimator;
2346 char *dec_name = NULL;
2347 char *widget_name = NULL;
2348 char *temp;
2349 int ret = 0;
2350 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2351 u8 dec_hpf_cut_of_freq;
2352 int offset;
2353
2354 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2355
2356 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2357 if (!widget_name)
2358 return -ENOMEM;
2359 temp = widget_name;
2360
2361 dec_name = strsep(&widget_name, " ");
2362 widget_name = temp;
2363 if (!dec_name) {
2364 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2365 ret = -EINVAL;
2366 goto out;
2367 }
2368
2369 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2370 if (ret < 0) {
2371 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2372 ret = -EINVAL;
2373 goto out;
2374 }
2375
2376 dev_dbg(codec->dev, "%s(): widget = %s dec_name = %s decimator = %u\n",
2377 __func__, w->name, dec_name, decimator);
2378
2379 if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2380 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B1_CTL;
2381 offset = 0;
2382 } else if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2383 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B2_CTL;
2384 offset = 8;
2385 } else {
2386 pr_err("%s: Error, incorrect dec\n", __func__);
2387 ret = -EINVAL;
2388 goto out;
2389 }
2390
2391 tx_vol_ctl_reg = TAPAN_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2392 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2393
2394 switch (event) {
2395 case SND_SOC_DAPM_PRE_PMU:
2396
2397 /* Enableable TX digital mute */
2398 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2399
2400 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2401 1 << w->shift);
2402 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2403
2404 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2405
2406 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2407
2408 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2409 dec_hpf_cut_of_freq;
2410
2411 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2412
2413 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2414 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2415 CF_MIN_3DB_150HZ << 4);
2416 }
2417
2418 /* enable HPF */
2419 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2420
2421 break;
2422
2423 case SND_SOC_DAPM_POST_PMU:
2424
2425 /* Disable TX digital mute */
2426 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2427
2428 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2429 CF_MIN_3DB_150HZ) {
2430
2431 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2432 msecs_to_jiffies(300));
2433 }
2434 /* apply the digital gain after the decimator is enabled*/
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002435 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002436 snd_soc_write(codec,
2437 tx_digital_gain_reg[w->shift + offset],
2438 snd_soc_read(codec,
2439 tx_digital_gain_reg[w->shift + offset])
2440 );
2441
2442 break;
2443
2444 case SND_SOC_DAPM_PRE_PMD:
2445
2446 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2447 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2448 break;
2449
2450 case SND_SOC_DAPM_POST_PMD:
2451
2452 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2453 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2454 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2455
2456 break;
2457 }
2458out:
2459 kfree(widget_name);
2460 return ret;
2461}
2462
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002463static int tapan_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2464 struct snd_kcontrol *kcontrol, int event)
2465{
2466 struct snd_soc_codec *codec = w->codec;
2467 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2468
2469 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
2470
2471 switch (event) {
2472 case SND_SOC_DAPM_PRE_PMU:
2473
2474 if (spkr_drv_wrnd > 0) {
2475 WARN_ON(!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2476 0x80));
2477 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2478 0x00);
2479 }
2480 if (TAPAN_IS_1_0(core->version))
2481 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2482 0x24, 0x00);
2483 break;
2484 case SND_SOC_DAPM_POST_PMD:
2485 if (TAPAN_IS_1_0(core->version))
2486 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2487 0x24, 0x24);
2488 if (spkr_drv_wrnd > 0) {
2489 WARN_ON(!!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2490 0x80));
2491 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2492 0x80);
2493 }
2494 break;
2495 }
2496 return 0;
2497}
2498
Phani Kumar Uppalapatif4c32192014-04-16 15:49:23 -07002499static int tapan_codec_rx_dem_select(struct snd_soc_dapm_widget *w,
2500 struct snd_kcontrol *kcontrol, int event)
2501{
2502
2503 struct snd_soc_codec *codec = w->codec;
2504
2505 pr_debug("%s %d %s\n", __func__, event, w->name);
2506 switch (event) {
2507 case SND_SOC_DAPM_PRE_PMU:
2508 if (codec_ver == WCD9306)
2509 snd_soc_update_bits(codec, TAPAN_A_CDC_RX2_B6_CTL,
2510 1 << 5, 1 << 5);
2511 break;
2512 case SND_SOC_DAPM_POST_PMD:
2513 if (codec_ver == WCD9306)
2514 snd_soc_update_bits(codec, TAPAN_A_CDC_RX2_B6_CTL,
2515 1 << 5, 0);
2516 break;
2517 }
2518
2519 return 0;
2520}
2521
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002522static int tapan_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
2523 struct snd_kcontrol *kcontrol, int event)
2524{
2525 struct snd_soc_codec *codec = w->codec;
2526
2527 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
2528
2529 switch (event) {
2530 case SND_SOC_DAPM_PRE_PMU:
2531 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2532 1 << w->shift, 1 << w->shift);
2533 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2534 1 << w->shift, 0x0);
2535 break;
2536 case SND_SOC_DAPM_POST_PMU:
2537 /* apply the digital gain after the interpolator is enabled*/
2538 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2539 snd_soc_write(codec,
2540 rx_digital_gain_reg[w->shift],
2541 snd_soc_read(codec,
2542 rx_digital_gain_reg[w->shift])
2543 );
2544 break;
2545 }
2546 return 0;
2547}
2548
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002549/* called under codec_resource_lock acquisition */
2550static int __tapan_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2551 struct snd_kcontrol *kcontrol, int event)
2552{
2553 struct snd_soc_codec *codec = w->codec;
2554 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
2555
2556 pr_debug("%s: enter\n", __func__);
2557 switch (event) {
2558 case SND_SOC_DAPM_PRE_PMU:
2559 /*
2560 * ldo_h_users is protected by codec->mutex, don't need
2561 * additional mutex
2562 */
2563 if (++priv->ldo_h_users == 1) {
2564 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
2565 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
2566 WCD9XXX_BANDGAP_AUDIO_MODE);
2567 wcd9xxx_resmgr_get_clk_block(&priv->resmgr,
2568 WCD9XXX_CLK_RCO);
2569 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 1 << 7,
2570 1 << 7);
2571 wcd9xxx_resmgr_put_clk_block(&priv->resmgr,
2572 WCD9XXX_CLK_RCO);
2573 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
2574 pr_debug("%s: ldo_h_users %d\n", __func__,
2575 priv->ldo_h_users);
2576 /* LDO enable requires 1ms to settle down */
2577 usleep_range(1000, 1010);
2578 }
2579 break;
2580 case SND_SOC_DAPM_POST_PMD:
2581 if (--priv->ldo_h_users == 0) {
2582 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
2583 wcd9xxx_resmgr_get_clk_block(&priv->resmgr,
2584 WCD9XXX_CLK_RCO);
2585 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 1 << 7,
2586 0);
2587 wcd9xxx_resmgr_put_clk_block(&priv->resmgr,
2588 WCD9XXX_CLK_RCO);
2589 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
2590 WCD9XXX_BANDGAP_AUDIO_MODE);
2591 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
2592 pr_debug("%s: ldo_h_users %d\n", __func__,
2593 priv->ldo_h_users);
2594 }
2595 WARN(priv->ldo_h_users < 0, "Unexpected ldo_h users %d\n",
2596 priv->ldo_h_users);
2597 break;
2598 }
2599 pr_debug("%s: leave\n", __func__);
2600 return 0;
2601}
2602
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002603static int tapan_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2604 struct snd_kcontrol *kcontrol, int event)
2605{
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07002606 int rc;
2607 rc = __tapan_codec_enable_ldo_h(w, kcontrol, event);
2608 return rc;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002609}
2610
2611static int tapan_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2612 struct snd_kcontrol *kcontrol, int event)
2613{
2614 struct snd_soc_codec *codec = w->codec;
2615 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2616
2617 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2618
2619 switch (event) {
2620 case SND_SOC_DAPM_PRE_PMU:
2621 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
2622 break;
2623 case SND_SOC_DAPM_POST_PMD:
2624 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
2625 break;
2626 }
2627 return 0;
2628}
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002629
2630
2631static int tapan_hphl_dac_event(struct snd_soc_dapm_widget *w,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002632 struct snd_kcontrol *kcontrol, int event)
2633{
2634 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002635 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002636
2637 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2638
2639 switch (event) {
2640 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002641 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2642 0x02, 0x02);
2643 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2644 WCD9XXX_CLSH_STATE_HPHL,
2645 WCD9XXX_CLSH_REQ_ENABLE,
2646 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002647 break;
2648 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002649 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2650 0x02, 0x00);
2651 }
2652 return 0;
2653}
2654
2655static int tapan_hphr_dac_event(struct snd_soc_dapm_widget *w,
2656 struct snd_kcontrol *kcontrol, int event)
2657{
2658 struct snd_soc_codec *codec = w->codec;
2659 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
2660
2661 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2662
2663 switch (event) {
2664 case SND_SOC_DAPM_PRE_PMU:
2665 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2666 0x04, 0x04);
2667 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2668 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2669 WCD9XXX_CLSH_STATE_HPHR,
2670 WCD9XXX_CLSH_REQ_ENABLE,
2671 WCD9XXX_CLSH_EVENT_PRE_DAC);
2672 break;
2673 case SND_SOC_DAPM_POST_PMD:
2674 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2675 0x04, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002676 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2677 break;
2678 }
2679 return 0;
2680}
2681
2682static int tapan_hph_pa_event(struct snd_soc_dapm_widget *w,
2683 struct snd_kcontrol *kcontrol, int event)
2684{
2685 struct snd_soc_codec *codec = w->codec;
2686 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2687 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002688 u8 req_clsh_state;
Banajit Goswamia7294452013-06-03 12:42:35 -07002689 u32 pa_settle_time = TAPAN_HPH_PA_SETTLE_COMP_OFF;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002690
2691 dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
2692 if (w->shift == 5) {
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002693 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
2694 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002695 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07002696 } else if (w->shift == 4) {
2697 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
2698 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
2699 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002700 } else {
2701 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
2702 return -EINVAL;
2703 }
2704
Banajit Goswamia7294452013-06-03 12:42:35 -07002705 if (tapan->comp_enabled[COMPANDER_1])
2706 pa_settle_time = TAPAN_HPH_PA_SETTLE_COMP_ON;
2707
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002708 switch (event) {
2709 case SND_SOC_DAPM_PRE_PMU:
2710 /* Let MBHC module know PA is turning on */
2711 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
2712 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002713 case SND_SOC_DAPM_POST_PMU:
Banajit Goswamia7294452013-06-03 12:42:35 -07002714 dev_dbg(codec->dev, "%s: sleep %d ms after %s PA enable.\n",
2715 __func__, pa_settle_time / 1000, w->name);
2716 /* Time needed for PA to settle */
2717 usleep_range(pa_settle_time, pa_settle_time + 1000);
2718
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002719 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2720 req_clsh_state,
2721 WCD9XXX_CLSH_REQ_ENABLE,
2722 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002723
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002724 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002725 case SND_SOC_DAPM_POST_PMD:
Banajit Goswamia7294452013-06-03 12:42:35 -07002726 dev_dbg(codec->dev, "%s: sleep %d ms after %s PA disable.\n",
2727 __func__, pa_settle_time / 1000, w->name);
2728 /* Time needed for PA to settle */
2729 usleep_range(pa_settle_time, pa_settle_time + 1000);
2730
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002731 /* Let MBHC module know PA turned off */
2732 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
2733
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002734 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2735 req_clsh_state,
2736 WCD9XXX_CLSH_REQ_DISABLE,
2737 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002738 break;
2739 }
2740 return 0;
2741}
2742
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002743static int tapan_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
2744 struct snd_kcontrol *kcontrol, int event)
2745{
2746 struct snd_soc_codec *codec = w->codec;
2747 int ret = 0;
2748
2749 switch (event) {
2750 case SND_SOC_DAPM_PRE_PMU:
2751 ret = tapan_hph_pa_event(w, kcontrol, event);
2752 if (w->shift == 4) {
2753 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2754 msleep(50);
2755 }
2756 break;
2757 case SND_SOC_DAPM_POST_PMU:
2758 if (w->shift == 4) {
2759 snd_soc_update_bits(codec,
2760 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x30);
2761 msleep(30);
2762 }
2763 ret = tapan_hph_pa_event(w, kcontrol, event);
2764 break;
2765 case SND_SOC_DAPM_PRE_PMD:
2766 if (w->shift == 5) {
2767 snd_soc_update_bits(codec,
2768 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x00);
2769 msleep(40);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002770 snd_soc_update_bits(codec,
2771 TAPAN_A_TX_7_MBHC_EN, 0x80, 00);
2772 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2773 }
Damir Didjusto1ede84a2013-05-23 16:38:11 -07002774 break;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002775 case SND_SOC_DAPM_POST_PMD:
2776 ret = tapan_hph_pa_event(w, kcontrol, event);
2777 break;
2778 }
2779 return ret;
2780}
2781
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002782static const struct snd_soc_dapm_widget tapan_dapm_i2s_widgets[] = {
2783 SND_SOC_DAPM_SUPPLY("I2S_CLK", TAPAN_A_CDC_CLK_I2S_CTL,
2784 4, 0, NULL, 0),
2785};
2786
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002787static int tapan_lineout_dac_event(struct snd_soc_dapm_widget *w,
2788 struct snd_kcontrol *kcontrol, int event)
2789{
2790 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002791 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002792
2793 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2794
2795 switch (event) {
2796 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002797 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2798 WCD9XXX_CLSH_STATE_LO,
2799 WCD9XXX_CLSH_REQ_ENABLE,
2800 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002801 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2802 break;
2803
2804 case SND_SOC_DAPM_POST_PMD:
2805 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2806 break;
2807 }
2808 return 0;
2809}
2810
2811static int tapan_spk_dac_event(struct snd_soc_dapm_widget *w,
2812 struct snd_kcontrol *kcontrol, int event)
2813{
2814 struct snd_soc_codec *codec = w->codec;
2815
2816 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2817 return 0;
2818}
2819
2820static const struct snd_soc_dapm_route audio_i2s_map[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002821 {"I2S_CLK", NULL, "CDC_CONN"},
2822 {"SLIM RX1", NULL, "I2S_CLK"},
2823 {"SLIM RX2", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002824
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002825 {"SLIM TX1 MUX", NULL, "I2S_CLK"},
2826 {"SLIM TX2 MUX", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002827};
2828
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07002829static const struct snd_soc_dapm_route wcd9306_map[] = {
2830 {"SLIM TX1 MUX", "RMIX4", "RX4 MIX1"},
2831 {"SLIM TX2 MUX", "RMIX4", "RX4 MIX1"},
2832 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
2833 {"SLIM TX4 MUX", "RMIX4", "RX4 MIX1"},
2834 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002835 {"SLIM TX1 MUX", "DEC3", "DEC3 MUX"},
2836 {"SLIM TX1 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002837 {"SLIM TX2 MUX", "DEC3", "DEC3 MUX"},
2838 {"SLIM TX2 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002839 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002840 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002841
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002842 {"ANC EAR", NULL, "ANC EAR PA"},
2843 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
2844 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
2845 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
2846
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002847 {"ANC HEADPHONE", NULL, "ANC HPHL"},
2848 {"ANC HEADPHONE", NULL, "ANC HPHR"},
2849
2850 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
2851 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
2852
2853 {"ANC1 MUX", "ADC1", "ADC1"},
2854 {"ANC1 MUX", "ADC2", "ADC2"},
2855 {"ANC1 MUX", "ADC3", "ADC3"},
2856 {"ANC1 MUX", "ADC4", "ADC4"},
2857 {"ANC1 MUX", "ADC5", "ADC5"},
2858 {"ANC1 MUX", "DMIC1", "DMIC1"},
2859 {"ANC1 MUX", "DMIC2", "DMIC2"},
2860 {"ANC1 MUX", "DMIC3", "DMIC3"},
2861 {"ANC1 MUX", "DMIC4", "DMIC4"},
2862 {"ANC2 MUX", "ADC1", "ADC1"},
2863 {"ANC2 MUX", "ADC2", "ADC2"},
2864 {"ANC2 MUX", "ADC3", "ADC3"},
2865 {"ANC2 MUX", "ADC4", "ADC4"},
2866 {"ANC2 MUX", "ADC5", "ADC5"},
2867 {"ANC2 MUX", "DMIC1", "DMIC1"},
2868 {"ANC2 MUX", "DMIC2", "DMIC2"},
2869 {"ANC2 MUX", "DMIC3", "DMIC3"},
2870 {"ANC2 MUX", "DMIC4", "DMIC4"},
2871
2872 {"ANC HPHR", NULL, "CDC_CONN"},
2873
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07002874 {"RDAC5 MUX", "DEM4", "RX4 MIX2"},
2875 {"SPK DAC", "Switch", "RX4 MIX2"},
2876
2877 {"RX1 MIX2", NULL, "ANC1 MUX"},
2878 {"RX2 MIX2", NULL, "ANC2 MUX"},
2879
2880 {"RX1 MIX1", NULL, "COMP1_CLK"},
2881 {"RX2 MIX1", NULL, "COMP1_CLK"},
2882 {"RX3 MIX1", NULL, "COMP2_CLK"},
2883 {"RX4 MIX1", NULL, "COMP0_CLK"},
2884
2885 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2886 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
2887 {"RX4 MIX2", NULL, "RX4 MIX1"},
2888 {"RX4 MIX2", NULL, "RX4 MIX2 INP1"},
2889 {"RX4 MIX2", NULL, "RX4 MIX2 INP2"},
2890
2891 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2892 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
2893 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2894 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
2895 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
2896 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
2897 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2898 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
2899 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2900 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
2901 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
2902 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
2903 {"RX4 MIX2 INP1", "IIR1", "IIR1"},
2904 {"RX4 MIX2 INP2", "IIR1", "IIR1"},
2905
2906 {"DEC1 MUX", "DMIC3", "DMIC3"},
2907 {"DEC1 MUX", "DMIC4", "DMIC4"},
2908 {"DEC2 MUX", "DMIC3", "DMIC3"},
2909 {"DEC2 MUX", "DMIC4", "DMIC4"},
2910
2911 {"DEC3 MUX", "ADC1", "ADC1"},
2912 {"DEC3 MUX", "ADC2", "ADC2"},
2913 {"DEC3 MUX", "ADC3", "ADC3"},
2914 {"DEC3 MUX", "ADC4", "ADC4"},
2915 {"DEC3 MUX", "ADC5", "ADC5"},
2916 {"DEC3 MUX", "DMIC1", "DMIC1"},
2917 {"DEC3 MUX", "DMIC2", "DMIC2"},
2918 {"DEC3 MUX", "DMIC3", "DMIC3"},
2919 {"DEC3 MUX", "DMIC4", "DMIC4"},
2920 {"DEC3 MUX", NULL, "CDC_CONN"},
2921
2922 {"DEC4 MUX", "ADC1", "ADC1"},
2923 {"DEC4 MUX", "ADC2", "ADC2"},
2924 {"DEC4 MUX", "ADC3", "ADC3"},
2925 {"DEC4 MUX", "ADC4", "ADC4"},
2926 {"DEC4 MUX", "ADC5", "ADC5"},
2927 {"DEC4 MUX", "DMIC1", "DMIC1"},
2928 {"DEC4 MUX", "DMIC2", "DMIC2"},
2929 {"DEC4 MUX", "DMIC3", "DMIC3"},
2930 {"DEC4 MUX", "DMIC4", "DMIC4"},
2931 {"DEC4 MUX", NULL, "CDC_CONN"},
2932
2933 {"ADC5", NULL, "AMIC5"},
2934
2935 {"AUX_PGA_Left", NULL, "AMIC5"},
2936
2937 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2938 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
2939
2940 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2941 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2942 {"MIC BIAS3 External", NULL, "LDO_H"},
2943};
2944
2945static const struct snd_soc_dapm_route audio_map[] = {
2946 /* SLIMBUS Connections */
2947 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
2948 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
2949 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
2950
2951 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
2952 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2953 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2954 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2955 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2956 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
2957 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
2958 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2959 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2960 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2961 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2962 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
2963 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
2964 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2965 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2966 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2967 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2968 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
2969
2970 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
2971 {"SLIM TX1 MUX", "DEC2", "DEC2 MUX"},
2972 {"SLIM TX1 MUX", "RMIX1", "RX1 MIX1"},
2973 {"SLIM TX1 MUX", "RMIX2", "RX2 MIX1"},
2974 {"SLIM TX1 MUX", "RMIX3", "RX3 MIX1"},
2975
2976 {"SLIM TX2 MUX", "DEC1", "DEC1 MUX"},
2977 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
2978 {"SLIM TX2 MUX", "RMIX1", "RX1 MIX1"},
2979 {"SLIM TX2 MUX", "RMIX2", "RX2 MIX1"},
2980 {"SLIM TX2 MUX", "RMIX3", "RX3 MIX1"},
2981
2982 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
2983 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
2984 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
2985
2986 {"SLIM TX4 MUX", "RMIX1", "RX1 MIX1"},
2987 {"SLIM TX4 MUX", "RMIX2", "RX2 MIX1"},
2988 {"SLIM TX4 MUX", "RMIX3", "RX3 MIX1"},
2989
2990 {"SLIM TX5 MUX", "DEC1", "DEC1 MUX"},
2991 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
2992 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
2993 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
2994
2995 /* Earpiece (RX MIX1) */
2996 {"EAR", NULL, "EAR PA"},
2997 {"EAR PA", NULL, "EAR_PA_MIXER"},
2998 {"EAR_PA_MIXER", NULL, "DAC1"},
2999 {"DAC1", NULL, "RX_BIAS"},
3000 {"DAC1", NULL, "CDC_CP_VDD"},
3001
3002
3003 /* Headset (RX MIX1 and RX MIX2) */
3004 {"HEADPHONE", NULL, "HPHL"},
3005 {"HEADPHONE", NULL, "HPHR"},
3006
3007 {"HPHL", NULL, "HPHL_PA_MIXER"},
3008 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
3009 {"HPHL DAC", NULL, "RX_BIAS"},
3010 {"HPHL DAC", NULL, "CDC_CP_VDD"},
3011
3012 {"HPHR", NULL, "HPHR_PA_MIXER"},
3013 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
3014 {"HPHR DAC", NULL, "RX_BIAS"},
3015 {"HPHR DAC", NULL, "CDC_CP_VDD"},
3016
3017
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003018 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
3019 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Bhalchandra Gajare363f3f52013-10-08 18:43:22 -07003020 {"HPHR DAC", NULL, "RDAC3 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003021
3022 {"LINEOUT1", NULL, "LINEOUT1 PA"},
3023 {"LINEOUT2", NULL, "LINEOUT2 PA"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003024 {"SPK_OUT", NULL, "SPK PA"},
3025
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003026 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
3027 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003028 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
3029 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
3030
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003031
3032 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003033 {"LINEOUT2 DAC", NULL, "RDAC5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003034
Bhalchandra Gajare363f3f52013-10-08 18:43:22 -07003035 {"RDAC4 MUX", "DEM3", "RX3 MIX1"},
3036 {"RDAC4 MUX", "DEM2", "RX2 CHAIN"},
3037 {"LINEOUT1 DAC", NULL, "RDAC4 MUX"},
3038
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003039 {"SPK PA", NULL, "SPK DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003040 {"SPK DAC", NULL, "VDD_SPKDRV"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003041
3042 {"RX1 CHAIN", NULL, "RX1 MIX2"},
3043 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003044 {"CLASS_H_DSM MUX", "RX_HPHL", "RX1 CHAIN"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003045
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003046 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
3047 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07003048 {"LINEOUT1 DAC", NULL, "CDC_CP_VDD"},
3049 {"LINEOUT2 DAC", NULL, "CDC_CP_VDD"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003050
Bhalchandra Gajare363f3f52013-10-08 18:43:22 -07003051 {"RDAC3 MUX", "DEM2", "RX2 CHAIN"},
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07003052 {"RDAC3 MUX", "DEM1", "RX1 CHAIN"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003053
3054 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
3055 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
3056 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
3057 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
3058 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
3059 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
3060 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003061 {"RX1 MIX2", NULL, "RX1 MIX1"},
3062 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
3063 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
3064 {"RX2 MIX2", NULL, "RX2 MIX1"},
3065 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
3066 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003067
3068 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
3069 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
3070 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
3071 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
3072 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
3073 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003074 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
3075 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
3076 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
3077 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
3078 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
3079 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003080 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
3081 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
3082 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
3083 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
3084 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
3085 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003086
3087 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
3088 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
3089 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
3090 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
3091 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003092
3093 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
3094 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
3095 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
3096 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
3097 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003098 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
3099 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
3100 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
3101 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
3102 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
3103 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003104 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
3105 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
3106 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
3107 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
3108 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
3109 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003110 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
3111 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
3112 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
3113 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
3114 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003115 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
3116 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
3117 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
3118 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
3119 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
3120 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003121 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
3122 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
3123 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
3124 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
3125 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
3126 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003127 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
3128 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
3129 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
3130 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
3131 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
3132 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003133 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003134
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003135 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
3136 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
3137 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
3138 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003139
3140 /* Decimator Inputs */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003141 {"DEC1 MUX", "ADC1", "ADC1"},
3142 {"DEC1 MUX", "ADC2", "ADC2"},
3143 {"DEC1 MUX", "ADC3", "ADC3"},
3144 {"DEC1 MUX", "ADC4", "ADC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003145 {"DEC1 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003146 {"DEC1 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003147 {"DEC1 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003148
3149 {"DEC2 MUX", "ADC1", "ADC1"},
3150 {"DEC2 MUX", "ADC2", "ADC2"},
3151 {"DEC2 MUX", "ADC3", "ADC3"},
3152 {"DEC2 MUX", "ADC4", "ADC4"},
3153 {"DEC2 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003154 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003155 {"DEC2 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003156
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003157 /* ADC Connections */
3158 {"ADC1", NULL, "AMIC1"},
3159 {"ADC2", NULL, "AMIC2"},
3160 {"ADC3", NULL, "AMIC3"},
3161 {"ADC4", NULL, "AMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003162
3163 /* AUX PGA Connections */
3164 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3165 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3166 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3167 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3168 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003169
3170 {"IIR1", NULL, "IIR1 INP1 MUX"},
3171 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
3172 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003173
3174 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
3175 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
3176 {"MIC BIAS1 External", NULL, "LDO_H"},
3177 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
3178 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
3179 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
3180 {"MIC BIAS2 External", NULL, "LDO_H"},
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07003181 {DAPM_MICBIAS2_EXTERNAL_STANDALONE, NULL, "LDO_H Standalone"},
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07003182};
3183
3184static const struct snd_soc_dapm_route wcd9302_map[] = {
3185 {"SPK DAC", "Switch", "RX3 MIX1"},
3186
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07003187
3188 {"RDAC5 MUX", "DEM4", "RX3 MIX1"},
3189 {"RDAC5 MUX", "DEM3_INV", "RDAC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003190};
3191
3192static int tapan_readable(struct snd_soc_codec *ssc, unsigned int reg)
3193{
3194 return tapan_reg_readable[reg];
3195}
3196
3197static bool tapan_is_digital_gain_register(unsigned int reg)
3198{
3199 bool rtn = false;
3200 switch (reg) {
3201 case TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL:
3202 case TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL:
3203 case TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL:
3204 case TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL:
3205 case TAPAN_A_CDC_TX1_VOL_CTL_GAIN:
3206 case TAPAN_A_CDC_TX2_VOL_CTL_GAIN:
3207 case TAPAN_A_CDC_TX3_VOL_CTL_GAIN:
3208 case TAPAN_A_CDC_TX4_VOL_CTL_GAIN:
3209 rtn = true;
3210 break;
3211 default:
3212 break;
3213 }
3214 return rtn;
3215}
3216
3217static int tapan_volatile(struct snd_soc_codec *ssc, unsigned int reg)
3218{
Damir Didjustod6aea992013-09-03 21:18:59 -07003219
3220 int i = 0;
3221
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003222 /* Registers lower than 0x100 are top level registers which can be
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003223 * written by the Tapan core driver.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003224 */
3225
3226 if ((reg >= TAPAN_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
3227 return 1;
3228
3229 /* IIR Coeff registers are not cacheable */
3230 if ((reg >= TAPAN_A_CDC_IIR1_COEF_B1_CTL) &&
3231 (reg <= TAPAN_A_CDC_IIR2_COEF_B2_CTL))
3232 return 1;
3233
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003234 /* ANC filter registers are not cacheable */
3235 if ((reg >= TAPAN_A_CDC_ANC1_IIR_B1_CTL) &&
3236 (reg <= TAPAN_A_CDC_ANC1_LPF_B2_CTL))
3237 return 1;
3238 if ((reg >= TAPAN_A_CDC_ANC2_IIR_B1_CTL) &&
3239 (reg <= TAPAN_A_CDC_ANC2_LPF_B2_CTL))
3240 return 1;
3241
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003242 /* Digital gain register is not cacheable so we have to write
3243 * the setting even it is the same
3244 */
3245 if (tapan_is_digital_gain_register(reg))
3246 return 1;
3247
3248 /* HPH status registers */
3249 if (reg == TAPAN_A_RX_HPH_L_STATUS || reg == TAPAN_A_RX_HPH_R_STATUS)
3250 return 1;
3251
3252 if (reg == TAPAN_A_MBHC_INSERT_DET_STATUS)
3253 return 1;
3254
Damir Didjustod6aea992013-09-03 21:18:59 -07003255 for (i = 0; i < ARRAY_SIZE(audio_reg_cfg); i++)
3256 if (audio_reg_cfg[i].reg_logical_addr -
3257 TAPAN_REGISTER_START_OFFSET == reg)
3258 return 1;
3259
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003260 return 0;
3261}
3262
3263#define TAPAN_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
Venkat Sudhirbb444472014-01-14 10:03:23 -08003264#define TAPAN_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
3265 SNDRV_PCM_FORMAT_S24_LE)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003266static int tapan_write(struct snd_soc_codec *codec, unsigned int reg,
3267 unsigned int value)
3268{
3269 int ret;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003270 struct wcd9xxx *wcd9xxx = codec->control_data;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003271
3272 if (reg == SND_SOC_NOPM)
3273 return 0;
3274
3275 BUG_ON(reg > TAPAN_MAX_REGISTER);
3276
3277 if (!tapan_volatile(codec, reg)) {
3278 ret = snd_soc_cache_write(codec, reg, value);
3279 if (ret != 0)
3280 dev_err(codec->dev, "Cache write to %x failed: %d\n",
3281 reg, ret);
3282 }
3283
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003284 return wcd9xxx_reg_write(&wcd9xxx->core_res, reg, value);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003285}
3286static unsigned int tapan_read(struct snd_soc_codec *codec,
3287 unsigned int reg)
3288{
3289 unsigned int val;
3290 int ret;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003291 struct wcd9xxx *wcd9xxx = codec->control_data;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003292
3293 if (reg == SND_SOC_NOPM)
3294 return 0;
3295
3296 BUG_ON(reg > TAPAN_MAX_REGISTER);
3297
3298 if (!tapan_volatile(codec, reg) && tapan_readable(codec, reg) &&
3299 reg < codec->driver->reg_cache_size) {
3300 ret = snd_soc_cache_read(codec, reg, &val);
3301 if (ret >= 0) {
3302 return val;
3303 } else
3304 dev_err(codec->dev, "Cache read from %x failed: %d\n",
3305 reg, ret);
3306 }
3307
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003308 val = wcd9xxx_reg_read(&wcd9xxx->core_res, reg);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003309 return val;
3310}
3311
3312static int tapan_startup(struct snd_pcm_substream *substream,
3313 struct snd_soc_dai *dai)
3314{
3315 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
3316 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
3317 __func__, substream->name, substream->stream);
3318 if ((tapan_core != NULL) &&
3319 (tapan_core->dev != NULL) &&
3320 (tapan_core->dev->parent != NULL))
3321 pm_runtime_get_sync(tapan_core->dev->parent);
3322
3323 return 0;
3324}
3325
3326static void tapan_shutdown(struct snd_pcm_substream *substream,
3327 struct snd_soc_dai *dai)
3328{
3329 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003330 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3331 u32 active = 0;
3332
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003333 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
3334 __func__, substream->name, substream->stream);
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003335
3336 if (dai->id <= NUM_CODEC_DAIS) {
3337 if (tapan->dai[dai->id].ch_mask) {
3338 active = 1;
3339 dev_dbg(dai->codec->dev, "%s(): Codec DAI: chmask[%d] = 0x%lx\n",
3340 __func__, dai->id,
3341 tapan->dai[dai->id].ch_mask);
3342 }
3343 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003344 if ((tapan_core != NULL) &&
3345 (tapan_core->dev != NULL) &&
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003346 (tapan_core->dev->parent != NULL) &&
3347 (active == 0)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003348 pm_runtime_mark_last_busy(tapan_core->dev->parent);
3349 pm_runtime_put(tapan_core->dev->parent);
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003350 dev_dbg(dai->codec->dev, "%s: unvote requested", __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003351 }
3352}
3353
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -07003354static void tapan_set_vdd_cx_current(struct snd_soc_codec *codec,
3355 int current_uA)
3356{
3357 struct regulator *cx_regulator;
3358 int ret;
3359
3360 cx_regulator = tapan_codec_find_regulator(codec,
3361 "cdc-vdd-cx");
3362
3363 if (!cx_regulator) {
3364 dev_err(codec->dev, "%s: Regulator %s not defined\n",
3365 __func__, "cdc-vdd-cx-supply");
3366 return;
3367 }
3368
3369 ret = regulator_set_optimum_mode(cx_regulator, current_uA);
3370 if (ret < 0)
3371 dev_err(codec->dev,
3372 "%s: Failed to set vdd_cx current to %d\n",
3373 __func__, current_uA);
3374}
3375
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003376int tapan_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
3377{
3378 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3379
3380 dev_dbg(codec->dev, "%s: mclk_enable = %u, dapm = %d\n", __func__,
3381 mclk_enable, dapm);
3382
Joonwoo Park533b3682013-06-13 11:41:21 -07003383 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003384 if (mclk_enable) {
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -07003385 tapan_set_vdd_cx_current(codec, TAPAN_VDD_CX_OPTIMAL_UA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003386 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
3387 WCD9XXX_BANDGAP_AUDIO_MODE);
3388 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
3389 } else {
3390 /* Put clock and BG */
3391 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
3392 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
3393 WCD9XXX_BANDGAP_AUDIO_MODE);
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -07003394 /* Set the vdd cx power rail sleep mode current */
3395 tapan_set_vdd_cx_current(codec, TAPAN_VDD_CX_SLEEP_UA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003396 }
Joonwoo Park533b3682013-06-13 11:41:21 -07003397 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003398
3399 return 0;
3400}
3401
3402static int tapan_set_dai_sysclk(struct snd_soc_dai *dai,
3403 int clk_id, unsigned int freq, int dir)
3404{
3405 dev_dbg(dai->codec->dev, "%s\n", __func__);
3406 return 0;
3407}
3408
3409static int tapan_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
3410{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003411 u8 val = 0;
3412 struct snd_soc_codec *codec = dai->codec;
3413 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3414
3415 dev_dbg(codec->dev, "%s\n", __func__);
3416 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3417 case SND_SOC_DAIFMT_CBS_CFS:
3418 /* CPU is master */
3419 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3420 if (dai->id == AIF1_CAP)
3421 snd_soc_update_bits(codec,
3422 TAPAN_A_CDC_CLK_I2S_CTL,
3423 TAPAN_I2S_MASTER_MODE_MASK, 0);
3424 else if (dai->id == AIF1_PB)
3425 snd_soc_update_bits(codec,
3426 TAPAN_A_CDC_CLK_I2S_CTL,
3427 TAPAN_I2S_MASTER_MODE_MASK, 0);
3428 }
3429 break;
3430 case SND_SOC_DAIFMT_CBM_CFM:
3431 /* CPU is slave */
3432 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3433 val = TAPAN_I2S_MASTER_MODE_MASK;
3434 if (dai->id == AIF1_CAP)
3435 snd_soc_update_bits(codec,
3436 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
3437 else if (dai->id == AIF1_PB)
3438 snd_soc_update_bits(codec,
3439 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
3440 }
3441 break;
3442 default:
3443 return -EINVAL;
3444 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003445 return 0;
3446}
3447
3448static int tapan_set_channel_map(struct snd_soc_dai *dai,
3449 unsigned int tx_num, unsigned int *tx_slot,
3450 unsigned int rx_num, unsigned int *rx_slot)
3451
3452{
3453 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3454 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
3455 if (!tx_slot && !rx_slot) {
3456 pr_err("%s: Invalid\n", __func__);
3457 return -EINVAL;
3458 }
3459 dev_dbg(dai->codec->dev, "%s(): dai_name = %s DAI-ID %x\n",
3460 __func__, dai->name, dai->id);
3461 dev_dbg(dai->codec->dev, "%s(): tx_ch %d rx_ch %d\n intf_type %d\n",
3462 __func__, tx_num, rx_num, tapan->intf_type);
3463
3464 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3465 wcd9xxx_init_slimslave(core, core->slim->laddr,
3466 tx_num, tx_slot, rx_num, rx_slot);
3467 return 0;
3468}
3469
3470static int tapan_get_channel_map(struct snd_soc_dai *dai,
3471 unsigned int *tx_num, unsigned int *tx_slot,
3472 unsigned int *rx_num, unsigned int *rx_slot)
3473
3474{
3475 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(dai->codec);
3476 u32 i = 0;
3477 struct wcd9xxx_ch *ch;
3478
3479 switch (dai->id) {
3480 case AIF1_PB:
3481 case AIF2_PB:
3482 case AIF3_PB:
3483 if (!rx_slot || !rx_num) {
3484 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
3485 __func__, (u32) rx_slot, (u32) rx_num);
3486 return -EINVAL;
3487 }
3488 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
3489 list) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003490 dev_dbg(dai->codec->dev, "%s: rx_slot[%d] %d, ch->ch_num %d\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003491 __func__, i, rx_slot[i], ch->ch_num);
3492 rx_slot[i++] = ch->ch_num;
3493 }
3494 dev_dbg(dai->codec->dev, "%s: rx_num %d\n", __func__, i);
3495 *rx_num = i;
3496 break;
3497 case AIF1_CAP:
3498 case AIF2_CAP:
3499 case AIF3_CAP:
3500 if (!tx_slot || !tx_num) {
3501 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
3502 __func__, (u32) tx_slot, (u32) tx_num);
3503 return -EINVAL;
3504 }
3505 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
3506 list) {
3507 dev_dbg(dai->codec->dev, "%s: tx_slot[%d] %d, ch->ch_num %d\n",
3508 __func__, i, tx_slot[i], ch->ch_num);
3509 tx_slot[i++] = ch->ch_num;
3510 }
3511 dev_dbg(dai->codec->dev, "%s: tx_num %d\n", __func__, i);
3512 *tx_num = i;
3513 break;
3514
3515 default:
3516 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
3517 break;
3518 }
3519
3520 return 0;
3521}
3522
3523static int tapan_set_interpolator_rate(struct snd_soc_dai *dai,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003524 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003525{
3526 u32 j;
3527 u8 rx_mix1_inp;
3528 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
3529 u16 rx_fs_reg;
3530 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
Banajit Goswamia7294452013-06-03 12:42:35 -07003531 u8 rdac5_mux;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003532 struct snd_soc_codec *codec = dai->codec;
3533 struct wcd9xxx_ch *ch;
3534 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3535
3536 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3537 /* for RX port starting from 16 instead of 10 like tabla */
3538 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
3539 TAPAN_TX_PORT_NUMBER;
3540 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003541 (rx_mix1_inp > RX_MIX1_INP_SEL_RX5)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003542 pr_err("%s: Invalid TAPAN_RX%u port. Dai ID is %d\n",
3543 __func__, rx_mix1_inp - 5 , dai->id);
3544 return -EINVAL;
3545 }
3546
3547 rx_mix_1_reg_1 = TAPAN_A_CDC_CONN_RX1_B1_CTL;
3548
Banajit Goswamia7294452013-06-03 12:42:35 -07003549 rdac5_mux = snd_soc_read(codec, TAPAN_A_CDC_CONN_MISC);
3550 rdac5_mux = (rdac5_mux & 0x04) >> 2;
3551
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003552 for (j = 0; j < NUM_INTERPOLATORS; j++) {
3553 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
3554
3555 rx_mix_1_reg_1_val = snd_soc_read(codec,
3556 rx_mix_1_reg_1);
3557 rx_mix_1_reg_2_val = snd_soc_read(codec,
3558 rx_mix_1_reg_2);
3559
3560 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
3561 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
3562 == rx_mix1_inp) ||
3563 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
3564
3565 rx_fs_reg = TAPAN_A_CDC_RX1_B5_CTL + 8 * j;
3566
3567 dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to RX%u\n",
3568 __func__, dai->id, j + 1);
3569
3570 dev_dbg(codec->dev, "%s: set RX%u sample rate to %u\n",
3571 __func__, j + 1, sample_rate);
3572
3573 snd_soc_update_bits(codec, rx_fs_reg,
3574 0xE0, rx_fs_rate_reg_val);
3575
Banajit Goswamia7294452013-06-03 12:42:35 -07003576 if (comp_rx_path[j] < COMPANDER_MAX) {
3577 if ((j == 3) && (rdac5_mux == 1))
3578 tapan->comp_fs[COMPANDER_0] =
3579 compander_fs;
3580 else
3581 tapan->comp_fs[comp_rx_path[j]]
3582 = compander_fs;
3583 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003584 }
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003585 if (j <= 1)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003586 rx_mix_1_reg_1 += 3;
3587 else
3588 rx_mix_1_reg_1 += 2;
3589 }
3590 }
3591 return 0;
3592}
3593
3594static int tapan_set_decimator_rate(struct snd_soc_dai *dai,
3595 u8 tx_fs_rate_reg_val, u32 sample_rate)
3596{
3597 struct snd_soc_codec *codec = dai->codec;
3598 struct wcd9xxx_ch *ch;
3599 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3600 u32 tx_port;
3601 u16 tx_port_reg, tx_fs_reg;
3602 u8 tx_port_reg_val;
3603 s8 decimator;
3604
3605 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3606
3607 tx_port = ch->port + 1;
3608 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
3609 __func__, dai->id, tx_port);
3610
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003611 if ((tx_port < 1) || (tx_port > TAPAN_SLIM_CODEC_TX_PORTS)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003612 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
3613 __func__, tx_port, dai->id);
3614 return -EINVAL;
3615 }
3616
3617 tx_port_reg = TAPAN_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
3618 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
3619
3620 decimator = 0;
3621
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003622 tx_port_reg_val = tx_port_reg_val & 0x0F;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003623
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003624 if ((tx_port_reg_val >= 0x8) &&
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003625 (tx_port_reg_val <= 0x11)) {
3626
3627 decimator = (tx_port_reg_val - 0x8) + 1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003628 }
3629
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003630
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003631 if (decimator) { /* SLIM_TX port has a DEC as input */
3632
3633 tx_fs_reg = TAPAN_A_CDC_TX1_CLK_FS_CTL +
3634 8 * (decimator - 1);
3635
3636 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
3637 __func__, decimator, tx_port, sample_rate);
3638
3639 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
3640 tx_fs_rate_reg_val);
3641
3642 } else {
3643 if ((tx_port_reg_val >= 0x1) &&
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003644 (tx_port_reg_val <= 0x4)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003645
3646 dev_dbg(codec->dev, "%s: RMIX%u going to SLIM TX%u\n",
3647 __func__, tx_port_reg_val, tx_port);
3648
3649 } else if ((tx_port_reg_val >= 0x8) &&
3650 (tx_port_reg_val <= 0x11)) {
3651
3652 pr_err("%s: ERROR: Should not be here\n",
3653 __func__);
3654 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
3655 __func__, tx_port);
3656 return -EINVAL;
3657
3658 } else if (tx_port_reg_val == 0) {
3659 dev_dbg(codec->dev, "%s: no signal to SLIM TX%u\n",
3660 __func__, tx_port);
3661 } else {
3662 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
3663 __func__, tx_port);
3664 pr_err("%s: ERROR: wrong signal = %u\n",
3665 __func__, tx_port_reg_val);
3666 return -EINVAL;
3667 }
3668 }
3669 }
3670 return 0;
3671}
3672
Venkat Sudhirbb444472014-01-14 10:03:23 -08003673static void tapan_set_rxsb_port_format(struct snd_pcm_hw_params *params,
3674 struct snd_soc_dai *dai)
3675{
3676 struct snd_soc_codec *codec = dai->codec;
3677 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
3678 struct wcd9xxx_codec_dai_data *cdc_dai;
3679 struct wcd9xxx_ch *ch;
3680 int port;
3681 u8 bit_sel;
3682 u16 sb_ctl_reg, field_shift;
3683
3684 switch (params_format(params)) {
3685 case SNDRV_PCM_FORMAT_S16_LE:
3686 bit_sel = 0x2;
3687 tapan_p->dai[dai->id].bit_width = 16;
3688 break;
3689 case SNDRV_PCM_FORMAT_S24_LE:
3690 bit_sel = 0x0;
3691 tapan_p->dai[dai->id].bit_width = 24;
3692 break;
3693 default:
3694 dev_err(codec->dev, "Invalid format %x\n",
3695 params_format(params));
3696 return;
3697 }
3698
3699 cdc_dai = &tapan_p->dai[dai->id];
3700
3701 list_for_each_entry(ch, &cdc_dai->wcd9xxx_ch_list, list) {
3702 port = wcd9xxx_get_slave_port(ch->ch_num);
3703
3704 if (IS_ERR_VALUE(port) ||
3705 !TAPAN_VALIDATE_RX_SBPORT_RANGE(port)) {
3706 dev_warn(codec->dev,
3707 "%s: invalid port ID %d returned for RX DAI\n",
3708 __func__, port);
3709 return;
3710 }
3711
3712 port = TAPAN_CONVERT_RX_SBPORT_ID(port);
3713
3714 if (port <= 3) {
3715 sb_ctl_reg = TAPAN_A_CDC_CONN_RX_SB_B1_CTL;
3716 field_shift = port << 1;
3717 } else if (port <= 4) {
3718 sb_ctl_reg = TAPAN_A_CDC_CONN_RX_SB_B2_CTL;
3719 field_shift = (port - 4) << 1;
3720 } else { /* should not happen */
3721 dev_warn(codec->dev,
3722 "%s: bad port ID %d\n", __func__, port);
3723 return;
3724 }
3725
3726 dev_dbg(codec->dev, "%s: sb_ctl_reg %x field_shift %x\n"
3727 "bit_sel %x\n", __func__, sb_ctl_reg, field_shift,
3728 bit_sel);
3729 snd_soc_update_bits(codec, sb_ctl_reg, 0x3 << field_shift,
3730 bit_sel << field_shift);
3731 }
3732}
3733
3734
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003735static int tapan_hw_params(struct snd_pcm_substream *substream,
3736 struct snd_pcm_hw_params *params,
3737 struct snd_soc_dai *dai)
3738{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003739 struct snd_soc_codec *codec = dai->codec;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003740 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3741 u8 tx_fs_rate, rx_fs_rate;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003742 u32 compander_fs;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003743 int ret;
3744
3745 dev_dbg(dai->codec->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
3746 __func__, dai->name, dai->id,
3747 params_rate(params), params_channels(params));
3748
3749 switch (params_rate(params)) {
3750 case 8000:
3751 tx_fs_rate = 0x00;
3752 rx_fs_rate = 0x00;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003753 compander_fs = COMPANDER_FS_8KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003754 break;
3755 case 16000:
3756 tx_fs_rate = 0x01;
3757 rx_fs_rate = 0x20;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003758 compander_fs = COMPANDER_FS_16KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003759 break;
3760 case 32000:
3761 tx_fs_rate = 0x02;
3762 rx_fs_rate = 0x40;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003763 compander_fs = COMPANDER_FS_32KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003764 break;
3765 case 48000:
3766 tx_fs_rate = 0x03;
3767 rx_fs_rate = 0x60;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003768 compander_fs = COMPANDER_FS_48KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003769 break;
3770 case 96000:
3771 tx_fs_rate = 0x04;
3772 rx_fs_rate = 0x80;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003773 compander_fs = COMPANDER_FS_96KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003774 break;
3775 case 192000:
3776 tx_fs_rate = 0x05;
3777 rx_fs_rate = 0xA0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003778 compander_fs = COMPANDER_FS_192KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003779 break;
3780 default:
3781 pr_err("%s: Invalid sampling rate %d\n", __func__,
3782 params_rate(params));
3783 return -EINVAL;
3784 }
3785
3786 switch (substream->stream) {
3787 case SNDRV_PCM_STREAM_CAPTURE:
3788 ret = tapan_set_decimator_rate(dai, tx_fs_rate,
3789 params_rate(params));
3790 if (ret < 0) {
3791 pr_err("%s: set decimator rate failed %d\n", __func__,
3792 ret);
3793 return ret;
3794 }
3795
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003796 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3797 switch (params_format(params)) {
3798 case SNDRV_PCM_FORMAT_S16_LE:
3799 snd_soc_update_bits(codec,
3800 TAPAN_A_CDC_CLK_I2S_CTL,
3801 0x20, 0x20);
3802 break;
3803 case SNDRV_PCM_FORMAT_S32_LE:
3804 snd_soc_update_bits(codec,
3805 TAPAN_A_CDC_CLK_I2S_CTL,
3806 0x20, 0x00);
3807 break;
3808 default:
3809 pr_err("invalid format\n");
3810 break;
3811 }
3812 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3813 0x07, tx_fs_rate);
3814 } else {
3815 tapan->dai[dai->id].rate = params_rate(params);
3816 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003817 break;
3818
3819 case SNDRV_PCM_STREAM_PLAYBACK:
3820 ret = tapan_set_interpolator_rate(dai, rx_fs_rate,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003821 compander_fs,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003822 params_rate(params));
3823 if (ret < 0) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003824 dev_err(codec->dev, "%s: set decimator rate failed %d\n",
3825 __func__, ret);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003826 return ret;
3827 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003828 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3829 switch (params_format(params)) {
3830 case SNDRV_PCM_FORMAT_S16_LE:
3831 snd_soc_update_bits(codec,
3832 TAPAN_A_CDC_CLK_I2S_CTL,
3833 0x20, 0x20);
3834 break;
3835 case SNDRV_PCM_FORMAT_S32_LE:
3836 snd_soc_update_bits(codec,
3837 TAPAN_A_CDC_CLK_I2S_CTL,
3838 0x20, 0x00);
3839 break;
3840 default:
3841 dev_err(codec->dev, "invalid format\n");
3842 break;
3843 }
3844 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3845 0x03, (rx_fs_rate >> 0x05));
3846 } else {
Venkat Sudhirbb444472014-01-14 10:03:23 -08003847 tapan_set_rxsb_port_format(params, dai);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003848 tapan->dai[dai->id].rate = params_rate(params);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003849 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003850 break;
3851 default:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003852 dev_err(codec->dev, "%s: Invalid stream type %d\n", __func__,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003853 substream->stream);
3854 return -EINVAL;
3855 }
3856
3857 return 0;
3858}
3859
3860static struct snd_soc_dai_ops tapan_dai_ops = {
3861 .startup = tapan_startup,
3862 .shutdown = tapan_shutdown,
3863 .hw_params = tapan_hw_params,
3864 .set_sysclk = tapan_set_dai_sysclk,
3865 .set_fmt = tapan_set_dai_fmt,
3866 .set_channel_map = tapan_set_channel_map,
3867 .get_channel_map = tapan_get_channel_map,
3868};
3869
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07003870static struct snd_soc_dai_driver tapan9302_dai[] = {
3871 {
3872 .name = "tapan9302_rx1",
3873 .id = AIF1_PB,
3874 .playback = {
3875 .stream_name = "AIF1 Playback",
3876 .rates = WCD9302_RATES,
3877 .formats = TAPAN_FORMATS,
3878 .rate_max = 48000,
3879 .rate_min = 8000,
3880 .channels_min = 1,
3881 .channels_max = 2,
3882 },
3883 .ops = &tapan_dai_ops,
3884 },
3885 {
3886 .name = "tapan9302_tx1",
3887 .id = AIF1_CAP,
3888 .capture = {
3889 .stream_name = "AIF1 Capture",
3890 .rates = WCD9302_RATES,
3891 .formats = TAPAN_FORMATS,
3892 .rate_max = 48000,
3893 .rate_min = 8000,
3894 .channels_min = 1,
3895 .channels_max = 4,
3896 },
3897 .ops = &tapan_dai_ops,
3898 },
3899 {
3900 .name = "tapan9302_rx2",
3901 .id = AIF2_PB,
3902 .playback = {
3903 .stream_name = "AIF2 Playback",
3904 .rates = WCD9302_RATES,
3905 .formats = TAPAN_FORMATS,
3906 .rate_min = 8000,
3907 .rate_max = 48000,
3908 .channels_min = 1,
3909 .channels_max = 2,
3910 },
3911 .ops = &tapan_dai_ops,
3912 },
3913 {
3914 .name = "tapan9302_tx2",
3915 .id = AIF2_CAP,
3916 .capture = {
3917 .stream_name = "AIF2 Capture",
3918 .rates = WCD9302_RATES,
3919 .formats = TAPAN_FORMATS,
3920 .rate_max = 48000,
3921 .rate_min = 8000,
3922 .channels_min = 1,
3923 .channels_max = 4,
3924 },
3925 .ops = &tapan_dai_ops,
3926 },
3927 {
3928 .name = "tapan9302_tx3",
3929 .id = AIF3_CAP,
3930 .capture = {
3931 .stream_name = "AIF3 Capture",
3932 .rates = WCD9302_RATES,
3933 .formats = TAPAN_FORMATS,
3934 .rate_max = 48000,
3935 .rate_min = 8000,
3936 .channels_min = 1,
3937 .channels_max = 2,
3938 },
3939 .ops = &tapan_dai_ops,
3940 },
3941 {
3942 .name = "tapan9302_rx3",
3943 .id = AIF3_PB,
3944 .playback = {
3945 .stream_name = "AIF3 Playback",
3946 .rates = WCD9302_RATES,
3947 .formats = TAPAN_FORMATS,
3948 .rate_min = 8000,
3949 .rate_max = 48000,
3950 .channels_min = 1,
3951 .channels_max = 2,
3952 },
3953 .ops = &tapan_dai_ops,
3954 },
3955};
3956
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003957static struct snd_soc_dai_driver tapan_dai[] = {
3958 {
3959 .name = "tapan_rx1",
3960 .id = AIF1_PB,
3961 .playback = {
3962 .stream_name = "AIF1 Playback",
3963 .rates = WCD9306_RATES,
Venkat Sudhirbb444472014-01-14 10:03:23 -08003964 .formats = TAPAN_FORMATS_S16_S24_LE,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003965 .rate_max = 192000,
3966 .rate_min = 8000,
3967 .channels_min = 1,
3968 .channels_max = 2,
3969 },
3970 .ops = &tapan_dai_ops,
3971 },
3972 {
3973 .name = "tapan_tx1",
3974 .id = AIF1_CAP,
3975 .capture = {
3976 .stream_name = "AIF1 Capture",
3977 .rates = WCD9306_RATES,
3978 .formats = TAPAN_FORMATS,
3979 .rate_max = 192000,
3980 .rate_min = 8000,
3981 .channels_min = 1,
3982 .channels_max = 4,
3983 },
3984 .ops = &tapan_dai_ops,
3985 },
3986 {
3987 .name = "tapan_rx2",
3988 .id = AIF2_PB,
3989 .playback = {
3990 .stream_name = "AIF2 Playback",
3991 .rates = WCD9306_RATES,
Venkat Sudhirbb444472014-01-14 10:03:23 -08003992 .formats = TAPAN_FORMATS_S16_S24_LE,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003993 .rate_min = 8000,
3994 .rate_max = 192000,
3995 .channels_min = 1,
3996 .channels_max = 2,
3997 },
3998 .ops = &tapan_dai_ops,
3999 },
4000 {
4001 .name = "tapan_tx2",
4002 .id = AIF2_CAP,
4003 .capture = {
4004 .stream_name = "AIF2 Capture",
4005 .rates = WCD9306_RATES,
4006 .formats = TAPAN_FORMATS,
4007 .rate_max = 192000,
4008 .rate_min = 8000,
4009 .channels_min = 1,
4010 .channels_max = 4,
4011 },
4012 .ops = &tapan_dai_ops,
4013 },
4014 {
4015 .name = "tapan_tx3",
4016 .id = AIF3_CAP,
4017 .capture = {
4018 .stream_name = "AIF3 Capture",
4019 .rates = WCD9306_RATES,
4020 .formats = TAPAN_FORMATS,
4021 .rate_max = 48000,
4022 .rate_min = 8000,
4023 .channels_min = 1,
4024 .channels_max = 2,
4025 },
4026 .ops = &tapan_dai_ops,
4027 },
4028 {
4029 .name = "tapan_rx3",
4030 .id = AIF3_PB,
4031 .playback = {
4032 .stream_name = "AIF3 Playback",
4033 .rates = WCD9306_RATES,
Venkat Sudhirbb444472014-01-14 10:03:23 -08004034 .formats = TAPAN_FORMATS_S16_S24_LE,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004035 .rate_min = 8000,
4036 .rate_max = 192000,
4037 .channels_min = 1,
4038 .channels_max = 2,
4039 },
4040 .ops = &tapan_dai_ops,
4041 },
4042};
4043
4044static struct snd_soc_dai_driver tapan_i2s_dai[] = {
4045 {
4046 .name = "tapan_i2s_rx1",
4047 .id = AIF1_PB,
4048 .playback = {
4049 .stream_name = "AIF1 Playback",
4050 .rates = WCD9306_RATES,
4051 .formats = TAPAN_FORMATS,
4052 .rate_max = 192000,
4053 .rate_min = 8000,
4054 .channels_min = 1,
4055 .channels_max = 4,
4056 },
4057 .ops = &tapan_dai_ops,
4058 },
4059 {
4060 .name = "tapan_i2s_tx1",
4061 .id = AIF1_CAP,
4062 .capture = {
4063 .stream_name = "AIF1 Capture",
4064 .rates = WCD9306_RATES,
4065 .formats = TAPAN_FORMATS,
4066 .rate_max = 192000,
4067 .rate_min = 8000,
4068 .channels_min = 1,
4069 .channels_max = 4,
4070 },
4071 .ops = &tapan_dai_ops,
4072 },
4073};
4074
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004075static int tapan_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
4076 bool up)
4077{
4078 int ret = 0;
4079 struct wcd9xxx_ch *ch;
4080
4081 if (up) {
4082 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
4083 ret = wcd9xxx_get_slave_port(ch->ch_num);
4084 if (ret < 0) {
4085 pr_debug("%s: Invalid slave port ID: %d\n",
4086 __func__, ret);
4087 ret = -EINVAL;
4088 } else {
4089 set_bit(ret, &dai->ch_mask);
4090 }
4091 }
4092 } else {
4093 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
4094 msecs_to_jiffies(
4095 TAPAN_SLIM_CLOSE_TIMEOUT));
4096 if (!ret) {
4097 pr_debug("%s: Slim close tx/rx wait timeout\n",
4098 __func__);
4099 ret = -ETIMEDOUT;
4100 } else {
4101 ret = 0;
4102 }
4103 }
4104 return ret;
4105}
4106
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004107static int tapan_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
4108 struct snd_kcontrol *kcontrol,
4109 int event)
4110{
4111 struct wcd9xxx *core;
4112 struct snd_soc_codec *codec = w->codec;
4113 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004114 int ret = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004115 struct wcd9xxx_codec_dai_data *dai;
4116
4117 core = dev_get_drvdata(codec->dev->parent);
4118
4119 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
4120 __func__, w->codec->name);
4121 dev_dbg(codec->dev, "%s: num_dai %d stream name %s event %d\n",
4122 __func__, w->codec->num_dai, w->sname, event);
4123
4124 /* Execute the callback only if interface type is slimbus */
4125 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4126 return 0;
4127
4128 dai = &tapan_p->dai[w->shift];
4129 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
4130 __func__, w->name, w->shift, event);
4131
4132 switch (event) {
4133 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004134 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004135 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4136 dai->rate, dai->bit_width,
4137 &dai->grph);
4138 break;
4139 case SND_SOC_DAPM_POST_PMD:
4140 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4141 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004142 ret = tapan_codec_enable_slim_chmask(dai, false);
4143 if (ret < 0) {
4144 ret = wcd9xxx_disconnect_port(core,
4145 &dai->wcd9xxx_ch_list,
4146 dai->grph);
4147 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
4148 __func__, ret);
4149 }
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07004150 if ((core != NULL) &&
4151 (core->dev != NULL) &&
4152 (core->dev->parent != NULL)) {
4153 pm_runtime_mark_last_busy(core->dev->parent);
4154 pm_runtime_put(core->dev->parent);
4155 dev_dbg(codec->dev, "%s: unvote requested", __func__);
4156 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004157 break;
4158 }
4159 return ret;
4160}
4161
4162static int tapan_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
4163 struct snd_kcontrol *kcontrol,
4164 int event)
4165{
4166 struct wcd9xxx *core;
4167 struct snd_soc_codec *codec = w->codec;
4168 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
4169 u32 ret = 0;
4170 struct wcd9xxx_codec_dai_data *dai;
4171
4172 core = dev_get_drvdata(codec->dev->parent);
4173
4174 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
4175 __func__, w->codec->name);
4176 dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
4177 __func__, w->codec->num_dai, w->sname);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004178 /* Execute the callback only if interface type is slimbus */
4179 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4180 return 0;
4181
4182 dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
4183 __func__, w->name, event, w->shift);
4184
4185 dai = &tapan_p->dai[w->shift];
4186 switch (event) {
4187 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004188 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004189 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4190 dai->rate, dai->bit_width,
4191 &dai->grph);
4192 break;
4193 case SND_SOC_DAPM_POST_PMD:
4194 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4195 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004196 ret = tapan_codec_enable_slim_chmask(dai, false);
4197 if (ret < 0) {
4198 ret = wcd9xxx_disconnect_port(core,
4199 &dai->wcd9xxx_ch_list,
4200 dai->grph);
4201 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
4202 __func__, ret);
4203 }
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07004204 if ((core != NULL) &&
4205 (core->dev != NULL) &&
4206 (core->dev->parent != NULL)) {
4207 pm_runtime_mark_last_busy(core->dev->parent);
4208 pm_runtime_put(core->dev->parent);
4209 dev_dbg(codec->dev, "%s: unvote requested", __func__);
4210 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004211 break;
4212 }
4213 return ret;
4214}
4215
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004216
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004217static int tapan_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4218 struct snd_kcontrol *kcontrol, int event)
4219{
4220 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004221 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004222
4223 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4224
4225 switch (event) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004226 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004227 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
4228 WCD9XXX_CLSH_STATE_EAR,
4229 WCD9XXX_CLSH_REQ_ENABLE,
4230 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004231
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004232 usleep_range(5000, 5010);
4233 break;
4234 case SND_SOC_DAPM_POST_PMD:
4235 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
4236 WCD9XXX_CLSH_STATE_EAR,
4237 WCD9XXX_CLSH_REQ_DISABLE,
4238 WCD9XXX_CLSH_EVENT_POST_PA);
4239 usleep_range(5000, 5010);
4240 }
4241 return 0;
4242}
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004243
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004244static int tapan_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4245 struct snd_kcontrol *kcontrol, int event)
4246{
4247 struct snd_soc_codec *codec = w->codec;
4248 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
4249
4250 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4251
4252 switch (event) {
4253 case SND_SOC_DAPM_PRE_PMU:
4254 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
4255 WCD9XXX_CLSH_STATE_EAR,
4256 WCD9XXX_CLSH_REQ_ENABLE,
4257 WCD9XXX_CLSH_EVENT_PRE_DAC);
4258 break;
4259 }
4260
4261 return 0;
4262}
4263
4264static int tapan_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
4265 struct snd_kcontrol *kcontrol, int event)
4266{
4267 struct snd_soc_codec *codec = w->codec;
4268 u8 reg_val, zoh_mux_val = 0x00;
4269
4270 dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
4271
4272 switch (event) {
4273 case SND_SOC_DAPM_POST_PMU:
4274 reg_val = snd_soc_read(codec, TAPAN_A_CDC_CONN_CLSH_CTL);
4275
4276 if ((reg_val & 0x30) == 0x10)
4277 zoh_mux_val = 0x04;
4278 else if ((reg_val & 0x30) == 0x20)
4279 zoh_mux_val = 0x08;
4280
4281 if (zoh_mux_val != 0x00)
4282 snd_soc_update_bits(codec,
4283 TAPAN_A_CDC_CONN_CLSH_CTL,
4284 0x0C, zoh_mux_val);
4285 break;
4286
4287 case SND_SOC_DAPM_POST_PMD:
4288 snd_soc_update_bits(codec, TAPAN_A_CDC_CONN_CLSH_CTL,
4289 0x0C, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004290 break;
4291 }
4292 return 0;
4293}
4294
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07004295static int tapan_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
4296 struct snd_kcontrol *kcontrol, int event)
4297{
4298 struct snd_soc_codec *codec = w->codec;
4299 int ret = 0;
4300
4301 switch (event) {
4302 case SND_SOC_DAPM_PRE_PMU:
4303 ret = tapan_codec_enable_anc(w, kcontrol, event);
4304 msleep(50);
4305 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x10);
4306 break;
4307 case SND_SOC_DAPM_POST_PMU:
4308 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
4309 break;
4310 case SND_SOC_DAPM_PRE_PMD:
4311 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x00);
4312 msleep(40);
4313 ret |= tapan_codec_enable_anc(w, kcontrol, event);
4314 break;
4315 case SND_SOC_DAPM_POST_PMD:
4316 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
4317 break;
4318 }
4319 return ret;
4320}
4321
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07004322static int tapan_codec_chargepump_vdd_event(struct snd_soc_dapm_widget *w,
4323 struct snd_kcontrol *kcontrol, int event)
4324{
4325 struct snd_soc_codec *codec = w->codec;
4326 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
4327 int ret = 0, i;
4328
4329 pr_info("%s: event = %d\n", __func__, event);
4330
4331
4332 if (!priv->cp_regulators[CP_REG_BUCK]
4333 && !priv->cp_regulators[CP_REG_BHELPER]) {
4334 pr_err("%s: No power supply defined for ChargePump\n",
4335 __func__);
4336 return -EINVAL;
4337 }
4338
4339 switch (event) {
4340 case SND_SOC_DAPM_PRE_PMU:
4341 for (i = 0; i < CP_REG_MAX ; i++) {
4342 if (!priv->cp_regulators[i])
4343 continue;
4344
4345 ret = regulator_enable(priv->cp_regulators[i]);
4346 if (ret) {
4347 pr_err("%s: CP Regulator enable failed, index = %d\n",
4348 __func__, i);
4349 continue;
4350 } else {
4351 pr_debug("%s: Enabled CP regulator, index %d\n",
4352 __func__, i);
4353 }
4354 }
4355 break;
4356 case SND_SOC_DAPM_POST_PMD:
4357 for (i = 0; i < CP_REG_MAX; i++) {
4358 if (!priv->cp_regulators[i])
4359 continue;
4360
4361 ret = regulator_disable(priv->cp_regulators[i]);
4362 if (ret) {
4363 pr_err("%s: CP Regulator disable failed, index = %d\n",
4364 __func__, i);
4365 return ret;
4366 } else {
4367 pr_debug("%s: Disabled CP regulator %d\n",
4368 __func__, i);
4369 }
4370 }
4371 break;
4372 }
4373 return 0;
4374}
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004375
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004376static const struct snd_soc_dapm_widget tapan_9306_dapm_widgets[] = {
4377 /* RX4 MIX1 mux inputs */
4378 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4379 &rx4_mix1_inp1_mux),
4380 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4381 &rx4_mix1_inp2_mux),
4382 SND_SOC_DAPM_MUX("RX4 MIX1 INP3", SND_SOC_NOPM, 0, 0,
Santosh Mardi330ad2a2013-11-21 18:12:14 +05304383 &rx4_mix1_inp3_mux),
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004384
4385 /* RX4 MIX2 mux inputs */
4386 SND_SOC_DAPM_MUX("RX4 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4387 &rx4_mix2_inp1_mux),
4388 SND_SOC_DAPM_MUX("RX4 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4389 &rx4_mix2_inp2_mux),
4390
4391 SND_SOC_DAPM_MIXER("RX4 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4392
4393 SND_SOC_DAPM_MIXER_E("RX4 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
4394 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4395 SND_SOC_DAPM_POST_PMU),
4396
4397 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
4398 &dec3_mux, tapan_codec_enable_dec,
4399 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4400 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4401
4402 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
4403 &dec4_mux, tapan_codec_enable_dec,
4404 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4405 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4406
4407 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
4408 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
4409 SND_SOC_DAPM_PRE_PMD),
4410 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
4411 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
4412 SND_SOC_DAPM_PRE_PMD),
4413 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
4414 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
4415 SND_SOC_DAPM_PRE_PMD),
4416
4417 SND_SOC_DAPM_INPUT("AMIC5"),
4418 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAPAN_A_TX_5_EN, 7, 0,
4419 tapan_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
4420
4421 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
4422 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
4423
4424 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
4425 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
4426 tapan_codec_enable_anc_hph,
4427 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
4428 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
4429 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
4430 tapan_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
4431 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
4432 SND_SOC_DAPM_POST_PMU),
4433 SND_SOC_DAPM_OUTPUT("ANC EAR"),
4434 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
4435 tapan_codec_enable_anc_ear,
4436 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
4437 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4438 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
4439
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004440 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", SND_SOC_NOPM, 7, 0,
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004441 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4442 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004443 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", SND_SOC_NOPM, 7, 0,
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004444 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4445 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004446 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", SND_SOC_NOPM, 7, 0,
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004447 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4448 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4449
4450 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
4451 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4452 SND_SOC_DAPM_POST_PMD),
4453
4454 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
4455 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4456 SND_SOC_DAPM_POST_PMD),
4457};
4458
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004459/* Todo: Have seperate dapm widgets for I2S and Slimbus.
4460 * Might Need to have callbacks registered only for slimbus
4461 */
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004462static const struct snd_soc_dapm_widget tapan_common_dapm_widgets[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004463
4464 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4465 AIF1_PB, 0, tapan_codec_enable_slimrx,
4466 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4467 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4468 AIF2_PB, 0, tapan_codec_enable_slimrx,
4469 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4470 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4471 AIF3_PB, 0, tapan_codec_enable_slimrx,
4472 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4473
4474 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAPAN_RX1, 0,
4475 &slim_rx_mux[TAPAN_RX1]),
4476 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAPAN_RX2, 0,
4477 &slim_rx_mux[TAPAN_RX2]),
4478 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAPAN_RX3, 0,
4479 &slim_rx_mux[TAPAN_RX3]),
4480 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAPAN_RX4, 0,
4481 &slim_rx_mux[TAPAN_RX4]),
4482 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAPAN_RX5, 0,
4483 &slim_rx_mux[TAPAN_RX5]),
4484
4485 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4486 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4487 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4488 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4489 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4490
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004491
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004492 /* RX1 MIX1 mux inputs */
4493 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4494 &rx_mix1_inp1_mux),
4495 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4496 &rx_mix1_inp2_mux),
4497 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4498 &rx_mix1_inp3_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004499
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004500 /* RX2 MIX1 mux inputs */
4501 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4502 &rx2_mix1_inp1_mux),
4503 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4504 &rx2_mix1_inp2_mux),
4505 SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4506 &rx2_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004507
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004508 /* RX3 MIX1 mux inputs */
4509 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4510 &rx3_mix1_inp1_mux),
4511 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4512 &rx3_mix1_inp2_mux),
4513 SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4514 &rx3_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004515
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004516 /* RX1 MIX2 mux inputs */
4517 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4518 &rx1_mix2_inp1_mux),
4519 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4520 &rx1_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004521
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004522 /* RX2 MIX2 mux inputs */
4523 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4524 &rx2_mix2_inp1_mux),
4525 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4526 &rx2_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004527
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004528 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4529 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4530
4531 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
4532 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4533 SND_SOC_DAPM_POST_PMU),
4534 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
4535 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4536 SND_SOC_DAPM_POST_PMU),
4537 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
4538 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4539 SND_SOC_DAPM_POST_PMU),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004540
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004541 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAPAN_A_CDC_RX1_B6_CTL, 5, 0,
4542 NULL, 0),
Phani Kumar Uppalapatif4c32192014-04-16 15:49:23 -07004543
4544 SND_SOC_DAPM_MIXER_E("RX2 CHAIN", SND_SOC_NOPM, 0, 0, NULL,
4545 0, tapan_codec_rx_dem_select, SND_SOC_DAPM_PRE_PMU |
4546 SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004547
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004548 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
4549 &class_h_dsm_mux, tapan_codec_dsm_mux_event,
4550 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004551
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004552 /* RX Bias */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004553 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
4554 tapan_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
4555 SND_SOC_DAPM_POST_PMD),
4556
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07004557 /* CDC_CP_VDD */
4558 SND_SOC_DAPM_SUPPLY("CDC_CP_VDD", SND_SOC_NOPM, 0, 0,
4559 tapan_codec_chargepump_vdd_event, SND_SOC_DAPM_PRE_PMU |
4560 SND_SOC_DAPM_POST_PMD),
4561
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004562 /*EAR */
4563 SND_SOC_DAPM_PGA_E("EAR PA", TAPAN_A_RX_EAR_EN, 4, 0, NULL, 0,
4564 tapan_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
4565 SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004566
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004567 SND_SOC_DAPM_MIXER_E("DAC1", TAPAN_A_RX_EAR_EN, 6, 0, dac1_switch,
4568 ARRAY_SIZE(dac1_switch), tapan_codec_ear_dac_event,
4569 SND_SOC_DAPM_PRE_PMU),
4570
4571 /* Headphone Left */
4572 SND_SOC_DAPM_PGA_E("HPHL", TAPAN_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
4573 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
4574 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4575
4576 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAPAN_A_RX_HPH_L_DAC_CTL, 7, 0,
4577 hphl_switch, ARRAY_SIZE(hphl_switch), tapan_hphl_dac_event,
4578 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4579
4580 /* Headphone Right */
4581 SND_SOC_DAPM_PGA_E("HPHR", TAPAN_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
4582 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
4583 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4584
4585 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAPAN_A_RX_HPH_R_DAC_CTL, 7, 0,
4586 tapan_hphr_dac_event,
4587 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4588
4589 /* LINEOUT1*/
4590 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAPAN_A_RX_LINE_1_DAC_CTL, 7, 0
4591 , tapan_lineout_dac_event,
4592 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4593
4594 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAPAN_A_RX_LINE_CNP_EN, 0, 0, NULL,
4595 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4596 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4597
4598 /* LINEOUT2*/
4599 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
4600 &rx_dac5_mux),
4601
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004602 /* LINEOUT1*/
4603 SND_SOC_DAPM_MUX("RDAC4 MUX", SND_SOC_NOPM, 0, 0,
4604 &rx_dac4_mux),
4605
4606 SND_SOC_DAPM_MUX("RDAC3 MUX", SND_SOC_NOPM, 0, 0,
4607 &rx_dac3_mux),
4608
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004609 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAPAN_A_RX_LINE_2_DAC_CTL, 7, 0
4610 , tapan_lineout_dac_event,
4611 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4612
4613 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAPAN_A_RX_LINE_CNP_EN, 1, 0, NULL,
4614 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4615 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4616
4617 /* CLASS-D SPK */
4618 SND_SOC_DAPM_MIXER_E("SPK DAC", SND_SOC_NOPM, 0, 0,
4619 spk_dac_switch, ARRAY_SIZE(spk_dac_switch), tapan_spk_dac_event,
4620 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4621
4622 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
4623 0, tapan_codec_enable_spk_pa,
4624 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4625
4626 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
4627 tapan_codec_enable_vdd_spkr,
4628 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4629
4630 SND_SOC_DAPM_OUTPUT("EAR"),
4631 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
4632 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
4633 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
4634 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
4635
4636 /* TX Path*/
4637 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
4638 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
4639
4640 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
4641 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
4642
4643 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
4644 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
4645
4646 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAPAN_TX1, 0,
4647 &sb_tx1_mux),
4648 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAPAN_TX2, 0,
4649 &sb_tx2_mux),
4650 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAPAN_TX3, 0,
4651 &sb_tx3_mux),
4652 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAPAN_TX4, 0,
4653 &sb_tx4_mux),
4654 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAPAN_TX5, 0,
4655 &sb_tx5_mux),
4656
4657 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004658 0),
4659
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004660 /* Decimator MUX */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004661 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
4662 &dec1_mux, tapan_codec_enable_dec,
4663 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4664 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4665
4666 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
4667 &dec2_mux, tapan_codec_enable_dec,
4668 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4669 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4670
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004671 SND_SOC_DAPM_SUPPLY("LDO_H", SND_SOC_NOPM, 7, 0,
4672 tapan_codec_enable_ldo_h,
4673 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4674
4675 /*
4676 * DAPM 'LDO_H Standalone' is to be powered by mbhc driver after
4677 * acquring codec_resource lock.
4678 * So call __tapan_codec_enable_ldo_h instead and avoid deadlock.
4679 */
4680 SND_SOC_DAPM_SUPPLY("LDO_H Standalone", SND_SOC_NOPM, 7, 0,
4681 __tapan_codec_enable_ldo_h,
4682 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004683
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004684 SND_SOC_DAPM_INPUT("AMIC1"),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004685 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004686 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4687 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004688 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004689 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4690 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004691 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004692 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4693 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4694
4695 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAPAN_A_TX_1_EN, 7, 0,
4696 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4697 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4698 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAPAN_A_TX_2_EN, 7, 0,
4699 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4700 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4701
4702 SND_SOC_DAPM_INPUT("AMIC3"),
4703 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAPAN_A_TX_3_EN, 7, 0,
4704 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4705 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4706
4707 SND_SOC_DAPM_INPUT("AMIC4"),
4708 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAPAN_A_TX_4_EN, 7, 0,
4709 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4710 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4711
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004712 SND_SOC_DAPM_INPUT("AMIC2"),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004713 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004714 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4715 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004716 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004717 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4718 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004719 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004720 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4721 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004722 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", SND_SOC_NOPM, 7, 0,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004723 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4724 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004725
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07004726 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_EXTERNAL_STANDALONE, SND_SOC_NOPM,
4727 7, 0, tapan_codec_enable_micbias,
4728 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4729 SND_SOC_DAPM_POST_PMD),
4730
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004731 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
4732 AIF1_CAP, 0, tapan_codec_enable_slimtx,
4733 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4734
4735 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
4736 AIF2_CAP, 0, tapan_codec_enable_slimtx,
4737 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4738
4739 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
4740 AIF3_CAP, 0, tapan_codec_enable_slimtx,
4741 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4742
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004743 /* Digital Mic Inputs */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004744 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
4745 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4746 SND_SOC_DAPM_POST_PMD),
4747
4748 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
4749 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4750 SND_SOC_DAPM_POST_PMD),
4751
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004752 /* Sidetone */
4753 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
4754 SND_SOC_DAPM_PGA("IIR1", TAPAN_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
4755
4756 /* AUX PGA */
4757 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAPAN_A_RX_AUX_SW_CTL, 7, 0,
4758 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
4759 SND_SOC_DAPM_POST_PMD),
4760
4761 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAPAN_A_RX_AUX_SW_CTL, 6, 0,
4762 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
4763 SND_SOC_DAPM_POST_PMD),
4764
4765 /* Lineout, ear and HPH PA Mixers */
4766
4767 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
4768 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
4769
4770 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
4771 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
4772
4773 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
4774 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
4775
4776 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
4777 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
4778
4779 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
4780 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004781};
4782
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004783static irqreturn_t tapan_slimbus_irq(int irq, void *data)
4784{
4785 struct tapan_priv *priv = data;
4786 struct snd_soc_codec *codec = priv->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004787 unsigned long status = 0;
4788 int i, j, port_id, k;
4789 u32 bit;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004790 u8 val;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004791 bool tx, cleared;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004792
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004793 for (i = TAPAN_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
4794 i <= TAPAN_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
4795 val = wcd9xxx_interface_reg_read(codec->control_data, i);
4796 status |= ((u32)val << (8 * j));
4797 }
4798
4799 for_each_set_bit(j, &status, 32) {
4800 tx = (j >= 16 ? true : false);
4801 port_id = (tx ? j - 16 : j);
4802 val = wcd9xxx_interface_reg_read(codec->control_data,
4803 TAPAN_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
4804 if (val & TAPAN_SLIM_IRQ_OVERFLOW)
4805 pr_err_ratelimited(
4806 "%s: overflow error on %s port %d, value %x\n",
4807 __func__, (tx ? "TX" : "RX"), port_id, val);
4808 if (val & TAPAN_SLIM_IRQ_UNDERFLOW)
4809 pr_err_ratelimited(
4810 "%s: underflow error on %s port %d, value %x\n",
4811 __func__, (tx ? "TX" : "RX"), port_id, val);
4812 if (val & TAPAN_SLIM_IRQ_PORT_CLOSED) {
4813 /*
4814 * INT SOURCE register starts from RX to TX
4815 * but port number in the ch_mask is in opposite way
4816 */
4817 bit = (tx ? j - 16 : j + 16);
4818 dev_dbg(codec->dev, "%s: %s port %d closed value %x, bit %u\n",
4819 __func__, (tx ? "TX" : "RX"), port_id, val,
4820 bit);
4821 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
4822 dev_dbg(codec->dev, "%s: priv->dai[%d].ch_mask = 0x%lx\n",
4823 __func__, k, priv->dai[k].ch_mask);
4824 if (test_and_clear_bit(bit,
4825 &priv->dai[k].ch_mask)) {
4826 cleared = true;
4827 if (!priv->dai[k].ch_mask)
4828 wake_up(&priv->dai[k].dai_wait);
4829 /*
4830 * There are cases when multiple DAIs
4831 * might be using the same slimbus
4832 * channel. Hence don't break here.
4833 */
4834 }
4835 }
4836 WARN(!cleared,
4837 "Couldn't find slimbus %s port %d for closing\n",
4838 (tx ? "TX" : "RX"), port_id);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004839 }
4840 wcd9xxx_interface_reg_write(codec->control_data,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004841 TAPAN_SLIM_PGD_PORT_INT_CLR_RX_0 +
4842 (j / 8),
4843 1 << (j % 8));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004844 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004845
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004846 return IRQ_HANDLED;
4847}
4848
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004849static int tapan_handle_pdata(struct tapan_priv *tapan)
4850{
4851 struct snd_soc_codec *codec = tapan->codec;
4852 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
4853 int k1, k2, k3, rc = 0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004854 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4855 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4856 u8 flag = pdata->amic_settings.use_pdata;
4857 u8 i = 0, j = 0;
4858 u8 val_txfe = 0, value = 0;
Damir Didjusto5f553e92013-10-02 14:54:31 -07004859 u8 dmic_sample_rate_value = 0;
4860 u8 dmic_b1_ctl_value = 0;
4861 u8 anc_ctl_value = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004862
4863 if (!pdata) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004864 dev_err(codec->dev, "%s: NULL pdata\n", __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004865 rc = -ENODEV;
4866 goto done;
4867 }
4868
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004869 /* Make sure settings are correct */
4870 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
4871 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4872 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4873 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004874 dev_err(codec->dev, "%s: Invalid ldoh voltage or bias cfilt\n",
4875 __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004876 rc = -EINVAL;
4877 goto done;
4878 }
4879 /* figure out k value */
4880 k1 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt1_mv);
4881 k2 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt2_mv);
4882 k3 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt3_mv);
4883
4884 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004885 dev_err(codec->dev,
4886 "%s: could not get K value. k1 = %d k2 = %d k3 = %d\n",
4887 __func__, k1, k2, k3);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004888 rc = -EINVAL;
4889 goto done;
4890 }
4891 /* Set voltage level and always use LDO */
4892 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 0x0C,
4893 (pdata->micbias.ldoh_v << 2));
4894
4895 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
4896 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
4897 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
4898
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004899 i = 0;
4900 while (i < 5) {
4901 if (flag & (0x01 << i)) {
4902 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4903 val_txfe = val_txfe |
4904 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4905 snd_soc_update_bits(codec,
4906 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4907 0x30, val_txfe);
4908 }
4909 if (flag & (0x01 << (i + 1))) {
4910 val_txfe = (txfe_bypass &
4911 (0x01 << (i + 1))) ? 0x02 : 0x00;
4912 val_txfe |= (txfe_buff &
4913 (0x01 << (i + 1))) ? 0x01 : 0x00;
4914 snd_soc_update_bits(codec,
4915 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4916 0x03, val_txfe);
4917 }
4918 /* Tapan only has TAPAN_A_TX_1_2_TEST_EN and
4919 TAPAN_A_TX_4_5_TEST_EN reg */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004920
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004921 if (i == 0) {
4922 i = 3;
4923 continue;
4924 } else if (i == 3) {
4925 break;
4926 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004927 }
4928
4929 if (pdata->ocp.use_pdata) {
4930 /* not defined in CODEC specification */
4931 if (pdata->ocp.hph_ocp_limit == 1 ||
4932 pdata->ocp.hph_ocp_limit == 5) {
4933 rc = -EINVAL;
4934 goto done;
4935 }
4936 snd_soc_update_bits(codec, TAPAN_A_RX_COM_OCP_CTL,
4937 0x0F, pdata->ocp.num_attempts);
4938 snd_soc_write(codec, TAPAN_A_RX_COM_OCP_COUNT,
4939 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4940 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_OCP_CTL,
4941 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4942 }
4943
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004944 /* Set micbias capless mode with tail current */
4945 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
4946 0x00 : 0x10);
4947 snd_soc_update_bits(codec, TAPAN_A_MICB_1_CTL, 0x10, value);
4948 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
4949 0x00 : 0x10);
4950 snd_soc_update_bits(codec, TAPAN_A_MICB_2_CTL, 0x10, value);
4951 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
4952 0x00 : 0x10);
4953 snd_soc_update_bits(codec, TAPAN_A_MICB_3_CTL, 0x10, value);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004954
Damir Didjusto5f553e92013-10-02 14:54:31 -07004955 /* Set the DMIC sample rate */
4956 if (pdata->mclk_rate == TAPAN_MCLK_CLK_9P6MHZ) {
4957 switch (pdata->dmic_sample_rate) {
4958 case WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ:
4959 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_4;
4960 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_4;
4961 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4962 break;
4963 case WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ:
4964 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_2;
4965 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_2;
4966 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_ON;
4967 break;
4968 case WCD9XXX_DMIC_SAMPLE_RATE_3P2MHZ:
4969 case WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED:
4970 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_3;
4971 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_3;
4972 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4973 break;
4974 default:
4975 dev_err(codec->dev,
4976 "%s Invalid sample rate %d for mclk %d\n",
4977 __func__, pdata->dmic_sample_rate,
4978 pdata->mclk_rate);
4979 rc = -EINVAL;
4980 goto done;
4981 }
4982 } else if (pdata->mclk_rate == TAPAN_MCLK_CLK_12P288MHZ) {
4983 switch (pdata->dmic_sample_rate) {
4984 case WCD9XXX_DMIC_SAMPLE_RATE_3P072MHZ:
4985 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_4;
4986 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_4;
4987 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4988 break;
4989 case WCD9XXX_DMIC_SAMPLE_RATE_6P144MHZ:
4990 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_2;
4991 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_2;
4992 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_ON;
4993 break;
4994 case WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ:
4995 case WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED:
4996 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_3;
4997 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_3;
4998 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4999 break;
5000 default:
5001 dev_err(codec->dev,
5002 "%s Invalid sample rate %d for mclk %d\n",
5003 __func__, pdata->dmic_sample_rate,
5004 pdata->mclk_rate);
5005 rc = -EINVAL;
5006 goto done;
5007 }
5008 } else {
5009 dev_err(codec->dev, "%s MCLK is not set!\n", __func__);
5010 rc = -EINVAL;
5011 goto done;
5012 }
5013
5014 snd_soc_update_bits(codec, TAPAN_A_CDC_TX1_DMIC_CTL,
5015 0x7, dmic_sample_rate_value);
5016 snd_soc_update_bits(codec, TAPAN_A_CDC_TX2_DMIC_CTL,
5017 0x7, dmic_sample_rate_value);
5018 snd_soc_update_bits(codec, TAPAN_A_CDC_TX3_DMIC_CTL,
5019 0x7, dmic_sample_rate_value);
5020 snd_soc_update_bits(codec, TAPAN_A_CDC_TX4_DMIC_CTL,
5021 0x7, dmic_sample_rate_value);
5022 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_DMIC_B1_CTL,
5023 0xEE, dmic_b1_ctl_value);
5024 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC1_B2_CTL,
5025 0x1, anc_ctl_value);
5026
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005027done:
5028 return rc;
5029}
5030
5031static const struct tapan_reg_mask_val tapan_reg_defaults[] = {
5032
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005033 /* enable QFUSE for wcd9306 */
5034 TAPAN_REG_VAL(TAPAN_A_QFUSE_CTL, 0x03),
5035
5036 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
5037 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
5038
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005039 TAPAN_REG_VAL(TAPAN_A_CDC_CLK_POWER_CTL, 0x03),
5040
5041 /* EAR PA deafults */
5042 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CMBUFF, 0x05),
5043
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005044 /* RX1 and RX2 defaults */
5045 TAPAN_REG_VAL(TAPAN_A_CDC_RX1_B6_CTL, 0xA0),
Phani Kumar Uppalapatif4c32192014-04-16 15:49:23 -07005046 TAPAN_REG_VAL(TAPAN_A_CDC_RX2_B6_CTL, 0x80),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005047
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005048 /* Heaset set Right from RX2 */
5049 TAPAN_REG_VAL(TAPAN_A_CDC_CONN_RX2_B2_CTL, 0x10),
5050
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005051
5052 /*
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005053 * The following only need to be written for Tapan 1.0 parts.
5054 * Tapan 2.0 will have appropriate defaults for these registers.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005055 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005056
5057 /* Required defaults for class H operation */
5058 /* borrowed from Taiko class-h */
5059 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0xF4),
5060 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x08),
5061 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
Banajit Goswamia7294452013-06-03 12:42:35 -07005062 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x6F),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005063
5064 /* TODO: Check below reg writes conflict with above */
5065 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
5066 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005067 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0x74),
5068 TAPAN_REG_VAL(TAPAN_A_RX_BUCK_BIAS1, 0x62),
5069
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005070 /* Choose max non-overlap time for NCP */
5071 TAPAN_REG_VAL(TAPAN_A_NCP_CLK, 0xFC),
5072 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005073 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005074 /*
5075 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
5076 * Note that the other bits of this register will be changed during
5077 * Rx PA bring up.
5078 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005079 TAPAN_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005080 /* Reduce HPH DAC bias to 70% */
5081 TAPAN_REG_VAL(TAPAN_A_RX_HPH_BIAS_PA, 0x7A),
5082 /*Reduce EAR DAC bias to 70% */
5083 TAPAN_REG_VAL(TAPAN_A_RX_EAR_BIAS_PA, 0x76),
5084 /* Reduce LINE DAC bias to 70% */
5085 TAPAN_REG_VAL(TAPAN_A_RX_LINE_BIAS_PA, 0x78),
5086
5087 /*
5088 * There is a diode to pull down the micbias while doing
5089 * insertion detection. This diode can cause leakage.
5090 * Set bit 0 to 1 to prevent leakage.
5091 * Setting this bit of micbias 2 prevents leakage for all other micbias.
5092 */
5093 TAPAN_REG_VAL(TAPAN_A_MICB_2_MBHC, 0x41),
5094
Bhalchandra Gajare7c739522013-06-20 15:31:02 -07005095 /*
5096 * Default register settings to support dynamic change of
5097 * vdd_buck between 1.8 volts and 2.15 volts.
5098 */
5099 TAPAN_REG_VAL(TAPAN_A_BUCK_MODE_2, 0xAA),
5100
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005101};
5102
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005103static const struct tapan_reg_mask_val tapan_2_x_reg_reset_values[] = {
5104
5105 TAPAN_REG_VAL(TAPAN_A_TX_7_MBHC_EN, 0x6C),
5106 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_CCL_4, 0x51),
5107 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDA),
5108 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CNP, 0xC0),
5109 TAPAN_REG_VAL(TAPAN_A_RX_LINE_1_TEST, 0x02),
5110 TAPAN_REG_VAL(TAPAN_A_RX_LINE_2_TEST, 0x02),
5111 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_OCP_CTL, 0x97),
5112 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_CLIP_DET, 0x01),
5113 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_IEC, 0x00),
5114 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B1_CTL, 0xE4),
5115 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x00),
5116 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B3_CTL, 0x00),
5117 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_BUCK_NCP_VARS, 0x00),
5118 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_EAR, 0x00),
5119 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_HPH, 0x00),
5120 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_EAR, 0x00),
5121 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_HPH, 0x00),
5122};
5123
5124static const struct tapan_reg_mask_val tapan_1_0_reg_defaults[] = {
5125 /* Close leakage on the spkdrv */
5126 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_PWRSTG, 0x24),
5127 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_DAC, 0xE5),
5128
5129};
5130
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005131static void tapan_update_reg_defaults(struct snd_soc_codec *codec)
5132{
5133 u32 i;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005134 struct wcd9xxx *tapan_core = dev_get_drvdata(codec->dev->parent);
5135
5136 if (!TAPAN_IS_1_0(tapan_core->version)) {
5137 for (i = 0; i < ARRAY_SIZE(tapan_2_x_reg_reset_values); i++)
5138 snd_soc_write(codec, tapan_2_x_reg_reset_values[i].reg,
5139 tapan_2_x_reg_reset_values[i].val);
5140 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005141
5142 for (i = 0; i < ARRAY_SIZE(tapan_reg_defaults); i++)
5143 snd_soc_write(codec, tapan_reg_defaults[i].reg,
5144 tapan_reg_defaults[i].val);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005145
5146 if (TAPAN_IS_1_0(tapan_core->version)) {
5147 for (i = 0; i < ARRAY_SIZE(tapan_1_0_reg_defaults); i++)
5148 snd_soc_write(codec, tapan_1_0_reg_defaults[i].reg,
5149 tapan_1_0_reg_defaults[i].val);
5150 }
5151
5152 if (!TAPAN_IS_1_0(tapan_core->version))
5153 spkr_drv_wrnd = -1;
5154 else if (spkr_drv_wrnd == 1)
5155 snd_soc_write(codec, TAPAN_A_SPKR_DRV_EN, 0xEF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005156}
5157
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005158static void tapan_update_reg_mclk_rate(struct wcd9xxx *wcd9xxx)
5159{
5160 struct snd_soc_codec *codec;
5161
5162 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
5163 dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
5164 __func__, wcd9xxx->mclk_rate);
5165
5166 if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_12P288MHZ) {
5167 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x0);
5168 snd_soc_update_bits(codec, TAPAN_A_RX_COM_TIMER_DIV, 0x01,
5169 0x01);
5170 } else if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_9P6MHZ) {
5171 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x2);
5172 }
5173}
5174
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005175static const struct tapan_reg_mask_val tapan_codec_reg_init_val[] = {
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07005176 /* Initialize current threshold to 365MA
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005177 * number of wait and run cycles to 4096
5178 */
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07005179 {TAPAN_A_RX_HPH_OCP_CTL, 0xE9, 0x69},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005180 {TAPAN_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07005181 {TAPAN_A_RX_HPH_L_TEST, 0x01, 0x01},
5182 {TAPAN_A_RX_HPH_R_TEST, 0x01, 0x01},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005183
5184 /* Initialize gain registers to use register gain */
5185 {TAPAN_A_RX_HPH_L_GAIN, 0x20, 0x20},
5186 {TAPAN_A_RX_HPH_R_GAIN, 0x20, 0x20},
5187 {TAPAN_A_RX_LINE_1_GAIN, 0x20, 0x20},
5188 {TAPAN_A_RX_LINE_2_GAIN, 0x20, 0x20},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005189 {TAPAN_A_SPKR_DRV_GAIN, 0x04, 0x04},
5190
5191 /* Set RDAC5 MUX to take input from DEM3_INV.
5192 * This sets LO2 DAC to get input from DEM3_INV
5193 * for LO1 and LO2 to work as differential outputs.
5194 */
5195 {TAPAN_A_CDC_CONN_MISC, 0x04, 0x04},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005196
5197 /* CLASS H config */
5198 {TAPAN_A_CDC_CONN_CLSH_CTL, 0x3C, 0x14},
5199
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005200 /* Use 16 bit sample size for TX1 to TX5 */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005201 {TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
5202 {TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
5203 {TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
5204 {TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
5205 {TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
5206
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005207 /* Disable SPK SWITCH */
5208 {TAPAN_A_SPKR_DRV_DAC_CTL, 0x04, 0x00},
5209
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005210 /* Use 16 bit sample size for RX */
5211 {TAPAN_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
5212 {TAPAN_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0x2A},
5213
5214 /*enable HPF filter for TX paths */
5215 {TAPAN_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
5216 {TAPAN_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
5217 {TAPAN_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
5218 {TAPAN_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
5219
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005220 /* Compander zone selection */
5221 {TAPAN_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
5222 {TAPAN_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
5223 {TAPAN_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
5224 {TAPAN_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
5225 {TAPAN_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
5226 {TAPAN_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Banajit Goswamia7294452013-06-03 12:42:35 -07005227
5228 /*
5229 * Setup wavegen timer to 20msec and disable chopper
5230 * as default. This corresponds to Compander OFF
5231 */
5232 {TAPAN_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
5233 {TAPAN_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x58},
5234 {TAPAN_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
5235 {TAPAN_A_RX_HPH_CHOP_CTL, 0xFF, 0x24},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005236};
5237
Damir Didjustod6aea992013-09-03 21:18:59 -07005238void *tapan_get_afe_config(struct snd_soc_codec *codec,
5239 enum afe_config_type config_type)
5240{
5241 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
5242
5243 switch (config_type) {
5244 case AFE_SLIMBUS_SLAVE_CONFIG:
5245 return &priv->slimbus_slave_cfg;
5246 case AFE_CDC_REGISTERS_CONFIG:
5247 return &tapan_audio_reg_cfg;
5248 case AFE_AANC_VERSION:
5249 return &tapan_cdc_aanc_version;
5250 default:
5251 pr_err("%s: Unknown config_type 0x%x\n", __func__, config_type);
5252 return NULL;
5253 }
5254}
5255
5256static void tapan_init_slim_slave_cfg(struct snd_soc_codec *codec)
5257{
5258 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
5259 struct afe_param_cdc_slimbus_slave_cfg *cfg;
5260 struct wcd9xxx *wcd9xxx = codec->control_data;
5261 uint64_t eaddr = 0;
5262
5263 pr_debug("%s\n", __func__);
5264 cfg = &priv->slimbus_slave_cfg;
5265 cfg->minor_version = 1;
5266 cfg->tx_slave_port_offset = 0;
5267 cfg->rx_slave_port_offset = 16;
5268
5269 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
5270 /* e-addr is 6-byte elemental address of the device */
5271 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
5272 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
5273 cfg->device_enum_addr_msw = eaddr >> 32;
5274
5275 pr_debug("%s: slimbus logical address 0x%llx\n", __func__, eaddr);
5276}
5277
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005278static void tapan_codec_init_reg(struct snd_soc_codec *codec)
5279{
5280 u32 i;
5281
5282 for (i = 0; i < ARRAY_SIZE(tapan_codec_reg_init_val); i++)
5283 snd_soc_update_bits(codec, tapan_codec_reg_init_val[i].reg,
5284 tapan_codec_reg_init_val[i].mask,
5285 tapan_codec_reg_init_val[i].val);
5286}
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005287static void tapan_slim_interface_init_reg(struct snd_soc_codec *codec)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005288{
5289 int i;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005290
5291 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
5292 wcd9xxx_interface_reg_write(codec->control_data,
5293 TAPAN_SLIM_PGD_PORT_INT_EN0 + i,
5294 0xFF);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005295}
5296
5297static int tapan_setup_irqs(struct tapan_priv *tapan)
5298{
5299 int ret = 0;
5300 struct snd_soc_codec *codec = tapan->codec;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005301 struct wcd9xxx *wcd9xxx = codec->control_data;
5302 struct wcd9xxx_core_resource *core_res = &wcd9xxx->core_res;
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005303
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005304 ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005305 tapan_slimbus_irq, "SLIMBUS Slave", tapan);
5306 if (ret)
5307 pr_err("%s: Failed to request irq %d\n", __func__,
5308 WCD9XXX_IRQ_SLIMBUS);
5309 else
5310 tapan_slim_interface_init_reg(codec);
5311
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005312 return ret;
5313}
5314
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005315static void tapan_cleanup_irqs(struct tapan_priv *tapan)
5316{
5317 struct snd_soc_codec *codec = tapan->codec;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005318 struct wcd9xxx *wcd9xxx = codec->control_data;
5319 struct wcd9xxx_core_resource *core_res = &wcd9xxx->core_res;
5320 wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tapan);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005321}
5322
Simmi Pateriya95466b12013-05-09 20:08:46 +05305323
5324static void tapan_enable_mux_bias_block(struct snd_soc_codec *codec)
5325{
5326 snd_soc_update_bits(codec, WCD9XXX_A_MBHC_SCALING_MUX_1,
5327 0x80, 0x00);
5328}
5329
5330static void tapan_put_cfilt_fast_mode(struct snd_soc_codec *codec,
5331 struct wcd9xxx_mbhc *mbhc)
5332{
5333 snd_soc_update_bits(codec, mbhc->mbhc_bias_regs.cfilt_ctl,
5334 0x30, 0x30);
5335}
5336
5337static void tapan_codec_specific_cal_setup(struct snd_soc_codec *codec,
5338 struct wcd9xxx_mbhc *mbhc)
5339{
5340 snd_soc_update_bits(codec, WCD9XXX_A_CDC_MBHC_B1_CTL,
Phani Kumar Uppalapati10754402013-07-12 22:48:45 -07005341 0x04, 0x04);
Simmi Pateriya95466b12013-05-09 20:08:46 +05305342 snd_soc_update_bits(codec, WCD9XXX_A_TX_7_MBHC_EN, 0xE0, 0xE0);
5343}
5344
Simmi Pateriya95466b12013-05-09 20:08:46 +05305345static struct wcd9xxx_cfilt_mode tapan_codec_switch_cfilt_mode(
5346 struct wcd9xxx_mbhc *mbhc,
5347 bool fast)
5348{
5349 struct snd_soc_codec *codec = mbhc->codec;
5350 struct wcd9xxx_cfilt_mode cfilt_mode;
5351
5352 if (fast)
5353 cfilt_mode.reg_mode_val = WCD9XXX_CFILT_EXT_PRCHG_EN;
5354 else
5355 cfilt_mode.reg_mode_val = WCD9XXX_CFILT_EXT_PRCHG_DSBL;
5356
5357 cfilt_mode.cur_mode_val =
5358 snd_soc_read(codec, mbhc->mbhc_bias_regs.cfilt_ctl) & 0x30;
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07005359 cfilt_mode.reg_mask = 0x30;
5360
Simmi Pateriya95466b12013-05-09 20:08:46 +05305361 return cfilt_mode;
5362}
5363
5364static void tapan_select_cfilt(struct snd_soc_codec *codec,
5365 struct wcd9xxx_mbhc *mbhc)
5366{
5367 snd_soc_update_bits(codec, mbhc->mbhc_bias_regs.ctl_reg, 0x60, 0x00);
5368}
5369
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07005370enum wcd9xxx_cdc_type tapan_get_cdc_type(void)
5371{
5372 return WCD9XXX_CDC_TYPE_TAPAN;
Simmi Pateriya95466b12013-05-09 20:08:46 +05305373}
5374
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005375static void wcd9xxx_prepare_hph_pa(struct wcd9xxx_mbhc *mbhc,
5376 struct list_head *lh)
5377{
5378 int i;
5379 struct snd_soc_codec *codec = mbhc->codec;
5380 u32 delay;
5381
5382 const struct wcd9xxx_reg_mask_val reg_set_paon[] = {
5383 {WCD9XXX_A_CDC_CLSH_B1_CTL, 0x0F, 0x00},
5384 {WCD9XXX_A_RX_HPH_CHOP_CTL, 0xFF, 0xA4},
5385 {WCD9XXX_A_RX_HPH_OCP_CTL, 0xFF, 0x67},
5386 {WCD9XXX_A_RX_HPH_L_TEST, 0x1, 0x0},
5387 {WCD9XXX_A_RX_HPH_R_TEST, 0x1, 0x0},
5388 {WCD9XXX_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
5389 {WCD9XXX_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
5390 {WCD9XXX_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x2A},
5391 {TAPAN_A_CDC_CONN_RX2_B2_CTL, 0xFF, 0x10},
5392 {WCD9XXX_A_CDC_CLK_OTHR_CTL, 0xFF, 0x05},
5393 {WCD9XXX_A_CDC_RX1_B6_CTL, 0xFF, 0x81},
5394 {WCD9XXX_A_CDC_CLK_RX_B1_CTL, 0x03, 0x03},
5395 {WCD9XXX_A_RX_HPH_L_GAIN, 0xFF, 0x2C},
5396 {WCD9XXX_A_CDC_RX2_B6_CTL, 0xFF, 0x81},
5397 {WCD9XXX_A_RX_HPH_R_GAIN, 0xFF, 0x2C},
5398 {WCD9XXX_A_BUCK_CTRL_CCL_4, 0xFF, 0x50},
5399 {WCD9XXX_A_BUCK_CTRL_VCL_1, 0xFF, 0x08},
5400 {WCD9XXX_A_BUCK_CTRL_CCL_1, 0xFF, 0x5B},
5401 {WCD9XXX_A_NCP_CLK, 0xFF, 0x9C},
5402 {WCD9XXX_A_NCP_CLK, 0xFF, 0xFC},
5403 {WCD9XXX_A_BUCK_MODE_3, 0xFF, 0xCE},
5404 {WCD9XXX_A_BUCK_CTRL_CCL_3, 0xFF, 0x6B},
5405 {WCD9XXX_A_BUCK_CTRL_CCL_3, 0xFF, 0x6F},
5406 {TAPAN_A_RX_BUCK_BIAS1, 0xFF, 0x62},
5407 {TAPAN_A_RX_HPH_BIAS_PA, 0xFF, 0x7A},
5408 {TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL, 0xFF, 0x02},
5409 {TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL, 0xFF, 0x06},
5410 {WCD9XXX_A_RX_COM_BIAS, 0xFF, 0x80},
5411 {WCD9XXX_A_BUCK_MODE_3, 0xFF, 0xC6},
5412 {WCD9XXX_A_BUCK_MODE_4, 0xFF, 0xE6},
5413 {WCD9XXX_A_BUCK_MODE_5, 0xFF, 0x02},
5414 {WCD9XXX_A_BUCK_MODE_1, 0xFF, 0xA1},
5415 /* Delay 1ms */
5416 {WCD9XXX_A_NCP_EN, 0xFF, 0xFF},
5417 /* Delay 1ms */
5418 {WCD9XXX_A_BUCK_MODE_5, 0xFF, 0x03},
5419 {WCD9XXX_A_BUCK_MODE_5, 0xFF, 0x7B},
5420 {WCD9XXX_A_CDC_CLSH_B1_CTL, 0xFF, 0xE6},
5421 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0xFF, 0x40},
5422 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0xFF, 0xC0},
5423 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0xFF, 0x40},
5424 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0xFF, 0xC0},
5425 {WCD9XXX_A_NCP_STATIC, 0xFF, 0x08},
5426 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0x03, 0x01},
5427 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0x03, 0x01},
5428 };
5429
5430 /*
5431 * Configure PA in class-AB, -18dB gain,
5432 * companding off, OCP off, Chopping ON
5433 */
5434 for (i = 0; i < ARRAY_SIZE(reg_set_paon); i++) {
5435 /*
5436 * Some of the codec registers like BUCK_MODE_1
5437 * and NCP_EN requires 1ms wait time for them
5438 * to take effect. Other register writes for
5439 * PA configuration do not require any wait time.
5440 */
5441 if (reg_set_paon[i].reg == WCD9XXX_A_BUCK_MODE_1 ||
5442 reg_set_paon[i].reg == WCD9XXX_A_NCP_EN)
5443 delay = 1000;
5444 else
5445 delay = 0;
5446 wcd9xxx_soc_update_bits_push(codec, lh,
5447 reg_set_paon[i].reg,
5448 reg_set_paon[i].mask,
5449 reg_set_paon[i].val, delay);
5450 }
5451 pr_debug("%s: PAs are prepared\n", __func__);
5452 return;
5453}
5454
5455static int wcd9xxx_enable_static_pa(struct wcd9xxx_mbhc *mbhc, bool enable)
5456{
5457 struct snd_soc_codec *codec = mbhc->codec;
5458 int wg_time = snd_soc_read(codec, WCD9XXX_A_RX_HPH_CNP_WG_TIME) *
5459 TAPAN_WG_TIME_FACTOR_US;
5460 /*
5461 * Tapan requires additional time to enable PA.
5462 * It is observed during experiments that we need
5463 * an additional wait time about 0.35 times of
5464 * the WG_TIME
5465 */
5466 wg_time += (int) (wg_time * 35) / 100;
5467
5468 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_CNP_EN, 0x30,
5469 enable ? 0x30 : 0x0);
5470 /* Wait for wave gen time to avoid pop noise */
5471 usleep_range(wg_time, wg_time + WCD9XXX_USLEEP_RANGE_MARGIN_US);
5472 pr_debug("%s: PAs are %s as static mode (wg_time %d)\n", __func__,
5473 enable ? "enabled" : "disabled", wg_time);
5474 return 0;
5475}
5476
5477static int tapan_setup_zdet(struct wcd9xxx_mbhc *mbhc,
5478 enum mbhc_impedance_detect_stages stage)
5479{
5480
5481 int ret = 0;
5482 struct snd_soc_codec *codec = mbhc->codec;
5483 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5484 const int mux_wait_us = 25;
5485
5486 switch (stage) {
5487
5488 case PRE_MEAS:
5489 INIT_LIST_HEAD(&tapan->reg_save_restore);
5490 /* Configure PA */
5491 wcd9xxx_prepare_hph_pa(mbhc, &tapan->reg_save_restore);
5492
5493#define __wr(reg, mask, value) \
5494 do { \
5495 ret = wcd9xxx_soc_update_bits_push(codec, \
5496 &tapan->reg_save_restore, \
5497 reg, mask, value, 0); \
5498 if (ret < 0) \
5499 return ret; \
5500 } while (0)
5501
5502 /* Setup MBHC */
5503 __wr(WCD9XXX_A_MBHC_SCALING_MUX_1, 0x7F, 0x40);
5504 __wr(WCD9XXX_A_MBHC_SCALING_MUX_2, 0xFF, 0xF0);
5505 __wr(WCD9XXX_A_TX_7_MBHC_TEST_CTL, 0xFF, 0x78);
5506 __wr(WCD9XXX_A_TX_7_MBHC_EN, 0xFF, 0xEC);
5507 __wr(WCD9XXX_A_CDC_MBHC_TIMER_B4_CTL, 0xFF, 0x45);
5508 __wr(WCD9XXX_A_CDC_MBHC_TIMER_B5_CTL, 0xFF, 0x80);
5509
5510 __wr(WCD9XXX_A_CDC_MBHC_CLK_CTL, 0xFF, 0x0A);
5511 snd_soc_write(codec, WCD9XXX_A_CDC_MBHC_EN_CTL, 0x2);
5512 __wr(WCD9XXX_A_CDC_MBHC_CLK_CTL, 0xFF, 0x02);
5513
5514 /* Enable Impedance Detection */
5515 __wr(WCD9XXX_A_MBHC_HPH, 0xFF, 0xC8);
5516
5517 /*
5518 * CnP setup for 0mV
5519 * Route static data as input to noise shaper
5520 */
5521 __wr(TAPAN_A_CDC_RX1_B3_CTL, 0xFF, 0x02);
5522 __wr(TAPAN_A_CDC_RX2_B3_CTL, 0xFF, 0x02);
5523
5524 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_L_TEST,
5525 0x02, 0x00);
5526 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_R_TEST,
5527 0x02, 0x00);
5528
5529 /* Reset the HPHL static data pointer */
5530 __wr(TAPAN_A_CDC_RX1_B2_CTL, 0xFF, 0x00);
5531 /* Four consecutive writes to set 0V as static data input */
5532 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5533 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5534 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5535 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5536
5537 /* Reset the HPHR static data pointer */
5538 __wr(TAPAN_A_CDC_RX2_B2_CTL, 0xFF, 0x00);
5539 /* Four consecutive writes to set 0V as static data input */
5540 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5541 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5542 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5543 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5544
5545 /* Enable the HPHL and HPHR PA */
5546 wcd9xxx_enable_static_pa(mbhc, true);
5547 break;
5548 case POST_MEAS:
5549 /* Turn off ICAL */
5550 snd_soc_write(codec, WCD9XXX_A_MBHC_SCALING_MUX_2, 0xF0);
5551
5552 wcd9xxx_enable_static_pa(mbhc, false);
5553
5554 /*
5555 * Setup CnP wavegen to ramp to the desired
5556 * output using a 40ms ramp
5557 */
5558
5559 /* CnP wavegen current to 0.5uA */
5560 snd_soc_write(codec, WCD9XXX_A_RX_HPH_BIAS_WG_OCP, 0x1A);
5561 /* Set the current division ratio to 2000 */
5562 snd_soc_write(codec, WCD9XXX_A_RX_HPH_CNP_WG_CTL, 0xDF);
5563 /* Set the wavegen timer to max (60msec) */
5564 snd_soc_write(codec, WCD9XXX_A_RX_HPH_CNP_WG_TIME, 0xA0);
5565 /* Set the CnP reference current to sc_bias */
5566 snd_soc_write(codec, WCD9XXX_A_RX_HPH_OCP_CTL, 0x6D);
5567
5568 snd_soc_write(codec, TAPAN_A_CDC_RX1_B2_CTL, 0x00);
5569 /* Four consecutive writes to set -10mV as static data input */
5570 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5571 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x1F);
5572 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x19);
5573 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0xAA);
5574
5575 snd_soc_write(codec, TAPAN_A_CDC_RX2_B2_CTL, 0x00);
5576 /* Four consecutive writes to set -10mV as static data input */
5577 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5578 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x1F);
5579 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x19);
5580 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0xAA);
5581
5582 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_L_TEST,
5583 0x02, 0x02);
5584 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_R_TEST,
5585 0x02, 0x02);
5586 /* Enable the HPHL and HPHR PA and wait for 60mS */
5587 wcd9xxx_enable_static_pa(mbhc, true);
5588
5589 snd_soc_update_bits(codec, WCD9XXX_A_MBHC_SCALING_MUX_1,
5590 0x7F, 0x40);
5591 usleep_range(mux_wait_us,
5592 mux_wait_us + WCD9XXX_USLEEP_RANGE_MARGIN_US);
5593 break;
5594 case PA_DISABLE:
Sudheer Papothi3fb420b2013-12-05 05:30:15 +05305595 if (!mbhc->hph_pa_dac_state)
5596 wcd9xxx_enable_static_pa(mbhc, false);
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005597 wcd9xxx_restore_registers(codec, &tapan->reg_save_restore);
5598 break;
5599 }
5600#undef __wr
5601
5602 return ret;
5603}
5604
5605static void tapan_compute_impedance(s16 *l, s16 *r, uint32_t *zl, uint32_t *zr)
5606{
5607 int zln, zld;
5608 int zrn, zrd;
5609 int rl = 0, rr = 0;
5610
5611 zln = (l[1] - l[0]) * TAPAN_ZDET_MUL_FACTOR;
5612 zld = (l[2] - l[0]);
5613 if (zld)
5614 rl = zln / zld;
5615
5616 zrn = (r[1] - r[0]) * TAPAN_ZDET_MUL_FACTOR;
5617 zrd = (r[2] - r[0]);
5618 if (zrd)
5619 rr = zrn / zrd;
5620
5621 *zl = rl;
5622 *zr = rr;
5623}
5624
Simmi Pateriya95466b12013-05-09 20:08:46 +05305625static const struct wcd9xxx_mbhc_cb mbhc_cb = {
5626 .enable_mux_bias_block = tapan_enable_mux_bias_block,
5627 .cfilt_fast_mode = tapan_put_cfilt_fast_mode,
5628 .codec_specific_cal = tapan_codec_specific_cal_setup,
Simmi Pateriya95466b12013-05-09 20:08:46 +05305629 .switch_cfilt_mode = tapan_codec_switch_cfilt_mode,
5630 .select_cfilt = tapan_select_cfilt,
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07005631 .get_cdc_type = tapan_get_cdc_type,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005632 .setup_zdet = tapan_setup_zdet,
5633 .compute_impedance = tapan_compute_impedance,
Simmi Pateriya95466b12013-05-09 20:08:46 +05305634};
5635
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005636int tapan_hs_detect(struct snd_soc_codec *codec,
5637 struct wcd9xxx_mbhc_config *mbhc_cfg)
5638{
5639 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5640 return wcd9xxx_mbhc_start(&tapan->mbhc, mbhc_cfg);
5641}
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005642EXPORT_SYMBOL(tapan_hs_detect);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005643
Joonwoo Parke7d724e2013-08-19 15:51:01 -07005644void tapan_hs_detect_exit(struct snd_soc_codec *codec)
5645{
5646 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5647 wcd9xxx_mbhc_stop(&tapan->mbhc);
5648}
5649EXPORT_SYMBOL(tapan_hs_detect_exit);
5650
Damir Didjustod6aea992013-09-03 21:18:59 -07005651void tapan_event_register(
5652 int (*machine_event_cb)(struct snd_soc_codec *codec,
5653 enum wcd9xxx_codec_event),
5654 struct snd_soc_codec *codec)
5655{
5656 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5657 tapan->machine_codec_event_cb = machine_event_cb;
5658}
5659EXPORT_SYMBOL(tapan_event_register);
5660
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005661static int tapan_device_down(struct wcd9xxx *wcd9xxx)
5662{
5663 struct snd_soc_codec *codec;
5664
5665 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
5666 snd_soc_card_change_online_state(codec->card, 0);
5667
5668 return 0;
5669}
5670
Bhalchandra Gajare16748932013-10-01 18:16:05 -07005671static const struct wcd9xxx_mbhc_intr cdc_intr_ids = {
5672 .poll_plug_rem = WCD9XXX_IRQ_MBHC_REMOVAL,
5673 .shortavg_complete = WCD9XXX_IRQ_MBHC_SHORT_TERM,
5674 .potential_button_press = WCD9XXX_IRQ_MBHC_PRESS,
5675 .button_release = WCD9XXX_IRQ_MBHC_RELEASE,
5676 .dce_est_complete = WCD9XXX_IRQ_MBHC_POTENTIAL,
5677 .insertion = WCD9XXX_IRQ_MBHC_INSERTION,
5678 .hph_left_ocp = WCD9306_IRQ_HPH_PA_OCPL_FAULT,
5679 .hph_right_ocp = WCD9306_IRQ_HPH_PA_OCPR_FAULT,
5680 .hs_jack_switch = WCD9306_IRQ_MBHC_JACK_SWITCH,
5681};
5682
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005683static int tapan_post_reset_cb(struct wcd9xxx *wcd9xxx)
5684{
5685 int ret = 0;
5686 int rco_clk_rate;
5687 struct snd_soc_codec *codec;
5688 struct tapan_priv *tapan;
5689
5690 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
5691 tapan = snd_soc_codec_get_drvdata(codec);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005692
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005693 snd_soc_card_change_online_state(codec->card, 1);
5694
5695 mutex_lock(&codec->mutex);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005696 if (codec->reg_def_copy) {
5697 pr_debug("%s: Update ASOC cache", __func__);
5698 kfree(codec->reg_cache);
5699 codec->reg_cache = kmemdup(codec->reg_def_copy,
5700 codec->reg_size, GFP_KERNEL);
5701 if (!codec->reg_cache) {
5702 pr_err("%s: Cache update failed!\n", __func__);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005703 mutex_unlock(&codec->mutex);
5704 return -ENOMEM;
5705 }
5706 }
5707
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005708 if (spkr_drv_wrnd == 1)
5709 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005710
5711 tapan_update_reg_defaults(codec);
5712 tapan_update_reg_mclk_rate(wcd9xxx);
5713 tapan_codec_init_reg(codec);
5714 ret = tapan_handle_pdata(tapan);
5715 if (IS_ERR_VALUE(ret))
5716 pr_err("%s: bad pdata\n", __func__);
5717
5718 tapan_slim_interface_init_reg(codec);
5719
Joonwoo Park865bcf02013-07-15 14:05:32 -07005720 wcd9xxx_resmgr_post_ssr(&tapan->resmgr);
5721
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005722 wcd9xxx_mbhc_deinit(&tapan->mbhc);
5723
5724 if (TAPAN_IS_1_0(wcd9xxx->version))
5725 rco_clk_rate = TAPAN_MCLK_CLK_12P288MHZ;
5726 else
5727 rco_clk_rate = TAPAN_MCLK_CLK_9P6MHZ;
5728
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07005729 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec,
5730 tapan_enable_mbhc_micbias,
Bhalchandra Gajare16748932013-10-01 18:16:05 -07005731 &mbhc_cb, &cdc_intr_ids, rco_clk_rate,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005732 TAPAN_CDC_ZDET_SUPPORTED);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005733 if (ret)
5734 pr_err("%s: mbhc init failed %d\n", __func__, ret);
5735 else
5736 wcd9xxx_mbhc_start(&tapan->mbhc, tapan->mbhc.mbhc_cfg);
Joonwoo Parkc98049a2013-07-30 16:43:34 -07005737
5738 tapan_cleanup_irqs(tapan);
5739 ret = tapan_setup_irqs(tapan);
5740 if (ret)
5741 pr_err("%s: Failed to setup irq: %d\n", __func__, ret);
5742
Damir Didjustod6aea992013-09-03 21:18:59 -07005743 tapan->machine_codec_event_cb(codec, WCD9XXX_CODEC_EVENT_CODEC_UP);
5744
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005745 mutex_unlock(&codec->mutex);
5746 return ret;
5747}
5748
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005749static struct wcd9xxx_reg_address tapan_reg_address = {
5750};
5751
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005752static int wcd9xxx_ssr_register(struct wcd9xxx *control,
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005753 int (*device_down_cb)(struct wcd9xxx *wcd9xxx),
5754 int (*device_up_cb)(struct wcd9xxx *wcd9xxx),
5755 void *priv)
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005756{
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005757 control->dev_down = device_down_cb;
5758 control->post_reset = device_up_cb;
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005759 control->ssr_priv = priv;
5760 return 0;
5761}
5762
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07005763static struct regulator *tapan_codec_find_regulator(
5764 struct snd_soc_codec *codec,
5765 const char *name)
5766{
5767 int i;
5768 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
5769
5770 for (i = 0; i < core->num_of_supplies; i++) {
5771 if (core->supplies[i].supply &&
5772 !strcmp(core->supplies[i].supply, name))
5773 return core->supplies[i].consumer;
5774 }
5775 return NULL;
5776}
5777
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005778static void tapan_enable_config_rco(struct wcd9xxx *core, bool enable)
5779{
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005780 struct wcd9xxx_core_resource *core_res = &core->core_res;
5781
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005782 if (enable) {
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005783 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5784 0x80, 0x80);
5785 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5786 0x04, 0x04);
5787 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5788 0x01, 0x01);
5789 usleep_range(1000, 1000);
5790 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5791 0x80, 0x00);
5792
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005793 /* Enable RC Oscillator */
5794 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_FREQ, 0x10, 0x00);
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005795 wcd9xxx_reg_write(core_res, WCD9XXX_A_BIAS_OSC_BG_CTL, 0x17);
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005796 usleep_range(5, 5);
5797 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_FREQ, 0x80, 0x80);
5798 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_TEST, 0x80, 0x80);
5799 usleep_range(10, 10);
5800 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_TEST, 0x80, 0x00);
5801 usleep_range(20, 20);
5802 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN1, 0x08, 0x08);
5803 /* Enable MCLK and wait 1ms till it gets enabled */
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005804 wcd9xxx_reg_write(core_res, WCD9XXX_A_CLK_BUFF_EN2, 0x02);
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005805 usleep_range(1000, 1000);
5806 /* Enable CLK BUFF and wait for 1.2ms */
5807 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN1, 0x01, 0x01);
5808 usleep_range(1000, 1200);
5809
5810 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x02, 0x00);
5811 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x04, 0x04);
5812 wcd9xxx_reg_update(core, WCD9XXX_A_CDC_CLK_MCLK_CTL,
5813 0x01, 0x01);
5814 usleep_range(50, 50);
5815 } else {
5816 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x04, 0x00);
5817 usleep_range(50, 50);
5818 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x02, 0x02);
5819 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN1, 0x05, 0x00);
5820 usleep_range(50, 50);
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005821
5822 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_FREQ, 0x80, 0x00);
5823 usleep_range(10, 10);
5824 wcd9xxx_reg_write(core_res, WCD9XXX_A_BIAS_OSC_BG_CTL, 0x16);
5825 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5826 0x03, 0x00);
5827 usleep_range(100, 100);
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005828 }
5829
5830}
5831
5832static bool tapan_check_wcd9306(struct device *cdc_dev, bool sensed)
5833{
5834 struct wcd9xxx *core = dev_get_drvdata(cdc_dev->parent);
5835 u8 reg_val;
5836 bool ret = true;
5837 unsigned long timeout;
5838 bool timedout;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005839 struct wcd9xxx_core_resource *core_res = &core->core_res;
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005840
5841 if (!core) {
5842 dev_err(cdc_dev, "%s: core not initialized\n", __func__);
5843 return -EINVAL;
5844 }
5845
5846 tapan_enable_config_rco(core, 1);
5847
5848 if (sensed == false) {
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005849 reg_val = wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_CTL);
5850 wcd9xxx_reg_write(core_res, TAPAN_A_QFUSE_CTL,
5851 (reg_val | 0x03));
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005852 }
5853
5854 timeout = jiffies + HZ;
5855 do {
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005856 if ((wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_STATUS)))
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005857 break;
5858 } while (!(timedout = time_after(jiffies, timeout)));
5859
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005860 if (wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_DATA_OUT1) ||
5861 wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_DATA_OUT2)) {
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005862 dev_info(cdc_dev, "%s: wcd9302 detected\n", __func__);
5863 ret = false;
5864 } else
5865 dev_info(cdc_dev, "%s: wcd9306 detected\n", __func__);
5866
5867 tapan_enable_config_rco(core, 0);
5868 return ret;
5869};
5870
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005871static int tapan_codec_probe(struct snd_soc_codec *codec)
5872{
5873 struct wcd9xxx *control;
5874 struct tapan_priv *tapan;
5875 struct wcd9xxx_pdata *pdata;
5876 struct wcd9xxx *wcd9xxx;
5877 struct snd_soc_dapm_context *dapm = &codec->dapm;
5878 int ret = 0;
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07005879 int i, rco_clk_rate;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005880 void *ptr = NULL;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005881 struct wcd9xxx_core_resource *core_res;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005882
5883 codec->control_data = dev_get_drvdata(codec->dev->parent);
5884 control = codec->control_data;
5885
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005886 wcd9xxx_ssr_register(control, tapan_device_down,
5887 tapan_post_reset_cb, (void *)codec);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005888
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005889 dev_info(codec->dev, "%s()\n", __func__);
5890
5891 tapan = kzalloc(sizeof(struct tapan_priv), GFP_KERNEL);
5892 if (!tapan) {
5893 dev_err(codec->dev, "Failed to allocate private data\n");
5894 return -ENOMEM;
5895 }
5896 for (i = 0 ; i < NUM_DECIMATORS; i++) {
5897 tx_hpf_work[i].tapan = tapan;
5898 tx_hpf_work[i].decimator = i + 1;
5899 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
5900 tx_hpf_corner_freq_callback);
5901 }
5902
5903 snd_soc_codec_set_drvdata(codec, tapan);
5904
5905 /* codec resmgr module init */
5906 wcd9xxx = codec->control_data;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005907 core_res = &wcd9xxx->core_res;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005908 pdata = dev_get_platdata(codec->dev->parent);
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005909 ret = wcd9xxx_resmgr_init(&tapan->resmgr, codec, core_res, pdata,
Bhalchandra Gajare9943aa62013-10-09 18:40:11 -07005910 &pdata->micbias, &tapan_reg_address,
5911 WCD9XXX_CDC_TYPE_TAPAN);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005912 if (ret) {
5913 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005914 return ret;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005915 }
5916
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07005917 tapan->cp_regulators[CP_REG_BUCK] = tapan_codec_find_regulator(codec,
5918 WCD9XXX_SUPPLY_BUCK_NAME);
5919 tapan->cp_regulators[CP_REG_BHELPER] = tapan_codec_find_regulator(codec,
5920 "cdc-vdd-buckhelper");
5921
Bhalchandra Gajare7c739522013-06-20 15:31:02 -07005922 tapan->clsh_d.buck_mv = tapan_codec_get_buck_mv(codec);
5923 /*
5924 * If 1.8 volts is requested on the vdd_cp line, then
5925 * assume that S4 is in a dynamically switchable state
5926 * and can switch between 1.8 volts and 2.15 volts
5927 */
5928 if (tapan->clsh_d.buck_mv == WCD9XXX_CDC_BUCK_MV_1P8)
5929 tapan->clsh_d.is_dynamic_vdd_cp = true;
5930 wcd9xxx_clsh_init(&tapan->clsh_d, &tapan->resmgr);
5931
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07005932 if (TAPAN_IS_1_0(control->version))
5933 rco_clk_rate = TAPAN_MCLK_CLK_12P288MHZ;
5934 else
5935 rco_clk_rate = TAPAN_MCLK_CLK_9P6MHZ;
5936
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07005937 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec,
5938 tapan_enable_mbhc_micbias,
Bhalchandra Gajare16748932013-10-01 18:16:05 -07005939 &mbhc_cb, &cdc_intr_ids, rco_clk_rate,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005940 TAPAN_CDC_ZDET_SUPPORTED);
Simmi Pateriya95466b12013-05-09 20:08:46 +05305941
Simmi Pateriya0a44d842013-04-03 01:12:42 +05305942 if (ret) {
5943 pr_err("%s: mbhc init failed %d\n", __func__, ret);
5944 return ret;
5945 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005946
5947 tapan->codec = codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005948 for (i = 0; i < COMPANDER_MAX; i++) {
5949 tapan->comp_enabled[i] = 0;
5950 tapan->comp_fs[i] = COMPANDER_FS_48KHZ;
5951 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005952 tapan->intf_type = wcd9xxx_get_intf_type();
5953 tapan->aux_pga_cnt = 0;
5954 tapan->aux_l_gain = 0x1F;
5955 tapan->aux_r_gain = 0x1F;
Phani Kumar Uppalapati07420de2013-08-28 21:35:00 -07005956 tapan->ldo_h_users = 0;
5957 tapan->micb_2_users = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005958 tapan_update_reg_defaults(codec);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005959 tapan_update_reg_mclk_rate(wcd9xxx);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005960 tapan_codec_init_reg(codec);
5961 ret = tapan_handle_pdata(tapan);
5962 if (IS_ERR_VALUE(ret)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005963 dev_err(codec->dev, "%s: bad pdata\n", __func__);
5964 goto err_pdata;
5965 }
5966
5967 if (spkr_drv_wrnd > 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -07005968 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005969 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
5970 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07005971 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005972 }
5973
5974 ptr = kmalloc((sizeof(tapan_rx_chs) +
5975 sizeof(tapan_tx_chs)), GFP_KERNEL);
5976 if (!ptr) {
5977 pr_err("%s: no mem for slim chan ctl data\n", __func__);
5978 ret = -ENOMEM;
5979 goto err_nomem_slimch;
5980 }
5981
5982 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005983 snd_soc_dapm_new_controls(dapm, tapan_dapm_i2s_widgets,
5984 ARRAY_SIZE(tapan_dapm_i2s_widgets));
5985 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
5986 ARRAY_SIZE(audio_i2s_map));
5987 for (i = 0; i < ARRAY_SIZE(tapan_i2s_dai); i++)
5988 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005989 } else if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
5990 for (i = 0; i < NUM_CODEC_DAIS; i++) {
5991 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
5992 init_waitqueue_head(&tapan->dai[i].dai_wait);
5993 }
Damir Didjustod6aea992013-09-03 21:18:59 -07005994 tapan_init_slim_slave_cfg(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005995 }
5996
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005997 if (codec_ver == WCD9306) {
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005998 snd_soc_add_codec_controls(codec, tapan_9306_snd_controls,
5999 ARRAY_SIZE(tapan_9306_snd_controls));
6000 snd_soc_dapm_new_controls(dapm, tapan_9306_dapm_widgets,
6001 ARRAY_SIZE(tapan_9306_dapm_widgets));
6002 snd_soc_dapm_add_routes(dapm, wcd9306_map,
6003 ARRAY_SIZE(wcd9306_map));
6004 } else {
6005 snd_soc_dapm_add_routes(dapm, wcd9302_map,
6006 ARRAY_SIZE(wcd9302_map));
6007 }
6008
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006009 control->num_rx_port = TAPAN_RX_MAX;
6010 control->rx_chs = ptr;
6011 memcpy(control->rx_chs, tapan_rx_chs, sizeof(tapan_rx_chs));
6012 control->num_tx_port = TAPAN_TX_MAX;
6013 control->tx_chs = ptr + sizeof(tapan_rx_chs);
6014 memcpy(control->tx_chs, tapan_tx_chs, sizeof(tapan_tx_chs));
6015
6016 snd_soc_dapm_sync(dapm);
6017
6018 (void) tapan_setup_irqs(tapan);
6019
Bhalchandra Gajareea898742013-03-05 18:15:53 -08006020 atomic_set(&kp_tapan_priv, (unsigned long)tapan);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07006021 mutex_lock(&dapm->codec->mutex);
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07006022 if (codec_ver == WCD9306) {
6023 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
6024 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
6025 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
6026 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
6027 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
6028 }
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07006029 snd_soc_dapm_sync(dapm);
6030 mutex_unlock(&dapm->codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08006031
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006032 codec->ignore_pmdown_time = 1;
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006033
6034 if (ret)
6035 tapan_cleanup_irqs(tapan);
6036
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006037 return ret;
6038
Bhalchandra Gajareea898742013-03-05 18:15:53 -08006039err_pdata:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006040 kfree(ptr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08006041err_nomem_slimch:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006042 kfree(tapan);
6043 return ret;
6044}
6045
6046static int tapan_codec_remove(struct snd_soc_codec *codec)
6047{
6048 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07006049 int index = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006050
Joonwoo Park533b3682013-06-13 11:41:21 -07006051 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08006052 atomic_set(&kp_tapan_priv, 0);
6053
6054 if (spkr_drv_wrnd > 0)
6055 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
6056 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07006057 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006058
6059 tapan_cleanup_irqs(tapan);
6060
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006061 /* cleanup MBHC */
6062 wcd9xxx_mbhc_deinit(&tapan->mbhc);
6063 /* cleanup resmgr */
6064 wcd9xxx_resmgr_deinit(&tapan->resmgr);
6065
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07006066 for (index = 0; index < CP_REG_MAX; index++)
6067 tapan->cp_regulators[index] = NULL;
6068
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006069 kfree(tapan);
6070 return 0;
6071}
6072
6073static struct snd_soc_codec_driver soc_codec_dev_tapan = {
6074 .probe = tapan_codec_probe,
6075 .remove = tapan_codec_remove,
6076
6077 .read = tapan_read,
6078 .write = tapan_write,
6079
6080 .readable_register = tapan_readable,
6081 .volatile_register = tapan_volatile,
6082
6083 .reg_cache_size = TAPAN_CACHE_SIZE,
6084 .reg_cache_default = tapan_reset_reg_defaults,
6085 .reg_word_size = 1,
6086
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07006087 .controls = tapan_common_snd_controls,
6088 .num_controls = ARRAY_SIZE(tapan_common_snd_controls),
6089 .dapm_widgets = tapan_common_dapm_widgets,
6090 .num_dapm_widgets = ARRAY_SIZE(tapan_common_dapm_widgets),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006091 .dapm_routes = audio_map,
6092 .num_dapm_routes = ARRAY_SIZE(audio_map),
6093};
6094
6095#ifdef CONFIG_PM
6096static int tapan_suspend(struct device *dev)
6097{
6098 dev_dbg(dev, "%s: system suspend\n", __func__);
6099 return 0;
6100}
6101
6102static int tapan_resume(struct device *dev)
6103{
6104 struct platform_device *pdev = to_platform_device(dev);
6105 struct tapan_priv *tapan = platform_get_drvdata(pdev);
6106 dev_dbg(dev, "%s: system resume\n", __func__);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08006107 /* Notify */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006108 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, WCD9XXX_EVENT_POST_RESUME);
6109 return 0;
6110}
6111
6112static const struct dev_pm_ops tapan_pm_ops = {
6113 .suspend = tapan_suspend,
6114 .resume = tapan_resume,
6115};
6116#endif
6117
6118static int __devinit tapan_probe(struct platform_device *pdev)
6119{
6120 int ret = 0;
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07006121 bool is_wcd9306;
6122
6123 is_wcd9306 = tapan_check_wcd9306(&pdev->dev, false);
6124 if (is_wcd9306 < 0) {
6125 dev_info(&pdev->dev, "%s: cannot find codec type, default to 9306\n",
6126 __func__);
6127 is_wcd9306 = true;
6128 }
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07006129 codec_ver = is_wcd9306 ? WCD9306 : WCD9302;
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07006130
6131 if (!is_wcd9306) {
6132 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
6133 ret = snd_soc_register_codec(&pdev->dev,
6134 &soc_codec_dev_tapan,
6135 tapan9302_dai, ARRAY_SIZE(tapan9302_dai));
6136 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
6137 ret = snd_soc_register_codec(&pdev->dev,
6138 &soc_codec_dev_tapan,
6139 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
6140 } else {
6141 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
6142 ret = snd_soc_register_codec(&pdev->dev,
6143 &soc_codec_dev_tapan,
6144 tapan_dai, ARRAY_SIZE(tapan_dai));
6145 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
6146 ret = snd_soc_register_codec(&pdev->dev,
6147 &soc_codec_dev_tapan,
6148 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
6149 }
6150
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08006151 return ret;
6152}
6153static int __devexit tapan_remove(struct platform_device *pdev)
6154{
6155 snd_soc_unregister_codec(&pdev->dev);
6156 return 0;
6157}
6158static struct platform_driver tapan_codec_driver = {
6159 .probe = tapan_probe,
6160 .remove = tapan_remove,
6161 .driver = {
6162 .name = "tapan_codec",
6163 .owner = THIS_MODULE,
6164#ifdef CONFIG_PM
6165 .pm = &tapan_pm_ops,
6166#endif
6167 },
6168};
6169
6170static int __init tapan_codec_init(void)
6171{
6172 return platform_driver_register(&tapan_codec_driver);
6173}
6174
6175static void __exit tapan_codec_exit(void)
6176{
6177 platform_driver_unregister(&tapan_codec_driver);
6178}
6179
6180module_init(tapan_codec_init);
6181module_exit(tapan_codec_exit);
6182
6183MODULE_DESCRIPTION("Tapan codec driver");
6184MODULE_LICENSE("GPL v2");