blob: 7abc439101ce2c742de5e8d79de1111a943014e3 [file] [log] [blame]
Jordan Crouse3968cb42007-07-31 00:37:40 -07001/* Geode LX framebuffer driver
2 *
3 * Copyright (C) 2006-2007, Advanced Micro Devices,Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10
11#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/fb.h>
14#include <linux/uaccess.h>
15#include <linux/delay.h>
Andres Salomon32bf87e2008-04-28 02:14:53 -070016#include <asm/geode.h>
Jordan Crouse3968cb42007-07-31 00:37:40 -070017
18#include "lxfb.h"
19
20/* TODO
21 * Support panel scaling
22 * Add acceleration
23 * Add support for interlacing (TV out)
24 * Support compression
25 */
26
27/* This is the complete list of PLL frequencies that we can set -
28 * we will choose the closest match to the incoming clock.
29 * freq is the frequency of the dotclock * 1000 (for example,
30 * 24823 = 24.983 Mhz).
31 * pllval is the corresponding PLL value
32*/
33
34static const struct {
35 unsigned int pllval;
36 unsigned int freq;
37} pll_table[] = {
Jens Rottmann3888d462008-04-28 02:15:22 -070038 { 0x000131AC, 6231 },
39 { 0x0001215D, 6294 },
40 { 0x00011087, 6750 },
41 { 0x0001216C, 7081 },
42 { 0x0001218D, 7140 },
43 { 0x000110C9, 7800 },
44 { 0x00013147, 7875 },
45 { 0x000110A7, 8258 },
46 { 0x00012159, 8778 },
47 { 0x00014249, 8875 },
48 { 0x00010057, 9000 },
49 { 0x0001219A, 9472 },
50 { 0x00012158, 9792 },
51 { 0x00010045, 10000 },
52 { 0x00010089, 10791 },
53 { 0x000110E7, 11225 },
54 { 0x00012136, 11430 },
55 { 0x00013207, 12375 },
56 { 0x00012187, 12500 },
57 { 0x00014286, 14063 },
58 { 0x000110E5, 15016 },
59 { 0x00014214, 16250 },
60 { 0x00011105, 17045 },
61 { 0x000131E4, 18563 },
62 { 0x00013183, 18750 },
63 { 0x00014284, 19688 },
64 { 0x00011104, 20400 },
65 { 0x00016363, 23625 },
66 { 0x00015303, 24380 },
67 { 0x000031AC, 24923 },
68 { 0x0000215D, 25175 },
69 { 0x00001087, 27000 },
70 { 0x0000216C, 28322 },
71 { 0x0000218D, 28560 },
72 { 0x00010041, 29913 },
73 { 0x000010C9, 31200 },
74 { 0x00003147, 31500 },
75 { 0x000141A1, 32400 },
76 { 0x000010A7, 33032 },
77 { 0x00012182, 33375 },
78 { 0x000141B1, 33750 },
79 { 0x00002159, 35112 },
80 { 0x00004249, 35500 },
81 { 0x00000057, 36000 },
82 { 0x000141E1, 37125 },
83 { 0x0000219A, 37889 },
84 { 0x00002158, 39168 },
85 { 0x00000045, 40000 },
86 { 0x000131A1, 40500 },
87 { 0x00010061, 42301 },
88 { 0x00000089, 43163 },
89 { 0x00012151, 43875 },
90 { 0x000010E7, 44900 },
91 { 0x00002136, 45720 },
92 { 0x000152E1, 47250 },
93 { 0x00010071, 48000 },
94 { 0x00003207, 49500 },
95 { 0x00002187, 50000 },
96 { 0x00014291, 50625 },
97 { 0x00011101, 51188 },
98 { 0x00017481, 54563 },
99 { 0x00004286, 56250 },
100 { 0x00014170, 57375 },
101 { 0x00016210, 58500 },
102 { 0x000010E5, 60065 },
103 { 0x00013140, 62796 },
104 { 0x00004214, 65000 },
105 { 0x00016250, 65250 },
106 { 0x00001105, 68179 },
107 { 0x000141C0, 69600 },
108 { 0x00015220, 70160 },
109 { 0x00010050, 72000 },
110 { 0x000031E4, 74250 },
111 { 0x00003183, 75000 },
112 { 0x00004284, 78750 },
113 { 0x00012130, 80052 },
114 { 0x00001104, 81600 },
115 { 0x00006363, 94500 },
116 { 0x00005303, 97520 },
Jordan Crouse3968cb42007-07-31 00:37:40 -0700117 { 0x00002183, 100187 },
118 { 0x00002122, 101420 },
119 { 0x00001081, 108000 },
120 { 0x00006201, 113310 },
121 { 0x00000041, 119650 },
122 { 0x000041A1, 129600 },
123 { 0x00002182, 133500 },
124 { 0x000041B1, 135000 },
125 { 0x00000051, 144000 },
126 { 0x000041E1, 148500 },
127 { 0x000062D1, 157500 },
128 { 0x000031A1, 162000 },
129 { 0x00000061, 169203 },
130 { 0x00004231, 172800 },
131 { 0x00002151, 175500 },
132 { 0x000052E1, 189000 },
133 { 0x00000071, 192000 },
134 { 0x00003201, 198000 },
135 { 0x00004291, 202500 },
136 { 0x00001101, 204750 },
137 { 0x00007481, 218250 },
138 { 0x00004170, 229500 },
139 { 0x00006210, 234000 },
140 { 0x00003140, 251182 },
141 { 0x00006250, 261000 },
142 { 0x000041C0, 278400 },
143 { 0x00005220, 280640 },
144 { 0x00000050, 288000 },
145 { 0x000041E0, 297000 },
146 { 0x00002130, 320207 }
147};
148
149
150static void lx_set_dotpll(u32 pllval)
151{
152 u32 dotpll_lo, dotpll_hi;
153 int i;
154
Andres Salomon32bf87e2008-04-28 02:14:53 -0700155 rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700156
Andres Salomonaec40532008-04-28 02:15:26 -0700157 if ((dotpll_lo & MSR_GLCP_DOTPLL_LOCK) && (dotpll_hi == pllval))
Jordan Crouse3968cb42007-07-31 00:37:40 -0700158 return;
159
160 dotpll_hi = pllval;
Andres Salomonaec40532008-04-28 02:15:26 -0700161 dotpll_lo &= ~(MSR_GLCP_DOTPLL_BYPASS | MSR_GLCP_DOTPLL_HALFPIX);
162 dotpll_lo |= MSR_GLCP_DOTPLL_DOTRESET;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700163
Andres Salomon32bf87e2008-04-28 02:14:53 -0700164 wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700165
166 /* Wait 100us for the PLL to lock */
167
168 udelay(100);
169
170 /* Now, loop for the lock bit */
171
172 for (i = 0; i < 1000; i++) {
Andres Salomon32bf87e2008-04-28 02:14:53 -0700173 rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
Andres Salomonaec40532008-04-28 02:15:26 -0700174 if (dotpll_lo & MSR_GLCP_DOTPLL_LOCK)
Jordan Crouse3968cb42007-07-31 00:37:40 -0700175 break;
176 }
177
178 /* Clear the reset bit */
179
Andres Salomonaec40532008-04-28 02:15:26 -0700180 dotpll_lo &= ~MSR_GLCP_DOTPLL_DOTRESET;
Andres Salomon32bf87e2008-04-28 02:14:53 -0700181 wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700182}
183
184/* Set the clock based on the frequency specified by the current mode */
185
186static void lx_set_clock(struct fb_info *info)
187{
188 unsigned int diff, min, best = 0;
189 unsigned int freq, i;
190
Jens Rottmann3888d462008-04-28 02:15:22 -0700191 freq = (unsigned int) (1000000000 / info->var.pixclock);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700192
193 min = abs(pll_table[0].freq - freq);
194
195 for (i = 0; i < ARRAY_SIZE(pll_table); i++) {
196 diff = abs(pll_table[i].freq - freq);
197 if (diff < min) {
198 min = diff;
199 best = i;
200 }
201 }
202
Jens Rottmann3888d462008-04-28 02:15:22 -0700203 lx_set_dotpll(pll_table[best].pllval & 0x00017FFF);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700204}
205
206static void lx_graphics_disable(struct fb_info *info)
207{
208 struct lxfb_par *par = info->par;
209 unsigned int val, gcfg;
210
211 /* Note: This assumes that the video is in a quitet state */
212
Andres Salomonf5c90e82008-04-28 02:15:24 -0700213 write_vp(par, VP_A1T, 0);
214 write_vp(par, VP_A2T, 0);
215 write_vp(par, VP_A3T, 0);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700216
217 /* Turn off the VGA and video enable */
Andres Salomonf5c90e82008-04-28 02:15:24 -0700218 val = read_dc(par, DC_GENERAL_CFG) & ~(DC_GENERAL_CFG_VGAE |
219 DC_GENERAL_CFG_VIDE);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700220
Andres Salomon92863612008-04-28 02:15:24 -0700221 write_dc(par, DC_GENERAL_CFG, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700222
Andres Salomonf5c90e82008-04-28 02:15:24 -0700223 val = read_vp(par, VP_VCFG) & ~VP_VCFG_VID_EN;
224 write_vp(par, VP_VCFG, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700225
Andres Salomonf5c90e82008-04-28 02:15:24 -0700226 write_dc(par, DC_IRQ, DC_IRQ_MASK | DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK |
227 DC_IRQ_STATUS | DC_IRQ_VIP_VSYNC_IRQ_STATUS);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700228
Andres Salomonf5c90e82008-04-28 02:15:24 -0700229 val = read_dc(par, DC_GENLK_CTL) & ~DC_GENLK_CTL_GENLK_EN;
230 write_dc(par, DC_GENLK_CTL, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700231
Andres Salomonf5c90e82008-04-28 02:15:24 -0700232 val = read_dc(par, DC_CLR_KEY);
233 write_dc(par, DC_CLR_KEY, val & ~DC_CLR_KEY_CLR_KEY_EN);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700234
Andres Salomonf694e532008-04-28 02:15:27 -0700235 /* turn off the panel */
236 write_fp(par, FP_PM, read_fp(par, FP_PM) & ~FP_PM_P);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700237
Andres Salomonf5c90e82008-04-28 02:15:24 -0700238 val = read_vp(par, VP_MISC) | VP_MISC_DACPWRDN;
239 write_vp(par, VP_MISC, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700240
241 /* Turn off the display */
242
Andres Salomonf5c90e82008-04-28 02:15:24 -0700243 val = read_vp(par, VP_DCFG);
244 write_vp(par, VP_DCFG, val & ~(VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
245 VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN));
Jordan Crouse3968cb42007-07-31 00:37:40 -0700246
Andres Salomon92863612008-04-28 02:15:24 -0700247 gcfg = read_dc(par, DC_GENERAL_CFG);
Andres Salomonf5c90e82008-04-28 02:15:24 -0700248 gcfg &= ~(DC_GENERAL_CFG_CMPE | DC_GENERAL_CFG_DECE);
Andres Salomon92863612008-04-28 02:15:24 -0700249 write_dc(par, DC_GENERAL_CFG, gcfg);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700250
251 /* Turn off the TGEN */
Andres Salomon92863612008-04-28 02:15:24 -0700252 val = read_dc(par, DC_DISPLAY_CFG);
Andres Salomonf5c90e82008-04-28 02:15:24 -0700253 val &= ~DC_DISPLAY_CFG_TGEN;
Andres Salomon92863612008-04-28 02:15:24 -0700254 write_dc(par, DC_DISPLAY_CFG, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700255
256 /* Wait 1000 usecs to ensure that the TGEN is clear */
257 udelay(1000);
258
259 /* Turn off the FIFO loader */
260
Andres Salomonf5c90e82008-04-28 02:15:24 -0700261 gcfg &= ~DC_GENERAL_CFG_DFLE;
Andres Salomon92863612008-04-28 02:15:24 -0700262 write_dc(par, DC_GENERAL_CFG, gcfg);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700263
264 /* Lastly, wait for the GP to go idle */
265
266 do {
Andres Salomon92863612008-04-28 02:15:24 -0700267 val = read_gp(par, GP_BLT_STATUS);
Andres Salomonf5c90e82008-04-28 02:15:24 -0700268 } while ((val & GP_BLT_STATUS_PB) || !(val & GP_BLT_STATUS_CE));
Jordan Crouse3968cb42007-07-31 00:37:40 -0700269}
270
271static void lx_graphics_enable(struct fb_info *info)
272{
273 struct lxfb_par *par = info->par;
274 u32 temp, config;
275
276 /* Set the video request register */
Andres Salomonf5c90e82008-04-28 02:15:24 -0700277 write_vp(par, VP_VRR, 0);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700278
279 /* Set up the polarities */
280
Andres Salomonf5c90e82008-04-28 02:15:24 -0700281 config = read_vp(par, VP_DCFG);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700282
Andres Salomonf5c90e82008-04-28 02:15:24 -0700283 config &= ~(VP_DCFG_CRT_SYNC_SKW | VP_DCFG_PWR_SEQ_DELAY |
284 VP_DCFG_CRT_HSYNC_POL | VP_DCFG_CRT_VSYNC_POL);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700285
Andres Salomonf5c90e82008-04-28 02:15:24 -0700286 config |= (VP_DCFG_CRT_SYNC_SKW_DEFAULT | VP_DCFG_PWR_SEQ_DELAY_DEFAULT
287 | VP_DCFG_GV_GAM);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700288
289 if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700290 config |= VP_DCFG_CRT_HSYNC_POL;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700291
292 if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700293 config |= VP_DCFG_CRT_VSYNC_POL;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700294
295 if (par->output & OUTPUT_PANEL) {
296 u32 msrlo, msrhi;
297
Andres Salomonf5c90e82008-04-28 02:15:24 -0700298 write_fp(par, FP_PT1, 0);
299 write_fp(par, FP_PT2, FP_PT2_SCRC);
300 write_fp(par, FP_DFC, FP_DFC_BC);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700301
Andres Salomonaec40532008-04-28 02:15:26 -0700302 msrlo = MSR_LX_MSR_PADSEL_TFT_SEL_LOW;
303 msrhi = MSR_LX_MSR_PADSEL_TFT_SEL_HIGH;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700304
Andres Salomon32bf87e2008-04-28 02:14:53 -0700305 wrmsr(MSR_LX_MSR_PADSEL, msrlo, msrhi);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700306 }
307
308 if (par->output & OUTPUT_CRT) {
Andres Salomonf5c90e82008-04-28 02:15:24 -0700309 config |= VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
310 VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700311 }
312
Andres Salomonf5c90e82008-04-28 02:15:24 -0700313 write_vp(par, VP_DCFG, config);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700314
315 /* Turn the CRT dacs back on */
316
317 if (par->output & OUTPUT_CRT) {
Andres Salomonf5c90e82008-04-28 02:15:24 -0700318 temp = read_vp(par, VP_MISC);
319 temp &= ~(VP_MISC_DACPWRDN | VP_MISC_APWRDN);
320 write_vp(par, VP_MISC, temp);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700321 }
322
323 /* Turn the panel on (if it isn't already) */
Andres Salomonf694e532008-04-28 02:15:27 -0700324 if (par->output & OUTPUT_PANEL)
325 write_fp(par, FP_PM, read_fp(par, FP_PM) | FP_PM_P);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700326}
327
328unsigned int lx_framebuffer_size(void)
329{
330 unsigned int val;
331
332 /* The frame buffer size is reported by a VSM in VSA II */
333 /* Virtual Register Class = 0x02 */
334 /* VG_MEM_SIZE (1MB units) = 0x00 */
335
336 outw(0xFC53, 0xAC1C);
337 outw(0x0200, 0xAC1C);
338
339 val = (unsigned int)(inw(0xAC1E)) & 0xFE;
340 return (val << 20);
341}
342
343void lx_set_mode(struct fb_info *info)
344{
345 struct lxfb_par *par = info->par;
346 u64 msrval;
347
348 unsigned int max, dv, val, size;
349
350 unsigned int gcfg, dcfg;
351 int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
352 int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
353
354 /* Unlock the DC registers */
Andres Salomonf5c90e82008-04-28 02:15:24 -0700355 write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700356
357 lx_graphics_disable(info);
358
359 lx_set_clock(info);
360
361 /* Set output mode */
362
Andres Salomon32bf87e2008-04-28 02:14:53 -0700363 rdmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
Andres Salomonaec40532008-04-28 02:15:26 -0700364 msrval &= ~MSR_LX_GLD_MSR_CONFIG_FMT;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700365
366 if (par->output & OUTPUT_PANEL) {
Andres Salomonaec40532008-04-28 02:15:26 -0700367 msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_FP;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700368
369 if (par->output & OUTPUT_CRT)
Andres Salomonaec40532008-04-28 02:15:26 -0700370 msrval |= MSR_LX_GLD_MSR_CONFIG_FPC;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700371 else
Andres Salomonaec40532008-04-28 02:15:26 -0700372 msrval &= ~MSR_LX_GLD_MSR_CONFIG_FPC;
373 } else
374 msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_CRT;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700375
Andres Salomon32bf87e2008-04-28 02:14:53 -0700376 wrmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700377
378 /* Clear the various buffers */
379 /* FIXME: Adjust for panning here */
380
Andres Salomonf5c90e82008-04-28 02:15:24 -0700381 write_dc(par, DC_FB_ST_OFFSET, 0);
382 write_dc(par, DC_CB_ST_OFFSET, 0);
383 write_dc(par, DC_CURS_ST_OFFSET, 0);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700384
385 /* FIXME: Add support for interlacing */
386 /* FIXME: Add support for scaling */
387
Andres Salomonf5c90e82008-04-28 02:15:24 -0700388 val = read_dc(par, DC_GENLK_CTL);
389 val &= ~(DC_GENLK_CTL_ALPHA_FLICK_EN | DC_GENLK_CTL_FLICK_EN |
390 DC_GENLK_CTL_FLICK_SEL_MASK);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700391
392 /* Default scaling params */
393
Andres Salomon92863612008-04-28 02:15:24 -0700394 write_dc(par, DC_GFX_SCALE, (0x4000 << 16) | 0x4000);
395 write_dc(par, DC_IRQ_FILT_CTL, 0);
Andres Salomonf5c90e82008-04-28 02:15:24 -0700396 write_dc(par, DC_GENLK_CTL, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700397
398 /* FIXME: Support compression */
399
400 if (info->fix.line_length > 4096)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700401 dv = DC_DV_CTL_DV_LINE_SIZE_8K;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700402 else if (info->fix.line_length > 2048)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700403 dv = DC_DV_CTL_DV_LINE_SIZE_4K;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700404 else if (info->fix.line_length > 1024)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700405 dv = DC_DV_CTL_DV_LINE_SIZE_2K;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700406 else
Andres Salomonf5c90e82008-04-28 02:15:24 -0700407 dv = DC_DV_CTL_DV_LINE_SIZE_1K;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700408
409 max = info->fix.line_length * info->var.yres;
410 max = (max + 0x3FF) & 0xFFFFFC00;
411
Andres Salomonf5c90e82008-04-28 02:15:24 -0700412 write_dc(par, DC_DV_TOP, max | DC_DV_TOP_DV_TOP_EN);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700413
Andres Salomonf5c90e82008-04-28 02:15:24 -0700414 val = read_dc(par, DC_DV_CTL) & ~DC_DV_CTL_DV_LINE_SIZE;
Andres Salomon92863612008-04-28 02:15:24 -0700415 write_dc(par, DC_DV_CTL, val | dv);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700416
417 size = info->var.xres * (info->var.bits_per_pixel >> 3);
418
Andres Salomonf5c90e82008-04-28 02:15:24 -0700419 write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);
Andres Salomon92863612008-04-28 02:15:24 -0700420 write_dc(par, DC_LINE_SIZE, (size + 7) >> 3);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700421
422 /* Set default watermark values */
423
Andres Salomon32bf87e2008-04-28 02:14:53 -0700424 rdmsrl(MSR_LX_SPARE_MSR, msrval);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700425
Andres Salomonaec40532008-04-28 02:15:26 -0700426 msrval &= ~(MSR_LX_SPARE_MSR_DIS_CFIFO_HGO
427 | MSR_LX_SPARE_MSR_VFIFO_ARB_SEL
428 | MSR_LX_SPARE_MSR_LOAD_WM_LPEN_M
429 | MSR_LX_SPARE_MSR_WM_LPEN_OVRD);
430 msrval |= MSR_LX_SPARE_MSR_DIS_VIFO_WM |
431 MSR_LX_SPARE_MSR_DIS_INIT_V_PRI;
Andres Salomon32bf87e2008-04-28 02:14:53 -0700432 wrmsrl(MSR_LX_SPARE_MSR, msrval);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700433
Andres Salomonf5c90e82008-04-28 02:15:24 -0700434 gcfg = DC_GENERAL_CFG_DFLE; /* Display fifo enable */
435 gcfg |= (0x6 << DC_GENERAL_CFG_DFHPSL_SHIFT) | /* default priority */
436 (0xb << DC_GENERAL_CFG_DFHPEL_SHIFT);
437 gcfg |= DC_GENERAL_CFG_FDTY; /* Set the frame dirty mode */
Jordan Crouse3968cb42007-07-31 00:37:40 -0700438
Andres Salomonf5c90e82008-04-28 02:15:24 -0700439 dcfg = DC_DISPLAY_CFG_VDEN; /* Enable video data */
440 dcfg |= DC_DISPLAY_CFG_GDEN; /* Enable graphics */
441 dcfg |= DC_DISPLAY_CFG_TGEN; /* Turn on the timing generator */
442 dcfg |= DC_DISPLAY_CFG_TRUP; /* Update timings immediately */
443 dcfg |= DC_DISPLAY_CFG_PALB; /* Palette bypass in > 8 bpp modes */
444 dcfg |= DC_DISPLAY_CFG_VISL;
445 dcfg |= DC_DISPLAY_CFG_DCEN; /* Always center the display */
Jordan Crouse3968cb42007-07-31 00:37:40 -0700446
447 /* Set the current BPP mode */
448
449 switch (info->var.bits_per_pixel) {
450 case 8:
Andres Salomonf5c90e82008-04-28 02:15:24 -0700451 dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700452 break;
453
454 case 16:
Andres Salomonf5c90e82008-04-28 02:15:24 -0700455 dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700456 break;
457
458 case 32:
459 case 24:
Andres Salomonf5c90e82008-04-28 02:15:24 -0700460 dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700461 break;
462 }
463
464 /* Now - set up the timings */
465
466 hactive = info->var.xres;
467 hblankstart = hactive;
468 hsyncstart = hblankstart + info->var.right_margin;
469 hsyncend = hsyncstart + info->var.hsync_len;
470 hblankend = hsyncend + info->var.left_margin;
471 htotal = hblankend;
472
473 vactive = info->var.yres;
474 vblankstart = vactive;
475 vsyncstart = vblankstart + info->var.lower_margin;
476 vsyncend = vsyncstart + info->var.vsync_len;
477 vblankend = vsyncend + info->var.upper_margin;
478 vtotal = vblankend;
479
Andres Salomon92863612008-04-28 02:15:24 -0700480 write_dc(par, DC_H_ACTIVE_TIMING, (hactive - 1) | ((htotal - 1) << 16));
481 write_dc(par, DC_H_BLANK_TIMING,
482 (hblankstart - 1) | ((hblankend - 1) << 16));
483 write_dc(par, DC_H_SYNC_TIMING,
484 (hsyncstart - 1) | ((hsyncend - 1) << 16));
Jordan Crouse3968cb42007-07-31 00:37:40 -0700485
Andres Salomon92863612008-04-28 02:15:24 -0700486 write_dc(par, DC_V_ACTIVE_TIMING, (vactive - 1) | ((vtotal - 1) << 16));
487 write_dc(par, DC_V_BLANK_TIMING,
488 (vblankstart - 1) | ((vblankend - 1) << 16));
489 write_dc(par, DC_V_SYNC_TIMING,
490 (vsyncstart - 1) | ((vsyncend - 1) << 16));
Jordan Crouse3968cb42007-07-31 00:37:40 -0700491
Andres Salomon92863612008-04-28 02:15:24 -0700492 write_dc(par, DC_FB_ACTIVE,
493 (info->var.xres - 1) << 16 | (info->var.yres - 1));
Jordan Crouse3968cb42007-07-31 00:37:40 -0700494
495 /* And re-enable the graphics output */
496 lx_graphics_enable(info);
497
498 /* Write the two main configuration registers */
Andres Salomon92863612008-04-28 02:15:24 -0700499 write_dc(par, DC_DISPLAY_CFG, dcfg);
500 write_dc(par, DC_ARB_CFG, 0);
501 write_dc(par, DC_GENERAL_CFG, gcfg);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700502
503 /* Lock the DC registers */
Andres Salomonf5c90e82008-04-28 02:15:24 -0700504 write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700505}
506
507void lx_set_palette_reg(struct fb_info *info, unsigned regno,
508 unsigned red, unsigned green, unsigned blue)
509{
510 struct lxfb_par *par = info->par;
511 int val;
512
513 /* Hardware palette is in RGB 8-8-8 format. */
514
515 val = (red << 8) & 0xff0000;
516 val |= (green) & 0x00ff00;
517 val |= (blue >> 8) & 0x0000ff;
518
Andres Salomon92863612008-04-28 02:15:24 -0700519 write_dc(par, DC_PAL_ADDRESS, regno);
520 write_dc(par, DC_PAL_DATA, val);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700521}
522
523int lx_blank_display(struct fb_info *info, int blank_mode)
524{
525 struct lxfb_par *par = info->par;
526 u32 dcfg, fp_pm;
527 int blank, hsync, vsync;
528
529 /* CRT power saving modes. */
530 switch (blank_mode) {
531 case FB_BLANK_UNBLANK:
532 blank = 0; hsync = 1; vsync = 1;
533 break;
534 case FB_BLANK_NORMAL:
535 blank = 1; hsync = 1; vsync = 1;
536 break;
537 case FB_BLANK_VSYNC_SUSPEND:
538 blank = 1; hsync = 1; vsync = 0;
539 break;
540 case FB_BLANK_HSYNC_SUSPEND:
541 blank = 1; hsync = 0; vsync = 1;
542 break;
543 case FB_BLANK_POWERDOWN:
544 blank = 1; hsync = 0; vsync = 0;
545 break;
546 default:
547 return -EINVAL;
548 }
549
Andres Salomonf5c90e82008-04-28 02:15:24 -0700550 dcfg = read_vp(par, VP_DCFG);
551 dcfg &= ~(VP_DCFG_DAC_BL_EN | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700552 if (!blank)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700553 dcfg |= VP_DCFG_DAC_BL_EN;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700554 if (hsync)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700555 dcfg |= VP_DCFG_HSYNC_EN;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700556 if (vsync)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700557 dcfg |= VP_DCFG_VSYNC_EN;
558 write_vp(par, VP_DCFG, dcfg);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700559
560 /* Power on/off flat panel */
561
562 if (par->output & OUTPUT_PANEL) {
Andres Salomonf5c90e82008-04-28 02:15:24 -0700563 fp_pm = read_fp(par, FP_PM);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700564 if (blank_mode == FB_BLANK_POWERDOWN)
Andres Salomonf5c90e82008-04-28 02:15:24 -0700565 fp_pm &= ~FP_PM_P;
Jordan Crouse3968cb42007-07-31 00:37:40 -0700566 else
Andres Salomonf5c90e82008-04-28 02:15:24 -0700567 fp_pm |= FP_PM_P;
568 write_fp(par, FP_PM, fp_pm);
Jordan Crouse3968cb42007-07-31 00:37:40 -0700569 }
570
571 return 0;
572}
Andres Salomonf694e532008-04-28 02:15:27 -0700573
574#ifdef CONFIG_PM
575
576static void lx_save_regs(struct lxfb_par *par)
577{
578 uint32_t filt;
579 int i;
580
581 /* wait for the BLT engine to stop being busy */
582 do {
583 i = read_gp(par, GP_BLT_STATUS);
584 } while ((i & GP_BLT_STATUS_PB) || !(i & GP_BLT_STATUS_CE));
585
586 /* save MSRs */
587 rdmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
588 rdmsrl(MSR_GLCP_DOTPLL, par->msr.dotpll);
589 rdmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
590 rdmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
591
592 write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
593
594 /* save registers */
595 memcpy(par->gp, par->gp_regs, sizeof(par->gp));
596 memcpy(par->dc, par->dc_regs, sizeof(par->dc));
597 memcpy(par->vp, par->vp_regs, sizeof(par->vp));
598 memcpy(par->fp, par->vp_regs + VP_FP_START, sizeof(par->fp));
599
600 /* save the palette */
601 write_dc(par, DC_PAL_ADDRESS, 0);
602 for (i = 0; i < ARRAY_SIZE(par->pal); i++)
603 par->pal[i] = read_dc(par, DC_PAL_DATA);
604
605 /* save the horizontal filter coefficients */
606 filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
607 for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
608 write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
609 par->hcoeff[i] = read_dc(par, DC_FILT_COEFF1);
610 par->hcoeff[i + 1] = read_dc(par, DC_FILT_COEFF2);
611 }
612
613 /* save the vertical filter coefficients */
614 filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
615 for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
616 write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
617 par->vcoeff[i] = read_dc(par, DC_FILT_COEFF1);
618 }
619
620 /* save video coeff ram */
621 memcpy(par->vp_coeff, par->vp_regs + VP_VCR, sizeof(par->vp_coeff));
622}
623
624static void lx_restore_gfx_proc(struct lxfb_par *par)
625{
626 int i;
627
628 /* a bunch of registers require GP_RASTER_MODE to be set first */
629 write_gp(par, GP_RASTER_MODE, par->gp[GP_RASTER_MODE]);
630
631 for (i = 0; i < ARRAY_SIZE(par->gp); i++) {
632 switch (i) {
633 case GP_RASTER_MODE:
634 case GP_VECTOR_MODE:
635 case GP_BLT_MODE:
636 case GP_BLT_STATUS:
637 case GP_HST_SRC:
638 /* FIXME: restore LUT data */
639 case GP_LUT_INDEX:
640 case GP_LUT_DATA:
641 /* don't restore these registers */
642 break;
643
644 default:
645 write_gp(par, i, par->gp[i]);
646 }
647 }
648}
649
650static void lx_restore_display_ctlr(struct lxfb_par *par)
651{
652 uint32_t filt;
653 int i;
654
655 wrmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
656
657 for (i = 0; i < ARRAY_SIZE(par->dc); i++) {
658 switch (i) {
659 case DC_UNLOCK:
660 /* unlock the DC; runs first */
661 write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
662 break;
663
664 case DC_GENERAL_CFG:
665 case DC_DISPLAY_CFG:
666 /* disable all while restoring */
667 write_dc(par, i, 0);
668 break;
669
670 case DC_DV_CTL:
671 /* set all ram to dirty */
672 write_dc(par, i, par->dc[i] | DC_DV_CTL_CLEAR_DV_RAM);
673
674 case DC_RSVD_1:
675 case DC_RSVD_2:
676 case DC_RSVD_3:
677 case DC_LINE_CNT:
678 case DC_PAL_ADDRESS:
679 case DC_PAL_DATA:
680 case DC_DFIFO_DIAG:
681 case DC_CFIFO_DIAG:
682 case DC_FILT_COEFF1:
683 case DC_FILT_COEFF2:
684 case DC_RSVD_4:
685 case DC_RSVD_5:
686 /* don't restore these registers */
687 break;
688
689 default:
690 write_dc(par, i, par->dc[i]);
691 }
692 }
693
694 /* restore the palette */
695 write_dc(par, DC_PAL_ADDRESS, 0);
696 for (i = 0; i < ARRAY_SIZE(par->pal); i++)
697 write_dc(par, DC_PAL_DATA, par->pal[i]);
698
699 /* restore the horizontal filter coefficients */
700 filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
701 for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
702 write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
703 write_dc(par, DC_FILT_COEFF1, par->hcoeff[i]);
704 write_dc(par, DC_FILT_COEFF2, par->hcoeff[i + 1]);
705 }
706
707 /* restore the vertical filter coefficients */
708 filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
709 for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
710 write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
711 write_dc(par, DC_FILT_COEFF1, par->vcoeff[i]);
712 }
713}
714
715static void lx_restore_video_proc(struct lxfb_par *par)
716{
717 int i;
718
719 wrmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
720 wrmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
721
722 for (i = 0; i < ARRAY_SIZE(par->vp); i++) {
723 switch (i) {
724 case VP_VCFG:
725 case VP_DCFG:
726 case VP_PAR:
727 case VP_PDR:
728 case VP_CCS:
729 case VP_RSVD_0:
730 /* case VP_VDC: */ /* why should this not be restored? */
731 case VP_RSVD_1:
732 case VP_CRC32:
733 /* don't restore these registers */
734 break;
735
736 default:
737 write_vp(par, i, par->vp[i]);
738 }
739 }
740
741 /* restore video coeff ram */
742 memcpy(par->vp_regs + VP_VCR, par->vp_coeff, sizeof(par->vp_coeff));
743}
744
745static void lx_restore_regs(struct lxfb_par *par)
746{
747 int i;
748
749 lx_set_dotpll((u32) (par->msr.dotpll >> 32));
750 lx_restore_gfx_proc(par);
751 lx_restore_display_ctlr(par);
752 lx_restore_video_proc(par);
753
754 /* Flat Panel */
755 for (i = 0; i < ARRAY_SIZE(par->fp); i++) {
756 switch (i) {
757 case FP_PM:
758 case FP_RSVD_0:
759 case FP_RSVD_1:
760 case FP_RSVD_2:
761 case FP_RSVD_3:
762 case FP_RSVD_4:
763 /* don't restore these registers */
764 break;
765
766 default:
767 write_fp(par, i, par->fp[i]);
768 }
769 }
770
771 /* control the panel */
772 if (par->fp[FP_PM] & FP_PM_P) {
773 /* power on the panel if not already power{ed,ing} on */
774 if (!(read_fp(par, FP_PM) &
775 (FP_PM_PANEL_ON|FP_PM_PANEL_PWR_UP)))
776 write_fp(par, FP_PM, par->fp[FP_PM]);
777 } else {
778 /* power down the panel if not already power{ed,ing} down */
779 if (!(read_fp(par, FP_PM) &
780 (FP_PM_PANEL_OFF|FP_PM_PANEL_PWR_DOWN)))
781 write_fp(par, FP_PM, par->fp[FP_PM]);
782 }
783
784 /* turn everything on */
785 write_vp(par, VP_VCFG, par->vp[VP_VCFG]);
786 write_vp(par, VP_DCFG, par->vp[VP_DCFG]);
787 write_dc(par, DC_DISPLAY_CFG, par->dc[DC_DISPLAY_CFG]);
788 /* do this last; it will enable the FIFO load */
789 write_dc(par, DC_GENERAL_CFG, par->dc[DC_GENERAL_CFG]);
790
791 /* lock the door behind us */
792 write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
793}
794
795int lx_powerdown(struct fb_info *info)
796{
797 struct lxfb_par *par = info->par;
798
799 if (par->powered_down)
800 return 0;
801
802 lx_save_regs(par);
803 lx_graphics_disable(info);
804
805 par->powered_down = 1;
806 return 0;
807}
808
809int lx_powerup(struct fb_info *info)
810{
811 struct lxfb_par *par = info->par;
812
813 if (!par->powered_down)
814 return 0;
815
816 lx_restore_regs(par);
817
818 par->powered_down = 0;
819 return 0;
820}
821
822#endif