Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | 3w-xxxx.h -- 3ware Storage Controller device driver for Linux. |
| 3 | |
| 4 | Written By: Adam Radford <linuxraid@amcc.com> |
| 5 | Modifications By: Joel Jacobson <linux@3ware.com> |
| 6 | Arnaldo Carvalho de Melo <acme@conectiva.com.br> |
| 7 | Brad Strand <linux@3ware.com> |
| 8 | |
| 9 | Copyright (C) 1999-2005 3ware Inc. |
| 10 | |
| 11 | Kernel compatiblity By: Andre Hedrick <andre@suse.com> |
| 12 | Non-Copyright (C) 2000 Andre Hedrick <andre@suse.com> |
| 13 | |
| 14 | This program is free software; you can redistribute it and/or modify |
| 15 | it under the terms of the GNU General Public License as published by |
| 16 | the Free Software Foundation; version 2 of the License. |
| 17 | |
| 18 | This program is distributed in the hope that it will be useful, |
| 19 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 21 | GNU General Public License for more details. |
| 22 | |
| 23 | NO WARRANTY |
| 24 | THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR |
| 25 | CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT |
| 26 | LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT, |
| 27 | MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is |
| 28 | solely responsible for determining the appropriateness of using and |
| 29 | distributing the Program and assumes all risks associated with its |
| 30 | exercise of rights under this Agreement, including but not limited to |
| 31 | the risks and costs of program errors, damage to or loss of data, |
| 32 | programs or equipment, and unavailability or interruption of operations. |
| 33 | |
| 34 | DISCLAIMER OF LIABILITY |
| 35 | NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY |
| 36 | DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
| 37 | DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND |
| 38 | ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR |
| 39 | TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE |
| 40 | USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED |
| 41 | HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES |
| 42 | |
| 43 | You should have received a copy of the GNU General Public License |
| 44 | along with this program; if not, write to the Free Software |
| 45 | Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 46 | |
| 47 | Bugs/Comments/Suggestions should be mailed to: |
| 48 | linuxraid@amcc.com |
| 49 | |
| 50 | For more information, goto: |
| 51 | http://www.amcc.com |
| 52 | */ |
| 53 | |
| 54 | #ifndef _3W_XXXX_H |
| 55 | #define _3W_XXXX_H |
| 56 | |
| 57 | #include <linux/version.h> |
| 58 | #include <linux/types.h> |
| 59 | |
| 60 | /* AEN strings */ |
| 61 | static char *tw_aen_string[] = { |
| 62 | [0x000] = "INFO: AEN queue empty", |
| 63 | [0x001] = "INFO: Soft reset occurred", |
| 64 | [0x002] = "ERROR: Unit degraded: Unit #", |
| 65 | [0x003] = "ERROR: Controller error", |
| 66 | [0x004] = "ERROR: Rebuild failed: Unit #", |
| 67 | [0x005] = "INFO: Rebuild complete: Unit #", |
| 68 | [0x006] = "ERROR: Incomplete unit detected: Unit #", |
| 69 | [0x007] = "INFO: Initialization complete: Unit #", |
| 70 | [0x008] = "WARNING: Unclean shutdown detected: Unit #", |
| 71 | [0x009] = "WARNING: ATA port timeout: Port #", |
| 72 | [0x00A] = "ERROR: Drive error: Port #", |
| 73 | [0x00B] = "INFO: Rebuild started: Unit #", |
| 74 | [0x00C] = "INFO: Initialization started: Unit #", |
| 75 | [0x00D] = "ERROR: Logical unit deleted: Unit #", |
| 76 | [0x00F] = "WARNING: SMART threshold exceeded: Port #", |
| 77 | [0x021] = "WARNING: ATA UDMA downgrade: Port #", |
| 78 | [0x021] = "WARNING: ATA UDMA upgrade: Port #", |
| 79 | [0x023] = "WARNING: Sector repair occurred: Port #", |
| 80 | [0x024] = "ERROR: SBUF integrity check failure", |
| 81 | [0x025] = "ERROR: Lost cached write: Port #", |
| 82 | [0x026] = "ERROR: Drive ECC error detected: Port #", |
| 83 | [0x027] = "ERROR: DCB checksum error: Port #", |
| 84 | [0x028] = "ERROR: DCB unsupported version: Port #", |
| 85 | [0x029] = "INFO: Verify started: Unit #", |
| 86 | [0x02A] = "ERROR: Verify failed: Port #", |
| 87 | [0x02B] = "INFO: Verify complete: Unit #", |
| 88 | [0x02C] = "WARNING: Overwrote bad sector during rebuild: Port #", |
| 89 | [0x02D] = "ERROR: Encountered bad sector during rebuild: Port #", |
| 90 | [0x02E] = "ERROR: Replacement drive is too small: Port #", |
| 91 | [0x02F] = "WARNING: Verify error: Unit not previously initialized: Unit #", |
| 92 | [0x030] = "ERROR: Drive not supported: Port #" |
| 93 | }; |
| 94 | |
| 95 | /* |
| 96 | Sense key lookup table |
| 97 | Format: ESDC/flags,SenseKey,AdditionalSenseCode,AdditionalSenseCodeQualifier |
| 98 | */ |
| 99 | static unsigned char tw_sense_table[][4] = |
| 100 | { |
| 101 | /* Codes for newer firmware */ |
| 102 | // ATA Error SCSI Error |
| 103 | {0x01, 0x03, 0x13, 0x00}, // Address mark not found Address mark not found for data field |
| 104 | {0x04, 0x0b, 0x00, 0x00}, // Aborted command Aborted command |
| 105 | {0x10, 0x0b, 0x14, 0x00}, // ID not found Recorded entity not found |
| 106 | {0x40, 0x03, 0x11, 0x00}, // Uncorrectable ECC error Unrecovered read error |
| 107 | {0x61, 0x04, 0x00, 0x00}, // Device fault Hardware error |
| 108 | {0x84, 0x0b, 0x47, 0x00}, // Data CRC error SCSI parity error |
| 109 | {0xd0, 0x0b, 0x00, 0x00}, // Device busy Aborted command |
| 110 | {0xd1, 0x0b, 0x00, 0x00}, // Device busy Aborted command |
| 111 | {0x37, 0x02, 0x04, 0x00}, // Unit offline Not ready |
| 112 | {0x09, 0x02, 0x04, 0x00}, // Unrecovered disk error Not ready |
| 113 | |
| 114 | /* Codes for older firmware */ |
| 115 | // 3ware Error SCSI Error |
| 116 | {0x51, 0x0b, 0x00, 0x00} // Unspecified Aborted command |
| 117 | }; |
| 118 | |
| 119 | /* Control register bit definitions */ |
| 120 | #define TW_CONTROL_CLEAR_HOST_INTERRUPT 0x00080000 |
| 121 | #define TW_CONTROL_CLEAR_ATTENTION_INTERRUPT 0x00040000 |
| 122 | #define TW_CONTROL_MASK_COMMAND_INTERRUPT 0x00020000 |
| 123 | #define TW_CONTROL_MASK_RESPONSE_INTERRUPT 0x00010000 |
| 124 | #define TW_CONTROL_UNMASK_COMMAND_INTERRUPT 0x00008000 |
| 125 | #define TW_CONTROL_UNMASK_RESPONSE_INTERRUPT 0x00004000 |
| 126 | #define TW_CONTROL_CLEAR_ERROR_STATUS 0x00000200 |
| 127 | #define TW_CONTROL_ISSUE_SOFT_RESET 0x00000100 |
| 128 | #define TW_CONTROL_ENABLE_INTERRUPTS 0x00000080 |
| 129 | #define TW_CONTROL_DISABLE_INTERRUPTS 0x00000040 |
| 130 | #define TW_CONTROL_ISSUE_HOST_INTERRUPT 0x00000020 |
| 131 | #define TW_CONTROL_CLEAR_PARITY_ERROR 0x00800000 |
| 132 | #define TW_CONTROL_CLEAR_QUEUE_ERROR 0x00400000 |
| 133 | #define TW_CONTROL_CLEAR_PCI_ABORT 0x00100000 |
| 134 | #define TW_CONTROL_CLEAR_SBUF_WRITE_ERROR 0x00000008 |
| 135 | |
| 136 | /* Status register bit definitions */ |
| 137 | #define TW_STATUS_MAJOR_VERSION_MASK 0xF0000000 |
| 138 | #define TW_STATUS_MINOR_VERSION_MASK 0x0F000000 |
| 139 | #define TW_STATUS_PCI_PARITY_ERROR 0x00800000 |
| 140 | #define TW_STATUS_QUEUE_ERROR 0x00400000 |
| 141 | #define TW_STATUS_MICROCONTROLLER_ERROR 0x00200000 |
| 142 | #define TW_STATUS_PCI_ABORT 0x00100000 |
| 143 | #define TW_STATUS_HOST_INTERRUPT 0x00080000 |
| 144 | #define TW_STATUS_ATTENTION_INTERRUPT 0x00040000 |
| 145 | #define TW_STATUS_COMMAND_INTERRUPT 0x00020000 |
| 146 | #define TW_STATUS_RESPONSE_INTERRUPT 0x00010000 |
| 147 | #define TW_STATUS_COMMAND_QUEUE_FULL 0x00008000 |
| 148 | #define TW_STATUS_RESPONSE_QUEUE_EMPTY 0x00004000 |
| 149 | #define TW_STATUS_MICROCONTROLLER_READY 0x00002000 |
| 150 | #define TW_STATUS_COMMAND_QUEUE_EMPTY 0x00001000 |
| 151 | #define TW_STATUS_ALL_INTERRUPTS 0x000F0000 |
| 152 | #define TW_STATUS_CLEARABLE_BITS 0x00D00000 |
| 153 | #define TW_STATUS_EXPECTED_BITS 0x00002000 |
| 154 | #define TW_STATUS_UNEXPECTED_BITS 0x00F00008 |
| 155 | #define TW_STATUS_SBUF_WRITE_ERROR 0x00000008 |
| 156 | #define TW_STATUS_VALID_INTERRUPT 0x00DF0008 |
| 157 | |
| 158 | /* RESPONSE QUEUE BIT DEFINITIONS */ |
| 159 | #define TW_RESPONSE_ID_MASK 0x00000FF0 |
| 160 | |
| 161 | /* PCI related defines */ |
| 162 | #define TW_IO_ADDRESS_RANGE 0x10 |
| 163 | #define TW_DEVICE_NAME "3ware Storage Controller" |
| 164 | #define TW_VENDOR_ID (0x13C1) /* 3ware */ |
| 165 | #define TW_DEVICE_ID (0x1000) /* Storage Controller */ |
| 166 | #define TW_DEVICE_ID2 (0x1001) /* 7000 series controller */ |
| 167 | #define TW_NUMDEVICES 2 |
| 168 | #define TW_PCI_CLEAR_PARITY_ERRORS 0xc100 |
| 169 | #define TW_PCI_CLEAR_PCI_ABORT 0x2000 |
| 170 | |
| 171 | /* Command packet opcodes */ |
| 172 | #define TW_OP_NOP 0x0 |
| 173 | #define TW_OP_INIT_CONNECTION 0x1 |
| 174 | #define TW_OP_READ 0x2 |
| 175 | #define TW_OP_WRITE 0x3 |
| 176 | #define TW_OP_VERIFY 0x4 |
| 177 | #define TW_OP_GET_PARAM 0x12 |
| 178 | #define TW_OP_SET_PARAM 0x13 |
| 179 | #define TW_OP_SECTOR_INFO 0x1a |
| 180 | #define TW_OP_AEN_LISTEN 0x1c |
| 181 | #define TW_OP_FLUSH_CACHE 0x0e |
| 182 | #define TW_CMD_PACKET 0x1d |
| 183 | #define TW_CMD_PACKET_WITH_DATA 0x1f |
| 184 | |
| 185 | /* Asynchronous Event Notification (AEN) Codes */ |
| 186 | #define TW_AEN_QUEUE_EMPTY 0x0000 |
| 187 | #define TW_AEN_SOFT_RESET 0x0001 |
| 188 | #define TW_AEN_DEGRADED_MIRROR 0x0002 |
| 189 | #define TW_AEN_CONTROLLER_ERROR 0x0003 |
| 190 | #define TW_AEN_REBUILD_FAIL 0x0004 |
| 191 | #define TW_AEN_REBUILD_DONE 0x0005 |
| 192 | #define TW_AEN_QUEUE_FULL 0x00ff |
| 193 | #define TW_AEN_TABLE_UNDEFINED 0x15 |
| 194 | #define TW_AEN_APORT_TIMEOUT 0x0009 |
| 195 | #define TW_AEN_DRIVE_ERROR 0x000A |
| 196 | #define TW_AEN_SMART_FAIL 0x000F |
| 197 | #define TW_AEN_SBUF_FAIL 0x0024 |
| 198 | |
| 199 | /* Phase defines */ |
| 200 | #define TW_PHASE_INITIAL 0 |
| 201 | #define TW_PHASE_SINGLE 1 |
| 202 | #define TW_PHASE_SGLIST 2 |
| 203 | |
| 204 | /* Misc defines */ |
| 205 | #define TW_ALIGNMENT_6000 64 /* 64 bytes */ |
| 206 | #define TW_ALIGNMENT_7000 4 /* 4 bytes */ |
| 207 | #define TW_MAX_UNITS 16 |
| 208 | #define TW_COMMAND_ALIGNMENT_MASK 0x1ff |
| 209 | #define TW_INIT_MESSAGE_CREDITS 0x100 |
| 210 | #define TW_INIT_COMMAND_PACKET_SIZE 0x3 |
| 211 | #define TW_POLL_MAX_RETRIES 20000 |
| 212 | #define TW_MAX_SGL_LENGTH 62 |
| 213 | #define TW_ATA_PASS_SGL_MAX 60 |
| 214 | #define TW_Q_LENGTH 256 |
| 215 | #define TW_Q_START 0 |
| 216 | #define TW_MAX_SLOT 32 |
| 217 | #define TW_MAX_PCI_BUSES 255 |
| 218 | #define TW_MAX_RESET_TRIES 3 |
| 219 | #define TW_UNIT_INFORMATION_TABLE_BASE 0x300 |
| 220 | #define TW_MAX_CMDS_PER_LUN 254 /* 254 for io, 1 for |
| 221 | chrdev ioctl, one for |
| 222 | internal aen post */ |
| 223 | #define TW_BLOCK_SIZE 0x200 /* 512-byte blocks */ |
| 224 | #define TW_IOCTL 0x80 |
| 225 | #define TW_UNIT_ONLINE 1 |
| 226 | #define TW_IN_INTR 1 |
| 227 | #define TW_IN_RESET 2 |
| 228 | #define TW_IN_CHRDEV_IOCTL 3 |
| 229 | #define TW_MAX_SECTORS 256 |
| 230 | #define TW_MAX_IOCTL_SECTORS 512 |
| 231 | #define TW_AEN_WAIT_TIME 1000 |
| 232 | #define TW_IOCTL_WAIT_TIME (1 * HZ) /* 1 second */ |
| 233 | #define TW_ISR_DONT_COMPLETE 2 |
| 234 | #define TW_ISR_DONT_RESULT 3 |
| 235 | #define TW_IOCTL_TIMEOUT 25 /* 25 seconds */ |
| 236 | #define TW_IOCTL_CHRDEV_TIMEOUT 60 /* 60 seconds */ |
| 237 | #define TW_IOCTL_CHRDEV_FREE -1 |
| 238 | #define TW_DMA_MASK DMA_32BIT_MASK |
| 239 | #define TW_MAX_CDB_LEN 16 |
| 240 | |
| 241 | /* Bitmask macros to eliminate bitfields */ |
| 242 | |
| 243 | /* opcode: 5, sgloffset: 3 */ |
| 244 | #define TW_OPSGL_IN(x,y) ((x << 5) | (y & 0x1f)) |
| 245 | #define TW_SGL_OUT(x) ((x >> 5) & 0x7) |
| 246 | |
| 247 | /* reserved_1: 4, response_id: 8, reserved_2: 20 */ |
| 248 | #define TW_RESID_OUT(x) ((x >> 4) & 0xff) |
| 249 | |
| 250 | /* unit: 4, host_id: 4 */ |
| 251 | #define TW_UNITHOST_IN(x,y) ((x << 4) | ( y & 0xf)) |
| 252 | #define TW_UNIT_OUT(x) (x & 0xf) |
| 253 | |
| 254 | /* Macros */ |
| 255 | #define TW_CONTROL_REG_ADDR(x) (x->base_addr) |
| 256 | #define TW_STATUS_REG_ADDR(x) (x->base_addr + 0x4) |
| 257 | #define TW_COMMAND_QUEUE_REG_ADDR(x) (x->base_addr + 0x8) |
| 258 | #define TW_RESPONSE_QUEUE_REG_ADDR(x) (x->base_addr + 0xC) |
| 259 | #define TW_CLEAR_ALL_INTERRUPTS(x) (outl(TW_STATUS_VALID_INTERRUPT, TW_CONTROL_REG_ADDR(x))) |
| 260 | #define TW_CLEAR_ATTENTION_INTERRUPT(x) (outl(TW_CONTROL_CLEAR_ATTENTION_INTERRUPT, TW_CONTROL_REG_ADDR(x))) |
| 261 | #define TW_CLEAR_HOST_INTERRUPT(x) (outl(TW_CONTROL_CLEAR_HOST_INTERRUPT, TW_CONTROL_REG_ADDR(x))) |
| 262 | #define TW_DISABLE_INTERRUPTS(x) (outl(TW_CONTROL_DISABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x))) |
| 263 | #define TW_ENABLE_AND_CLEAR_INTERRUPTS(x) (outl(TW_CONTROL_CLEAR_ATTENTION_INTERRUPT | TW_CONTROL_UNMASK_RESPONSE_INTERRUPT | TW_CONTROL_ENABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x))) |
| 264 | #define TW_MASK_COMMAND_INTERRUPT(x) (outl(TW_CONTROL_MASK_COMMAND_INTERRUPT, TW_CONTROL_REG_ADDR(x))) |
| 265 | #define TW_UNMASK_COMMAND_INTERRUPT(x) (outl(TW_CONTROL_UNMASK_COMMAND_INTERRUPT, TW_CONTROL_REG_ADDR(x))) |
| 266 | #define TW_SOFT_RESET(x) (outl(TW_CONTROL_ISSUE_SOFT_RESET | \ |
| 267 | TW_CONTROL_CLEAR_HOST_INTERRUPT | \ |
| 268 | TW_CONTROL_CLEAR_ATTENTION_INTERRUPT | \ |
| 269 | TW_CONTROL_MASK_COMMAND_INTERRUPT | \ |
| 270 | TW_CONTROL_MASK_RESPONSE_INTERRUPT | \ |
| 271 | TW_CONTROL_CLEAR_ERROR_STATUS | \ |
| 272 | TW_CONTROL_DISABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x))) |
| 273 | #define TW_STATUS_ERRORS(x) \ |
| 274 | (((x & TW_STATUS_PCI_ABORT) || \ |
| 275 | (x & TW_STATUS_PCI_PARITY_ERROR) || \ |
| 276 | (x & TW_STATUS_QUEUE_ERROR) || \ |
| 277 | (x & TW_STATUS_MICROCONTROLLER_ERROR)) && \ |
| 278 | (x & TW_STATUS_MICROCONTROLLER_READY)) |
| 279 | |
| 280 | #ifdef TW_DEBUG |
| 281 | #define dprintk(msg...) printk(msg) |
| 282 | #else |
| 283 | #define dprintk(msg...) do { } while(0) |
| 284 | #endif |
| 285 | |
| 286 | #pragma pack(1) |
| 287 | |
| 288 | /* Scatter Gather List Entry */ |
| 289 | typedef struct TAG_TW_SG_Entry { |
| 290 | u32 address; |
| 291 | u32 length; |
| 292 | } TW_SG_Entry; |
| 293 | |
| 294 | typedef unsigned char TW_Sector[512]; |
| 295 | |
| 296 | /* Command Packet */ |
| 297 | typedef struct TW_Command { |
| 298 | unsigned char opcode__sgloffset; |
| 299 | unsigned char size; |
| 300 | unsigned char request_id; |
| 301 | unsigned char unit__hostid; |
| 302 | /* Second DWORD */ |
| 303 | unsigned char status; |
| 304 | unsigned char flags; |
| 305 | union { |
| 306 | unsigned short block_count; |
| 307 | unsigned short parameter_count; |
| 308 | unsigned short message_credits; |
| 309 | } byte6; |
| 310 | union { |
| 311 | struct { |
| 312 | u32 lba; |
| 313 | TW_SG_Entry sgl[TW_MAX_SGL_LENGTH]; |
| 314 | u32 padding; /* pad to 512 bytes */ |
| 315 | } io; |
| 316 | struct { |
| 317 | TW_SG_Entry sgl[TW_MAX_SGL_LENGTH]; |
| 318 | u32 padding[2]; |
| 319 | } param; |
| 320 | struct { |
| 321 | u32 response_queue_pointer; |
| 322 | u32 padding[125]; |
| 323 | } init_connection; |
| 324 | struct { |
| 325 | char version[504]; |
| 326 | } ioctl_miniport_version; |
| 327 | } byte8; |
| 328 | } TW_Command; |
| 329 | |
| 330 | #pragma pack() |
| 331 | |
| 332 | typedef struct TAG_TW_Ioctl { |
| 333 | unsigned char opcode; |
| 334 | unsigned short table_id; |
| 335 | unsigned char parameter_id; |
| 336 | unsigned char parameter_size_bytes; |
| 337 | unsigned char unit_index; |
| 338 | unsigned char data[1]; |
| 339 | } TW_Ioctl; |
| 340 | |
| 341 | #pragma pack(1) |
| 342 | |
| 343 | /* Structure for new chardev ioctls */ |
| 344 | typedef struct TAG_TW_New_Ioctl { |
| 345 | unsigned int data_buffer_length; |
| 346 | unsigned char padding [508]; |
| 347 | TW_Command firmware_command; |
| 348 | char data_buffer[1]; |
| 349 | } TW_New_Ioctl; |
| 350 | |
| 351 | /* GetParam descriptor */ |
| 352 | typedef struct { |
| 353 | unsigned short table_id; |
| 354 | unsigned char parameter_id; |
| 355 | unsigned char parameter_size_bytes; |
| 356 | unsigned char data[1]; |
| 357 | } TW_Param, *PTW_Param; |
| 358 | |
| 359 | /* Response queue */ |
| 360 | typedef union TAG_TW_Response_Queue { |
| 361 | u32 response_id; |
| 362 | u32 value; |
| 363 | } TW_Response_Queue; |
| 364 | |
| 365 | typedef int TW_Cmd_State; |
| 366 | |
| 367 | #define TW_S_INITIAL 0x1 /* Initial state */ |
| 368 | #define TW_S_STARTED 0x2 /* Id in use */ |
| 369 | #define TW_S_POSTED 0x4 /* Posted to the controller */ |
| 370 | #define TW_S_PENDING 0x8 /* Waiting to be posted in isr */ |
| 371 | #define TW_S_COMPLETED 0x10 /* Completed by isr */ |
| 372 | #define TW_S_FINISHED 0x20 /* I/O completely done */ |
| 373 | #define TW_START_MASK (TW_S_STARTED | TW_S_POSTED | TW_S_PENDING | TW_S_COMPLETED) |
| 374 | |
| 375 | /* Command header for ATA pass-thru */ |
| 376 | typedef struct TAG_TW_Passthru |
| 377 | { |
| 378 | unsigned char opcode__sgloffset; |
| 379 | unsigned char size; |
| 380 | unsigned char request_id; |
| 381 | unsigned char aport__hostid; |
| 382 | unsigned char status; |
| 383 | unsigned char flags; |
| 384 | unsigned short param; |
| 385 | unsigned short features; |
| 386 | unsigned short sector_count; |
| 387 | unsigned short sector_num; |
| 388 | unsigned short cylinder_lo; |
| 389 | unsigned short cylinder_hi; |
| 390 | unsigned char drive_head; |
| 391 | unsigned char command; |
| 392 | TW_SG_Entry sg_list[TW_ATA_PASS_SGL_MAX]; |
| 393 | unsigned char padding[12]; |
| 394 | } TW_Passthru; |
| 395 | |
| 396 | typedef struct TAG_TW_Device_Extension { |
| 397 | u32 base_addr; |
| 398 | unsigned long *alignment_virtual_address[TW_Q_LENGTH]; |
| 399 | unsigned long alignment_physical_address[TW_Q_LENGTH]; |
| 400 | int is_unit_present[TW_MAX_UNITS]; |
| 401 | unsigned long *command_packet_virtual_address[TW_Q_LENGTH]; |
| 402 | unsigned long command_packet_physical_address[TW_Q_LENGTH]; |
| 403 | struct pci_dev *tw_pci_dev; |
| 404 | struct scsi_cmnd *srb[TW_Q_LENGTH]; |
| 405 | unsigned char free_queue[TW_Q_LENGTH]; |
| 406 | unsigned char free_head; |
| 407 | unsigned char free_tail; |
| 408 | unsigned char pending_queue[TW_Q_LENGTH]; |
| 409 | unsigned char pending_head; |
| 410 | unsigned char pending_tail; |
| 411 | TW_Cmd_State state[TW_Q_LENGTH]; |
| 412 | u32 posted_request_count; |
| 413 | u32 max_posted_request_count; |
| 414 | u32 request_count_marked_pending; |
| 415 | u32 pending_request_count; |
| 416 | u32 max_pending_request_count; |
| 417 | u32 max_sgl_entries; |
| 418 | u32 sgl_entries; |
| 419 | u32 num_resets; |
| 420 | u32 sector_count; |
| 421 | u32 max_sector_count; |
| 422 | u32 aen_count; |
| 423 | struct Scsi_Host *host; |
| 424 | struct semaphore ioctl_sem; |
| 425 | unsigned short aen_queue[TW_Q_LENGTH]; |
| 426 | unsigned char aen_head; |
| 427 | unsigned char aen_tail; |
| 428 | volatile long flags; /* long req'd for set_bit --RR */ |
| 429 | int reset_print; |
| 430 | volatile int chrdev_request_id; |
| 431 | wait_queue_head_t ioctl_wqueue; |
| 432 | } TW_Device_Extension; |
| 433 | |
| 434 | #pragma pack() |
| 435 | |
| 436 | #endif /* _3W_XXXX_H */ |