blob: b8abdbcfb7b6f87eea3c39c02e48da229180050e [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
2 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _ATH5K_H
19#define _ATH5K_H
20
Pavel Roskin6a2a0e72011-07-09 00:17:51 -040021/* TODO: Clean up channel debugging (doesn't work anyway) and start
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030022 * working on reg. control code using all available eeprom information
Pavel Roskin6a2a0e72011-07-09 00:17:51 -040023 * (rev. engineering needed) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020024#define CHAN_DEBUG 0
25
26#include <linux/io.h>
Pavel Roskine0d687b2011-07-14 20:21:55 -040027#include <linux/interrupt.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020028#include <linux/types.h>
Bruno Randolfeef39be2010-11-16 10:58:43 +090029#include <linux/average.h>
Pavel Roskine0d687b2011-07-14 20:21:55 -040030#include <linux/leds.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020031#include <net/mac80211.h>
32
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030033/* RX/TX descriptor hw structs
34 * TODO: Driver part should only see sw structs */
35#include "desc.h"
36
37/* EEPROM structs/offsets
38 * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
39 * and clean up common bits, then introduce set/get functions in eeprom.c */
40#include "eeprom.h"
Pavel Roskine0d687b2011-07-14 20:21:55 -040041#include "debug.h"
Luis R. Rodriguezdb719712009-09-10 11:20:57 -070042#include "../ath.h"
Pavel Roskine0d687b2011-07-14 20:21:55 -040043#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020044
45/* PCI IDs */
Pavel Roskin0a5d3812011-07-07 18:13:24 -040046#define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
47#define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
48#define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
49#define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
50#define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
51#define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
52#define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020053#define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
Pavel Roskin0a5d3812011-07-07 18:13:24 -040054#define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
55#define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
56#define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
57#define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
58#define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
59#define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
60#define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
61#define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
62#define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
63#define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
64#define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
65#define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
66#define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
67#define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
68#define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
69#define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
70#define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
71#define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
72#define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
73#define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020074
75/****************************\
76 GENERIC DRIVER DEFINITIONS
77\****************************/
78
Pavel Roskinef827632011-07-07 18:13:36 -040079#define ATH5K_PRINTF(fmt, ...) \
80 printk(KERN_WARNING "%s: " fmt, __func__, ##__VA_ARGS__)
Jiri Slabyfa1c1142007-08-12 17:33:16 +020081
82#define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
83 printk(_level "ath5k %s: " _fmt, \
84 ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
85 ##__VA_ARGS__)
86
87#define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
88 if (net_ratelimit()) \
89 ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
90 } while (0)
91
92#define ATH5K_INFO(_sc, _fmt, ...) \
93 ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
94
95#define ATH5K_WARN(_sc, _fmt, ...) \
96 ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
97
98#define ATH5K_ERR(_sc, _fmt, ...) \
99 ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
100
101/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300102 * AR5K REGISTER ACCESS
103 */
104
105/* Some macros to read/write fields */
106
107/* First shift, then mask */
108#define AR5K_REG_SM(_val, _flags) \
109 (((_val) << _flags##_S) & (_flags))
110
111/* First mask, then shift */
112#define AR5K_REG_MS(_val, _flags) \
113 (((_val) & (_flags)) >> _flags##_S)
114
115/* Some registers can hold multiple values of interest. For this
116 * reason when we want to write to these registers we must first
117 * retrieve the values which we do not want to clear (lets call this
118 * old_data) and then set the register with this and our new_value:
119 * ( old_data | new_value) */
120#define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
121 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
122 (((_val) << _flags##_S) & (_flags)), _reg)
123
124#define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
125 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
126 (_mask)) | (_flags), _reg)
127
128#define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
129 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
130
131#define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
132 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
133
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300134/* Access QCU registers per queue */
135#define AR5K_REG_READ_Q(ah, _reg, _queue) \
136 (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
137
138#define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
139 ath5k_hw_reg_write(ah, (1 << _queue), _reg)
140
141#define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
142 _reg |= 1 << _queue; \
143} while (0)
144
145#define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
146 _reg &= ~(1 << _queue); \
147} while (0)
148
149/* Used while writing initvals */
150#define AR5K_REG_WAIT(_i) do { \
151 if (_i % 64) \
152 udelay(1); \
153} while (0)
154
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300155/*
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400156 * Some tunable values (these should be changeable by the user)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300157 * TODO: Make use of them and add more options OR use debug/configfs
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200158 */
159#define AR5K_TUNE_DMA_BEACON_RESP 2
160#define AR5K_TUNE_SW_BEACON_RESP 10
161#define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200162#define AR5K_TUNE_MIN_TX_FIFO_THRES 1
Nick Kossifidisb6127982010-08-15 13:03:11 -0400163#define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200164#define AR5K_TUNE_REGISTER_TIMEOUT 20000
165/* Register for RSSI threshold has a mask of 0xff, so 255 seems to
166 * be the max value. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300167#define AR5K_TUNE_RSSI_THRES 129
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200168/* This must be set when setting the RSSI threshold otherwise it can
169 * prevent a reset. If AR5K_RSSI_THR is read after writing to it
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400170 * the BMISS_THRES will be seen as 0, seems hardware doesn't keep
171 * track of it. Max value depends on hardware. For AR5210 this is just 7.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200172 * For AR5211+ this seems to be up to 255. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300173#define AR5K_TUNE_BMISS_THRES 7
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200174#define AR5K_TUNE_REGISTER_DWELL_TIME 20000
175#define AR5K_TUNE_BEACON_INTERVAL 100
176#define AR5K_TUNE_AIFS 2
177#define AR5K_TUNE_AIFS_11B 2
178#define AR5K_TUNE_AIFS_XR 0
179#define AR5K_TUNE_CWMIN 15
180#define AR5K_TUNE_CWMIN_11B 31
181#define AR5K_TUNE_CWMIN_XR 3
182#define AR5K_TUNE_CWMAX 1023
183#define AR5K_TUNE_CWMAX_11B 1023
184#define AR5K_TUNE_CWMAX_XR 7
185#define AR5K_TUNE_NOISE_FLOOR -72
Bob Copelande5e26472009-10-14 14:16:30 -0400186#define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200187#define AR5K_TUNE_MAX_TXPOWER 63
188#define AR5K_TUNE_DEFAULT_TXPOWER 25
189#define AR5K_TUNE_TPC_TXPOWER false
Bruno Randolf1063b172010-03-25 14:49:03 +0900190#define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
Bruno Randolf2111ac02010-04-02 18:44:08 +0900191#define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
Bruno Randolfafe86282010-05-19 10:31:10 +0900192#define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200193
Bruno Randolf4edd7612010-09-17 11:36:56 +0900194#define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
195
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300196#define AR5K_INIT_CARR_SENSE_EN 1
197
198/*Swap RX/TX Descriptor for big endian archs*/
199#if defined(__BIG_ENDIAN)
200#define AR5K_INIT_CFG ( \
201 AR5K_CFG_SWTD | AR5K_CFG_SWRD \
202)
203#else
204#define AR5K_INIT_CFG 0x00000000
205#endif
206
207/* Initial values */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200208#define AR5K_INIT_CYCRSSI_THR1 2
Nick Kossifidiseeb88322010-11-23 21:19:45 +0200209
Bruno Randolf76a9f6f2011-01-28 16:52:11 +0900210/* Tx retry limit defaults from standard */
211#define AR5K_INIT_RETRY_SHORT 7
212#define AR5K_INIT_RETRY_LONG 4
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300213
Nick Kossifidis3017fca2010-11-23 21:09:11 +0200214/* Slot time */
215#define AR5K_INIT_SLOT_TIME_TURBO 6
216#define AR5K_INIT_SLOT_TIME_DEFAULT 9
217#define AR5K_INIT_SLOT_TIME_HALF_RATE 13
218#define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
219#define AR5K_INIT_SLOT_TIME_B 20
220#define AR5K_SLOT_TIME_MAX 0xffff
221
222/* SIFS */
223#define AR5K_INIT_SIFS_TURBO 6
Felix Fietkau488a5012011-04-09 23:10:20 +0200224#define AR5K_INIT_SIFS_DEFAULT_BG 10
Nick Kossifidis3017fca2010-11-23 21:09:11 +0200225#define AR5K_INIT_SIFS_DEFAULT_A 16
226#define AR5K_INIT_SIFS_HALF_RATE 32
227#define AR5K_INIT_SIFS_QUARTER_RATE 64
228
Nick Kossifidis61cde032010-11-23 21:12:23 +0200229/* Used to calculate tx time for non 5/10/40MHz
230 * operation */
231/* It's preamble time + signal time (16 + 4) */
232#define AR5K_INIT_OFDM_PREAMPLE_TIME 20
233/* Preamble time for 40MHz (turbo) operation (min ?) */
234#define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
235#define AR5K_INIT_OFDM_SYMBOL_TIME 4
236#define AR5K_INIT_OFDM_PLCP_BITS 22
237
Nick Kossifidisc2975602010-11-23 21:00:37 +0200238/* Rx latency for 5 and 10MHz operation (max ?) */
239#define AR5K_INIT_RX_LAT_MAX 63
240/* Tx latencies from initvals (5212 only but no problem
241 * because we only tweak them on 5212) */
242#define AR5K_INIT_TX_LAT_A 54
243#define AR5K_INIT_TX_LAT_BG 384
244/* Tx latency for 40MHz (turbo) operation (min ?) */
245#define AR5K_INIT_TX_LAT_MIN 32
Nick Kossifidisb4050862010-11-23 21:04:43 +0200246/* Default Tx/Rx latencies (same for 5211)*/
247#define AR5K_INIT_TX_LATENCY_5210 54
248#define AR5K_INIT_RX_LATENCY_5210 29
Nick Kossifidisc2975602010-11-23 21:00:37 +0200249
250/* Tx frame to Tx data start delay */
251#define AR5K_INIT_TXF2TXD_START_DEFAULT 14
252#define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
253#define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
254
Nick Kossifidisb4050862010-11-23 21:04:43 +0200255/* We need to increase PHY switch and agc settling time
256 * on turbo mode */
257#define AR5K_SWITCH_SETTLING 5760
258#define AR5K_SWITCH_SETTLING_TURBO 7168
259
260#define AR5K_AGC_SETTLING 28
261/* 38 on 5210 but shouldn't matter */
262#define AR5K_AGC_SETTLING_TURBO 37
Nick Kossifidisc2975602010-11-23 21:00:37 +0200263
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200264
265/* GENERIC CHIPSET DEFINITIONS */
266
267/* MAC Chips */
268enum ath5k_version {
269 AR5K_AR5210 = 0,
270 AR5K_AR5211 = 1,
271 AR5K_AR5212 = 2,
272};
273
274/* PHY Chips */
275enum ath5k_radio {
276 AR5K_RF5110 = 0,
277 AR5K_RF5111 = 1,
278 AR5K_RF5112 = 2,
Nick Kossifidis8daeef92008-02-28 14:40:00 -0500279 AR5K_RF2413 = 3,
280 AR5K_RF5413 = 4,
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300281 AR5K_RF2316 = 5,
282 AR5K_RF2317 = 6,
283 AR5K_RF2425 = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200284};
285
286/*
287 * Common silicon revision/version values
288 */
289
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200290#define AR5K_SREV_UNKNOWN 0xffff
291
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300292#define AR5K_SREV_AR5210 0x00 /* Crete */
293#define AR5K_SREV_AR5311 0x10 /* Maui 1 */
294#define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
295#define AR5K_SREV_AR5311B 0x30 /* Spirit */
296#define AR5K_SREV_AR5211 0x40 /* Oahu */
297#define AR5K_SREV_AR5212 0x50 /* Venice */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100298#define AR5K_SREV_AR5312_R2 0x52 /* AP31 */
Bob Copelandca5efbe2009-08-27 15:17:15 -0400299#define AR5K_SREV_AR5212_V4 0x54 /* ??? */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300300#define AR5K_SREV_AR5213 0x55 /* ??? */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100301#define AR5K_SREV_AR5312_R7 0x57 /* AP30 */
302#define AR5K_SREV_AR2313_R8 0x58 /* AP43 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300303#define AR5K_SREV_AR5213A 0x59 /* Hainan */
304#define AR5K_SREV_AR2413 0x78 /* Griffin lite */
305#define AR5K_SREV_AR2414 0x70 /* Griffin */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100306#define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */
307#define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300308#define AR5K_SREV_AR5424 0x90 /* Condor */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100309#define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */
310#define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300311#define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
312#define AR5K_SREV_AR5414 0xa0 /* Eagle */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200313#define AR5K_SREV_AR2415 0xb0 /* Talon */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300314#define AR5K_SREV_AR5416 0xc0 /* PCI-E */
315#define AR5K_SREV_AR5418 0xca /* PCI-E */
316#define AR5K_SREV_AR2425 0xe0 /* Swan */
317#define AR5K_SREV_AR2417 0xf0 /* Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200318
319#define AR5K_SREV_RAD_5110 0x00
320#define AR5K_SREV_RAD_5111 0x10
321#define AR5K_SREV_RAD_5111A 0x15
322#define AR5K_SREV_RAD_2111 0x20
323#define AR5K_SREV_RAD_5112 0x30
324#define AR5K_SREV_RAD_5112A 0x35
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300325#define AR5K_SREV_RAD_5112B 0x36
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326#define AR5K_SREV_RAD_2112 0x40
327#define AR5K_SREV_RAD_2112A 0x45
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300328#define AR5K_SREV_RAD_2112B 0x46
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300329#define AR5K_SREV_RAD_2413 0x50
330#define AR5K_SREV_RAD_5413 0x60
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200331#define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300332#define AR5K_SREV_RAD_2317 0x80
333#define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
334#define AR5K_SREV_RAD_2425 0xa2
335#define AR5K_SREV_RAD_5133 0xc0
336
337#define AR5K_SREV_PHY_5211 0x30
338#define AR5K_SREV_PHY_5212 0x41
Nick Kossifidis8892e4e2009-02-09 06:06:34 +0200339#define AR5K_SREV_PHY_5212A 0x42
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200340#define AR5K_SREV_PHY_5212B 0x43
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300341#define AR5K_SREV_PHY_2413 0x45
342#define AR5K_SREV_PHY_5413 0x61
343#define AR5K_SREV_PHY_2425 0x70
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200344
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200345/* TODO add support to mac80211 for vendor-specific rates and modes */
346
347/*
348 * Some of this information is based on Documentation from:
349 *
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400350 * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200351 *
352 * Modulation for Atheros' eXtended Range - range enhancing extension that is
353 * supposed to double the distance an Atheros client device can keep a
354 * connection with an Atheros access point. This is achieved by increasing
355 * the receiver sensitivity up to, -105dBm, which is about 20dB above what
356 * the 802.11 specifications demand. In addition, new (proprietary) data rates
357 * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
358 *
359 * Please note that can you either use XR or TURBO but you cannot use both,
360 * they are exclusive.
361 *
362 */
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400363#define MODULATION_XR 0x00000200
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364/*
365 * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
366 * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
367 * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400368 * channels. To use this feature your Access Point must also support it.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200369 * There is also a distinction between "static" and "dynamic" turbo modes:
370 *
371 * - Static: is the dumb version: devices set to this mode stick to it until
372 * the mode is turned off.
373 * - Dynamic: is the intelligent version, the network decides itself if it
374 * is ok to use turbo. As soon as traffic is detected on adjacent channels
375 * (which would get used in turbo mode), or when a non-turbo station joins
376 * the network, turbo mode won't be used until the situation changes again.
377 * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
378 * monitors the used radio band in order to decide whether turbo mode may
379 * be used or not.
380 *
381 * This article claims Super G sticks to bonding of channels 5 and 6 for
382 * USA:
383 *
384 * http://www.pcworld.com/article/id,113428-page,1/article.html
385 *
386 * The channel bonding seems to be driver specific though. In addition to
387 * deciding what channels will be used, these "Turbo" modes are accomplished
388 * by also enabling the following features:
389 *
390 * - Bursting: allows multiple frames to be sent at once, rather than pausing
391 * after each frame. Bursting is a standards-compliant feature that can be
392 * used with any Access Point.
393 * - Fast frames: increases the amount of information that can be sent per
394 * frame, also resulting in a reduction of transmission overhead. It is a
395 * proprietary feature that needs to be supported by the Access Point.
396 * - Compression: data frames are compressed in real time using a Lempel Ziv
397 * algorithm. This is done transparently. Once this feature is enabled,
398 * compression and decompression takes place inside the chipset, without
399 * putting additional load on the host CPU.
400 *
401 */
402#define MODULATION_TURBO 0x00000080
403
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500404enum ath5k_driver_mode {
405 AR5K_MODE_11A = 0,
Nick Kossifidis8c2b4182010-11-23 21:51:38 +0200406 AR5K_MODE_11B = 1,
407 AR5K_MODE_11G = 2,
Nick Kossifidis8c2b4182010-11-23 21:51:38 +0200408 AR5K_MODE_MAX = 3
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200409};
410
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400411enum ath5k_ant_mode {
412 AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
413 AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
414 AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
415 AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
416 AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
417 AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
418 AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
419 AR5K_ANTMODE_MAX,
420};
421
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +0200422enum ath5k_bw_mode {
423 AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */
424 AR5K_BWMODE_5MHZ = 1, /* Quarter rate */
425 AR5K_BWMODE_10MHZ = 2, /* Half rate */
426 AR5K_BWMODE_40MHZ = 3 /* Turbo */
427};
Bruno Randolf19fd6e52008-03-05 18:35:23 +0900428
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200429/****************\
430 TX DEFINITIONS
431\****************/
432
433/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300434 * TX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200435 */
436struct ath5k_tx_status {
437 u16 ts_seqnum;
438 u16 ts_tstamp;
439 u8 ts_status;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200440 u8 ts_final_idx;
Felix Fietkaued895082011-04-10 18:32:17 +0200441 u8 ts_final_retry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200442 s8 ts_rssi;
443 u8 ts_shortretry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444 u8 ts_virtcol;
445 u8 ts_antenna;
446};
447
448#define AR5K_TXSTAT_ALTRATE 0x80
449#define AR5K_TXERR_XRETRY 0x01
450#define AR5K_TXERR_FILT 0x02
451#define AR5K_TXERR_FIFO 0x04
452
453/**
454 * enum ath5k_tx_queue - Queue types used to classify tx queues.
455 * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
456 * @AR5K_TX_QUEUE_DATA: A normal data queue
457 * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
458 * @AR5K_TX_QUEUE_BEACON: The beacon queue
459 * @AR5K_TX_QUEUE_CAB: The after-beacon queue
460 * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
461 */
462enum ath5k_tx_queue {
463 AR5K_TX_QUEUE_INACTIVE = 0,
464 AR5K_TX_QUEUE_DATA,
465 AR5K_TX_QUEUE_XR_DATA,
466 AR5K_TX_QUEUE_BEACON,
467 AR5K_TX_QUEUE_CAB,
468 AR5K_TX_QUEUE_UAPSD,
469};
470
471#define AR5K_NUM_TX_QUEUES 10
472#define AR5K_NUM_TX_QUEUES_NOQCU 2
473
474/*
475 * Queue syb-types to classify normal data queues.
476 * These are the 4 Access Categories as defined in
477 * WME spec. 0 is the lowest priority and 4 is the
478 * highest. Normal data that hasn't been classified
479 * goes to the Best Effort AC.
480 */
481enum ath5k_tx_queue_subtype {
482 AR5K_WME_AC_BK = 0, /*Background traffic*/
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400483 AR5K_WME_AC_BE, /*Best-effort (normal) traffic*/
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400484 AR5K_WME_AC_VI, /*Video traffic*/
485 AR5K_WME_AC_VO, /*Voice traffic*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200486};
487
488/*
489 * Queue ID numbers as returned by the hw functions, each number
490 * represents a hw queue. If hw does not support hw queues
491 * (eg 5210) all data goes in one queue. These match
492 * d80211 definitions (net80211/MadWiFi don't use them).
493 */
494enum ath5k_tx_queue_id {
495 AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
496 AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
497 AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
John W. Linville23ffaa82011-03-08 16:36:00 -0500498 AR5K_TX_QUEUE_ID_DATA_MAX = 3, /*IEEE80211_TX_QUEUE_DATA3*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200499 AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
500 AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
501 AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
502 AR5K_TX_QUEUE_ID_UAPSD = 8,
503 AR5K_TX_QUEUE_ID_XR_DATA = 9,
504};
505
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200506/*
507 * Flags to set hw queue's parameters...
508 */
509#define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
510#define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
511#define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
512#define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
513#define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200514#define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
515#define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
516#define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
517#define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
518#define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
519#define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
520#define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
521#define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
522#define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200523
524/*
Pavel Roskine0d687b2011-07-14 20:21:55 -0400525 * Data transmit queue state. One of these exists for each
526 * hardware transmit queue. Packets sent to us from above
527 * are assigned to queues based on their priority. Not all
528 * devices support a complete set of hardware transmit queues.
529 * For those devices the array sc_ac2q will map multiple
530 * priorities to fewer hardware queues (typically all to one
531 * hardware queue).
532 */
533struct ath5k_txq {
534 unsigned int qnum; /* hardware q number */
535 u32 *link; /* link ptr in last TX desc */
536 struct list_head q; /* transmit queue */
537 spinlock_t lock; /* lock on q and link */
538 bool setup;
539 int txq_len; /* number of queued buffers */
540 int txq_max; /* max allowed num of queued buffers */
541 bool txq_poll_mark;
542 unsigned int txq_stuck; /* informational counter */
543};
544
545/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200546 * A struct to hold tx queue's parameters
547 */
548struct ath5k_txq_info {
549 enum ath5k_tx_queue tqi_type;
550 enum ath5k_tx_queue_subtype tqi_subtype;
551 u16 tqi_flags; /* Tx queue flags (see above) */
Bruno Randolfde8af452010-09-17 11:37:12 +0900552 u8 tqi_aifs; /* Arbitrated Interframe Space */
553 u16 tqi_cw_min; /* Minimum Contention Window */
554 u16 tqi_cw_max; /* Maximum Contention Window */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200555 u32 tqi_cbr_period; /* Constant bit rate period */
556 u32 tqi_cbr_overflow_limit;
557 u32 tqi_burst_time;
Bob Copelanda951ae22010-01-20 23:51:04 -0500558 u32 tqi_ready_time; /* Time queue waits after an event */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200559};
560
561/*
562 * Transmit packet types.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300563 * used on tx control descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200564 */
565enum ath5k_pkt_type {
566 AR5K_PKT_TYPE_NORMAL = 0,
567 AR5K_PKT_TYPE_ATIM = 1,
568 AR5K_PKT_TYPE_PSPOLL = 2,
569 AR5K_PKT_TYPE_BEACON = 3,
570 AR5K_PKT_TYPE_PROBE_RESP = 4,
571 AR5K_PKT_TYPE_PIFS = 5,
572};
573
574/*
575 * TX power and TPC settings
576 */
577#define AR5K_TXPOWER_OFDM(_r, _v) ( \
578 ((0 & 1) << ((_v) + 6)) | \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200579 (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200580)
581
582#define AR5K_TXPOWER_CCK(_r, _v) ( \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200583 (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200584)
585
586/*
Bruno Randolfbeade632010-06-16 19:11:25 +0900587 * DMA size definitions (2^(n+2))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200588 */
589enum ath5k_dmasize {
590 AR5K_DMASIZE_4B = 0,
591 AR5K_DMASIZE_8B,
592 AR5K_DMASIZE_16B,
593 AR5K_DMASIZE_32B,
594 AR5K_DMASIZE_64B,
595 AR5K_DMASIZE_128B,
596 AR5K_DMASIZE_256B,
597 AR5K_DMASIZE_512B
598};
599
600
601/****************\
602 RX DEFINITIONS
603\****************/
604
605/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300606 * RX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 */
608struct ath5k_rx_status {
609 u16 rs_datalen;
610 u16 rs_tstamp;
611 u8 rs_status;
612 u8 rs_phyerr;
613 s8 rs_rssi;
614 u8 rs_keyix;
615 u8 rs_rate;
616 u8 rs_antenna;
617 u8 rs_more;
618};
619
620#define AR5K_RXERR_CRC 0x01
621#define AR5K_RXERR_PHY 0x02
622#define AR5K_RXERR_FIFO 0x04
623#define AR5K_RXERR_DECRYPT 0x08
624#define AR5K_RXERR_MIC 0x10
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400625#define AR5K_RXKEYIX_INVALID ((u8) -1)
626#define AR5K_TXKEYIX_INVALID ((u32) -1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200627
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629/**************************\
630 BEACON TIMERS DEFINITIONS
631\**************************/
632
633#define AR5K_BEACON_PERIOD 0x0000ffff
634#define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
635#define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
636
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200637
638/*
639 * TSF to TU conversion:
640 *
641 * TSF is a 64bit value in usec (microseconds).
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900642 * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
643 * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200644 */
645#define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
646
647
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300648/*******************************\
649 GAIN OPTIMIZATION DEFINITIONS
650\*******************************/
651
652enum ath5k_rfgain {
653 AR5K_RFGAIN_INACTIVE = 0,
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200654 AR5K_RFGAIN_ACTIVE,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300655 AR5K_RFGAIN_READ_REQUESTED,
656 AR5K_RFGAIN_NEED_CHANGE,
657};
658
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300659struct ath5k_gain {
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200660 u8 g_step_idx;
661 u8 g_current;
662 u8 g_target;
663 u8 g_low;
664 u8 g_high;
665 u8 g_f_corr;
666 u8 g_state;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300667};
668
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669/********************\
670 COMMON DEFINITIONS
671\********************/
672
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200673#define AR5K_SLOT_TIME_9 396
674#define AR5K_SLOT_TIME_20 880
675#define AR5K_SLOT_TIME_MAX 0xffff
676
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200677/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300678 * The following structure is used to map 2GHz channels to
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200679 * 5GHz Atheros channels.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300680 * TODO: Clean up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681 */
682struct ath5k_athchan_2ghz {
683 u32 a2_flags;
684 u16 a2_athchan;
685};
686
Bruno Randolf63266a62008-07-30 17:12:58 +0200687
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300688/******************\
689 RATE DEFINITIONS
690\******************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200691
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200692/**
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400693 * Seems the ar5xxx hardware supports up to 32 rates, indexed by 1-32.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200694 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200695 * The rate code is used to get the RX rate or set the TX rate on the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200696 * hardware descriptors. It is also used for internal modulation control
697 * and settings.
698 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200699 * This is the hardware rate map we are aware of:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200700 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200701 * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702 * rate_kbps 3000 1000 ? ? ? 2000 500 48000
703 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200704 * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
706 *
707 * rate_code 17 18 19 20 21 22 23 24
708 * rate_kbps ? ? ? ? ? ? ? 11000
709 *
710 * rate_code 25 26 27 28 29 30 31 32
Bruno Randolf63266a62008-07-30 17:12:58 +0200711 * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200713 * "S" indicates CCK rates with short preamble.
714 *
715 * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
716 * lowest 4 bits, so they are the same as below with a 0xF mask.
717 * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
718 * We handle this in ath5k_setup_bands().
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200720#define AR5K_MAX_RATES 32
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721
Bruno Randolf63266a62008-07-30 17:12:58 +0200722/* B */
723#define ATH5K_RATE_CODE_1M 0x1B
724#define ATH5K_RATE_CODE_2M 0x1A
725#define ATH5K_RATE_CODE_5_5M 0x19
726#define ATH5K_RATE_CODE_11M 0x18
727/* A and G */
728#define ATH5K_RATE_CODE_6M 0x0B
729#define ATH5K_RATE_CODE_9M 0x0F
730#define ATH5K_RATE_CODE_12M 0x0A
731#define ATH5K_RATE_CODE_18M 0x0E
732#define ATH5K_RATE_CODE_24M 0x09
733#define ATH5K_RATE_CODE_36M 0x0D
734#define ATH5K_RATE_CODE_48M 0x08
735#define ATH5K_RATE_CODE_54M 0x0C
736/* XR */
737#define ATH5K_RATE_CODE_XR_500K 0x07
738#define ATH5K_RATE_CODE_XR_1M 0x02
739#define ATH5K_RATE_CODE_XR_2M 0x06
740#define ATH5K_RATE_CODE_XR_3M 0x01
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300742/* adding this flag to rate_code enables short preamble */
743#define AR5K_SET_SHORT_PREAMBLE 0x04
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200744
745/*
746 * Crypto definitions
747 */
748
749#define AR5K_KEYCACHE_SIZE 8
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -0400750extern int ath5k_modparam_nohwcrypt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751
752/***********************\
753 HW RELATED DEFINITIONS
754\***********************/
755
756/*
757 * Misc definitions
758 */
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400759#define AR5K_RSSI_EP_MULTIPLIER (1 << 7)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200760
761#define AR5K_ASSERT_ENTRY(_e, _s) do { \
762 if (_e >= _s) \
Pavel Roskinfdd55d12011-07-07 18:13:30 -0400763 return false; \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200764} while (0)
765
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200766/*
767 * Hardware interrupt abstraction
768 */
769
770/**
771 * enum ath5k_int - Hardware interrupt masks helpers
772 *
773 * @AR5K_INT_RX: mask to identify received frame interrupts, of type
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400774 * AR5K_ISR_RXOK or AR5K_ISR_RXERR
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200775 * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
776 * @AR5K_INT_RXNOFRM: No frame received (?)
777 * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400778 * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
779 * LinkPtr is NULL. For more details, refer to:
780 * http://www.freepatentsonline.com/20030225739.html
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200781 * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400782 * Note that Rx overrun is not always fatal, on some chips we can continue
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400783 * operation without resetting the card, that's why int_fatal is not
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400784 * common for all chips.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200785 * @AR5K_INT_TX: mask to identify received frame interrupts, of type
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400786 * AR5K_ISR_TXOK or AR5K_ISR_TXERR
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200787 * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
788 * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400789 * We currently do increments on interrupt by
790 * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
Bruno Randolf2111ac02010-04-02 18:44:08 +0900791 * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
792 * one of the PHY error counters reached the maximum value and should be
793 * read and cleared.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200794 * @AR5K_INT_RXPHY: RX PHY Error
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200795 * @AR5K_INT_RXKCM: RX Key cache miss
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200796 * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400797 * beacon that must be handled in software. The alternative is if you
798 * have VEOL support, in that case you let the hardware deal with things.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200799 * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400800 * beacons from the AP have associated with, we should probably try to
801 * reassociate. When in IBSS mode this might mean we have not received
802 * any beacons from any local stations. Note that every station in an
803 * IBSS schedules to send beacons at the Target Beacon Transmission Time
804 * (TBTT) with a random backoff.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200805 * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
806 * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400807 * until properly handled
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200808 * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400809 * errors. These types of errors we can enable seem to be of type
810 * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200811 * @AR5K_INT_GLOBAL: Used to clear and set the IER
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200812 * @AR5K_INT_NOCARD: signals the card has been removed
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400813 * @AR5K_INT_COMMON: common interrupts shared among MACs with the same
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400814 * bit value
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200815 *
816 * These are mapped to take advantage of some common bits
817 * between the MACs, to be able to set intr properties
818 * easier. Some of them are not used yet inside hw.c. Most map
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400819 * to the respective hw interrupt value as they are common among different
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200820 * MACs.
821 */
822enum ath5k_int {
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200823 AR5K_INT_RXOK = 0x00000001,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200824 AR5K_INT_RXDESC = 0x00000002,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200825 AR5K_INT_RXERR = 0x00000004,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200826 AR5K_INT_RXNOFRM = 0x00000008,
827 AR5K_INT_RXEOL = 0x00000010,
828 AR5K_INT_RXORN = 0x00000020,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200829 AR5K_INT_TXOK = 0x00000040,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200830 AR5K_INT_TXDESC = 0x00000080,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200831 AR5K_INT_TXERR = 0x00000100,
832 AR5K_INT_TXNOFRM = 0x00000200,
833 AR5K_INT_TXEOL = 0x00000400,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200834 AR5K_INT_TXURN = 0x00000800,
835 AR5K_INT_MIB = 0x00001000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200836 AR5K_INT_SWI = 0x00002000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837 AR5K_INT_RXPHY = 0x00004000,
838 AR5K_INT_RXKCM = 0x00008000,
839 AR5K_INT_SWBA = 0x00010000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200840 AR5K_INT_BRSSI = 0x00020000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200841 AR5K_INT_BMISS = 0x00040000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200842 AR5K_INT_FATAL = 0x00080000, /* Non common */
843 AR5K_INT_BNR = 0x00100000, /* Non common */
844 AR5K_INT_TIM = 0x00200000, /* Non common */
845 AR5K_INT_DTIM = 0x00400000, /* Non common */
846 AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
847 AR5K_INT_GPIO = 0x01000000,
848 AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
849 AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
850 AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
851 AR5K_INT_QCBRORN = 0x10000000, /* Non common */
852 AR5K_INT_QCBRURN = 0x20000000, /* Non common */
853 AR5K_INT_QTRIG = 0x40000000, /* Non common */
854 AR5K_INT_GLOBAL = 0x80000000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200855
Felix Fietkauc266c712011-04-10 18:32:19 +0200856 AR5K_INT_TX_ALL = AR5K_INT_TXOK
857 | AR5K_INT_TXDESC
858 | AR5K_INT_TXERR
Nick Kossifidisfea94802011-11-25 20:40:21 +0200859 | AR5K_INT_TXNOFRM
Felix Fietkauc266c712011-04-10 18:32:19 +0200860 | AR5K_INT_TXEOL
861 | AR5K_INT_TXURN,
862
863 AR5K_INT_RX_ALL = AR5K_INT_RXOK
864 | AR5K_INT_RXDESC
865 | AR5K_INT_RXERR
866 | AR5K_INT_RXNOFRM
867 | AR5K_INT_RXEOL
868 | AR5K_INT_RXORN,
869
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200870 AR5K_INT_COMMON = AR5K_INT_RXOK
871 | AR5K_INT_RXDESC
872 | AR5K_INT_RXERR
873 | AR5K_INT_RXNOFRM
874 | AR5K_INT_RXEOL
875 | AR5K_INT_RXORN
876 | AR5K_INT_TXOK
877 | AR5K_INT_TXDESC
878 | AR5K_INT_TXERR
879 | AR5K_INT_TXNOFRM
880 | AR5K_INT_TXEOL
881 | AR5K_INT_TXURN
882 | AR5K_INT_MIB
883 | AR5K_INT_SWI
884 | AR5K_INT_RXPHY
885 | AR5K_INT_RXKCM
886 | AR5K_INT_SWBA
887 | AR5K_INT_BRSSI
888 | AR5K_INT_BMISS
889 | AR5K_INT_GPIO
890 | AR5K_INT_GLOBAL,
891
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200892 AR5K_INT_NOCARD = 0xffffffff
893};
894
Bruno Randolfe65e1d72010-03-25 14:49:09 +0900895/* mask which calibration is active at the moment */
896enum ath5k_calibration_mask {
897 AR5K_CALIBRATION_FULL = 0x01,
898 AR5K_CALIBRATION_SHORT = 0x02,
Bruno Randolf2111ac02010-04-02 18:44:08 +0900899 AR5K_CALIBRATION_ANI = 0x04,
Nick Kossifidis6e220662009-08-10 03:31:31 +0300900};
901
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200902/*
903 * Power management
904 */
905enum ath5k_power_mode {
906 AR5K_PM_UNDEFINED = 0,
907 AR5K_PM_AUTO,
908 AR5K_PM_AWAKE,
909 AR5K_PM_FULL_SLEEP,
910 AR5K_PM_NETWORK_SLEEP,
911};
912
913/*
914 * These match net80211 definitions (not used in
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300915 * mac80211).
916 * TODO: Clean this up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200917 */
918#define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
919#define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
920#define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
921#define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
922#define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
923
924/* GPIO-controlled software LED */
925#define AR5K_SOFTLED_PIN 0
926#define AR5K_SOFTLED_ON 0
927#define AR5K_SOFTLED_OFF 1
928
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500929
930/* XXX: we *may* move cap_range stuff to struct wiphy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200931struct ath5k_capabilities {
932 /*
933 * Supported PHY modes
Pavel Roskin32c25462011-07-23 09:29:09 -0400934 * (ie. AR5K_MODE_11A, AR5K_MODE_11B, ...)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200935 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500936 DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200937
938 /*
939 * Frequency range (without regulation restrictions)
940 */
941 struct {
942 u16 range_2ghz_min;
943 u16 range_2ghz_max;
944 u16 range_5ghz_min;
945 u16 range_5ghz_max;
946 } cap_range;
947
948 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949 * Values stored in the EEPROM (some of them...)
950 */
951 struct ath5k_eeprom_info cap_eeprom;
952
953 /*
954 * Queue information
955 */
956 struct {
957 u8 q_tx_num;
958 } cap_queues;
Bruno Randolfa8c944f2010-03-25 14:49:47 +0900959
960 bool cap_has_phyerr_counters;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200961};
962
Bob Copelande5e26472009-10-14 14:16:30 -0400963/* size of noise floor history (keep it a power of two) */
964#define ATH5K_NF_CAL_HIST_MAX 8
Pavel Roskind2c7f772011-07-07 18:14:07 -0400965struct ath5k_nfcal_hist {
Bob Copelande5e26472009-10-14 14:16:30 -0400966 s16 index; /* current index into nfval */
967 s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
968};
969
Pavel Roskine0d687b2011-07-14 20:21:55 -0400970#define ATH5K_LED_MAX_NAME_LEN 31
971
972/*
973 * State for LED triggers
974 */
975struct ath5k_led {
976 char name[ATH5K_LED_MAX_NAME_LEN + 1]; /* name of the LED in sysfs */
977 struct ath5k_hw *ah; /* driver state */
978 struct led_classdev led_dev; /* led classdev */
979};
980
981/* Rfkill */
982struct ath5k_rfkill {
983 /* GPIO PIN for rfkill */
984 u16 gpio;
985 /* polarity of rfkill GPIO PIN */
986 bool polarity;
987 /* RFKILL toggle tasklet */
988 struct tasklet_struct toggleq;
989};
990
991/* statistics */
992struct ath5k_statistics {
993 /* antenna use */
994 unsigned int antenna_rx[5]; /* frames count per antenna RX */
995 unsigned int antenna_tx[5]; /* frames count per antenna TX */
996
997 /* frame errors */
998 unsigned int rx_all_count; /* all RX frames, including errors */
999 unsigned int tx_all_count; /* all TX frames, including errors */
1000 unsigned int rx_bytes_count; /* all RX bytes, including errored pkts
1001 * and the MAC headers for each packet
1002 */
1003 unsigned int tx_bytes_count; /* all TX bytes, including errored pkts
1004 * and the MAC headers and padding for
1005 * each packet.
1006 */
1007 unsigned int rxerr_crc;
1008 unsigned int rxerr_phy;
1009 unsigned int rxerr_phy_code[32];
1010 unsigned int rxerr_fifo;
1011 unsigned int rxerr_decrypt;
1012 unsigned int rxerr_mic;
1013 unsigned int rxerr_proc;
1014 unsigned int rxerr_jumbo;
1015 unsigned int txerr_retry;
1016 unsigned int txerr_fifo;
1017 unsigned int txerr_filt;
1018
1019 /* MIB counters */
1020 unsigned int ack_fail;
1021 unsigned int rts_fail;
1022 unsigned int rts_ok;
1023 unsigned int fcs_error;
1024 unsigned int beacons;
1025
1026 unsigned int mib_intr;
1027 unsigned int rxorn_intr;
1028 unsigned int rxeol_intr;
1029};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001030
1031/*
1032 * Misc defines
1033 */
1034
1035#define AR5K_MAX_GPIO 10
1036#define AR5K_MAX_RF_BANKS 8
1037
Pavel Roskine0d687b2011-07-14 20:21:55 -04001038#if CHAN_DEBUG
1039#define ATH_CHAN_MAX (26 + 26 + 26 + 200 + 200)
1040#else
1041#define ATH_CHAN_MAX (14 + 14 + 14 + 252 + 20)
1042#endif
1043
1044#define ATH_RXBUF 40 /* number of RX buffers */
1045#define ATH_TXBUF 200 /* number of TX buffers */
1046#define ATH_BCBUF 4 /* number of beacon buffers */
1047#define ATH5K_TXQ_LEN_MAX (ATH_TXBUF / 4) /* bufs per queue */
1048#define ATH5K_TXQ_LEN_LOW (ATH5K_TXQ_LEN_MAX / 2) /* low mark */
1049
1050/* Driver state associated with an instance of a device */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001051struct ath5k_hw {
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001052 struct ath_common common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001053
Pavel Roskine0d687b2011-07-14 20:21:55 -04001054 struct pci_dev *pdev;
1055 struct device *dev; /* for dma mapping */
1056 int irq;
1057 u16 devid;
1058 void __iomem *iobase; /* address of the device */
1059 struct mutex lock; /* dev-level lock */
1060 struct ieee80211_hw *hw; /* IEEE 802.11 common */
1061 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
1062 struct ieee80211_channel channels[ATH_CHAN_MAX];
1063 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][AR5K_MAX_RATES];
1064 s8 rate_idx[IEEE80211_NUM_BANDS][AR5K_MAX_RATES];
1065 enum nl80211_iftype opmode;
1066
1067#ifdef CONFIG_ATH5K_DEBUG
1068 struct ath5k_dbg_info debug; /* debug info */
1069#endif /* CONFIG_ATH5K_DEBUG */
1070
1071 struct ath5k_buf *bufptr; /* allocated buffer ptr */
1072 struct ath5k_desc *desc; /* TX/RX descriptors */
1073 dma_addr_t desc_daddr; /* DMA (physical) address */
1074 size_t desc_len; /* size of TX/RX descriptors */
1075
1076 DECLARE_BITMAP(status, 6);
1077#define ATH_STAT_INVALID 0 /* disable hardware accesses */
1078#define ATH_STAT_MRRETRY 1 /* multi-rate retry support */
1079#define ATH_STAT_PROMISC 2
1080#define ATH_STAT_LEDSOFT 3 /* enable LED gpio status */
1081#define ATH_STAT_STARTED 4 /* opened & irqs enabled */
1082#define ATH_STAT_2G_DISABLED 5 /* multiband radio without 2G */
1083
1084 unsigned int filter_flags; /* HW flags, AR5K_RX_FILTER_* */
1085 struct ieee80211_channel *curchan; /* current h/w channel */
1086
1087 u16 nvifs;
1088
1089 enum ath5k_int imask; /* interrupt mask copy */
1090
1091 spinlock_t irqlock;
1092 bool rx_pending; /* rx tasklet pending */
1093 bool tx_pending; /* tx tasklet pending */
1094
Pavel Roskine0d687b2011-07-14 20:21:55 -04001095 u8 bssidmask[ETH_ALEN];
1096
1097 unsigned int led_pin, /* GPIO pin for driving LED */
1098 led_on; /* pin setting for LED on */
1099
1100 struct work_struct reset_work; /* deferred chip reset */
1101
Pavel Roskine0d687b2011-07-14 20:21:55 -04001102 struct list_head rxbuf; /* receive buffer */
1103 spinlock_t rxbuflock;
1104 u32 *rxlink; /* link ptr in last RX desc */
1105 struct tasklet_struct rxtq; /* rx intr tasklet */
1106 struct ath5k_led rx_led; /* rx led */
1107
1108 struct list_head txbuf; /* transmit buffer */
1109 spinlock_t txbuflock;
1110 unsigned int txbuf_len; /* buf count in txbuf list */
1111 struct ath5k_txq txqs[AR5K_NUM_TX_QUEUES]; /* tx queues */
1112 struct tasklet_struct txtq; /* tx intr tasklet */
1113 struct ath5k_led tx_led; /* tx led */
1114
1115 struct ath5k_rfkill rf_kill;
1116
1117 struct tasklet_struct calib; /* calibration tasklet */
1118
1119 spinlock_t block; /* protects beacon */
1120 struct tasklet_struct beacontq; /* beacon intr tasklet */
1121 struct list_head bcbuf; /* beacon buffer */
1122 struct ieee80211_vif *bslot[ATH_BCBUF];
1123 u16 num_ap_vifs;
1124 u16 num_adhoc_vifs;
1125 unsigned int bhalq, /* SW q for outgoing beacons */
1126 bmisscount, /* missed beacon transmits */
1127 bintval, /* beacon interval in TU */
1128 bsent;
1129 unsigned int nexttbtt; /* next beacon time in TU */
1130 struct ath5k_txq *cabq; /* content after beacon */
1131
1132 int power_level; /* Requested tx power in dBm */
1133 bool assoc; /* associate state */
1134 bool enable_beacon; /* true if beacons are on */
1135
1136 struct ath5k_statistics stats;
1137
1138 struct ath5k_ani_state ani_state;
1139 struct tasklet_struct ani_tasklet; /* ANI calibration */
1140
1141 struct delayed_work tx_complete_work;
1142
1143 struct survey_info survey; /* collected survey info */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001144
1145 enum ath5k_int ah_imr;
1146
Bob Copeland46026e82009-06-10 22:22:20 -04001147 struct ieee80211_channel *ah_current_channel;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148 bool ah_calibration;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001149 bool ah_single_chip;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001150
Bob Copeland46026e82009-06-10 22:22:20 -04001151 enum ath5k_version ah_version;
1152 enum ath5k_radio ah_radio;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001153 u32 ah_mac_srev;
1154 u16 ah_mac_version;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001155 u16 ah_phy_revision;
1156 u16 ah_radio_5ghz_revision;
1157 u16 ah_radio_2ghz_revision;
1158
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001159#define ah_modes ah_capabilities.cap_mode
1160#define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1161
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09001162 u8 ah_retry_long;
1163 u8 ah_retry_short;
1164
Felix Fietkau63402112011-07-12 09:02:04 +08001165 u32 ah_use_32khz_clock;
1166
Lukáš Turek6e08d222009-12-21 22:50:51 +01001167 u8 ah_coverage_class;
Nick Kossifidis61cde032010-11-23 21:12:23 +02001168 bool ah_ack_bitrate_high;
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +02001169 u8 ah_bwmode;
Felix Fietkaub1ad1b62011-04-09 23:10:21 +02001170 bool ah_short_slot;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001171
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001172 /* Antenna Control */
1173 u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1174 u8 ah_ant_mode;
1175 u8 ah_tx_ant;
1176 u8 ah_def_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001177
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001178 struct ath5k_capabilities ah_capabilities;
1179
1180 struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1181 u32 ah_txq_status;
1182 u32 ah_txq_imr_txok;
1183 u32 ah_txq_imr_txerr;
1184 u32 ah_txq_imr_txurn;
1185 u32 ah_txq_imr_txdesc;
1186 u32 ah_txq_imr_txeol;
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001187 u32 ah_txq_imr_cbrorn;
1188 u32 ah_txq_imr_cbrurn;
1189 u32 ah_txq_imr_qtrig;
1190 u32 ah_txq_imr_nofrm;
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001191
1192 u32 ah_txq_isr_txok_all;
1193 u32 ah_txq_isr_txurn;
1194 u32 ah_txq_isr_qcborn;
1195 u32 ah_txq_isr_qcburn;
1196 u32 ah_txq_isr_qtrig;
1197
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001198 u32 *ah_rf_banks;
1199 size_t ah_rf_banks_size;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001200 size_t ah_rf_regs_count;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001201 struct ath5k_gain ah_gain;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001202 u8 ah_offset[AR5K_MAX_RF_BANKS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001203
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001204
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001205 struct {
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001206 /* Temporary tables used for interpolation */
1207 u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1208 [AR5K_EEPROM_POWER_TABLE_SIZE];
1209 u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1210 [AR5K_EEPROM_POWER_TABLE_SIZE];
1211 u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1212 u16 txp_rates_power_table[AR5K_MAX_RATES];
1213 u8 txp_min_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001214 bool txp_tpc;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001215 /* Values in 0.25dB units */
1216 s16 txp_min_pwr;
1217 s16 txp_max_pwr;
Bruno Randolf51f00622010-12-21 17:30:32 +09001218 s16 txp_cur_pwr;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001219 /* Values in 0.5dB units */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001220 s16 txp_offset;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001221 s16 txp_ofdm;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001222 s16 txp_cck_ofdm_gainf_delta;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001223 /* Value in dB units */
1224 s16 txp_cck_ofdm_pwr_delta;
Bruno Randolf26c7fc42010-12-21 17:30:20 +09001225 bool txp_setup;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001226 } ah_txpower;
1227
Bob Copelande5e26472009-10-14 14:16:30 -04001228 struct ath5k_nfcal_hist ah_nfcal_hist;
1229
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001230 /* average beacon RSSI in our BSS (used by ANI) */
Bruno Randolfeef39be2010-11-16 10:58:43 +09001231 struct ewma ah_beacon_rssi_avg;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001232
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001233 /* noise floor from last periodic calibration */
1234 s32 ah_noise_floor;
1235
Nick Kossifidis6e220662009-08-10 03:31:31 +03001236 /* Calibration timestamp */
Bruno Randolfa9167f92010-03-25 14:49:14 +09001237 unsigned long ah_cal_next_full;
Bruno Randolf2111ac02010-04-02 18:44:08 +09001238 unsigned long ah_cal_next_ani;
Bruno Randolfafe86282010-05-19 10:31:10 +09001239 unsigned long ah_cal_next_nf;
Nick Kossifidis6e220662009-08-10 03:31:31 +03001240
Bruno Randolfe65e1d72010-03-25 14:49:09 +09001241 /* Calibration mask */
1242 u8 ah_cal_mask;
Nick Kossifidis6e220662009-08-10 03:31:31 +03001243
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244 /*
1245 * Function pointers
1246 */
1247 int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001248 unsigned int, unsigned int, int, enum ath5k_pkt_type,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001249 unsigned int, unsigned int, unsigned int, unsigned int,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001250 unsigned int, unsigned int, unsigned int, unsigned int);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001251 int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1252 struct ath5k_tx_status *);
1253 int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1254 struct ath5k_rx_status *);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001255};
1256
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001257struct ath_bus_ops {
1258 enum ath_bus_type ath_bus_type;
1259 void (*read_cachesize)(struct ath_common *common, int *csz);
1260 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02001261 int (*eeprom_read_mac)(struct ath5k_hw *ah, u8 *mac);
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001262};
1263
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001264/*
1265 * Prototypes
1266 */
Felix Fietkaue5b046d2010-12-02 10:27:01 +01001267extern const struct ieee80211_ops ath5k_hw_ops;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001268
Felix Fietkau132b1c32010-12-02 10:26:56 +01001269/* Initialization and detach functions */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001270int ath5k_hw_init(struct ath5k_hw *ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01001271void ath5k_hw_deinit(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001272
Pavel Roskine0d687b2011-07-14 20:21:55 -04001273int ath5k_sysfs_register(struct ath5k_hw *ah);
1274void ath5k_sysfs_unregister(struct ath5k_hw *ah);
Bruno Randolf40ca22e2010-05-19 10:31:32 +09001275
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001276/*Chip id helper functions */
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001277int ath5k_hw_read_srev(struct ath5k_hw *ah);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001278
Bob Copeland0ed45482009-03-08 00:10:20 -05001279/* LED functions */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001280int ath5k_init_leds(struct ath5k_hw *ah);
1281void ath5k_led_enable(struct ath5k_hw *ah);
1282void ath5k_led_off(struct ath5k_hw *ah);
1283void ath5k_unregister_leds(struct ath5k_hw *ah);
Bob Copeland0ed45482009-03-08 00:10:20 -05001284
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001285
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001286/* Reset Functions */
Pavel Roskin32c25462011-07-23 09:29:09 -04001287int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, struct ieee80211_channel *channel);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001288int ath5k_hw_on_hold(struct ath5k_hw *ah);
1289int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001290 struct ieee80211_channel *channel, bool fast, bool skip_pcu);
Pavel Roskinec182d92010-02-18 20:28:41 -05001291int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
1292 bool is_set);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001293/* Power management functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001294
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001295
1296/* Clock rate related functions */
1297unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
1298unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
1299void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
1300
1301
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302/* DMA Related Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001303void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001304u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
Nick Kossifidise8325ed2010-11-23 20:52:24 +02001305int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001306int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001307int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001308u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1309int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001310 u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001311int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001312/* Interrupt handling */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001313bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1314int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
1315enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
Bruno Randolf495391d2010-03-25 14:49:36 +09001316void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001317/* Init/Stop functions */
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001318void ath5k_hw_dma_init(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001319int ath5k_hw_dma_stop(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001320
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001321/* EEPROM access functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001322int ath5k_eeprom_init(struct ath5k_hw *ah);
1323void ath5k_eeprom_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001324
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001325
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001326/* Protocol Control Unit Functions */
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001327/* Helpers */
1328int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
Felix Fietkaua27049e2011-04-09 23:10:19 +02001329 int len, struct ieee80211_rate *rate, bool shortpre);
Nick Kossifidis71ba1c32010-11-23 21:24:54 +02001330unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001331unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04001332int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001333void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001334/* RX filter control*/
Pavel Roskina25d1e42010-02-18 20:28:23 -05001335int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
Nick Kossifidis418de6d2010-08-15 13:03:10 -04001336void ath5k_hw_set_bssid(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001337void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001338void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
1339u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1340void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001341/* Receive (DRU) start/stop functions */
1342void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
1343void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001344/* Beacon control functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001345u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
1346void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
1347void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
1348void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
Bruno Randolf7f896122010-09-27 12:22:21 +09001349bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001350/* Init function */
1351void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
1352 u8 mode);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001353
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001354/* Queue Control Unit, DFS Control Unit Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001355int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
1356 struct ath5k_txq_info *queue_info);
1357int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1358 const struct ath5k_txq_info *queue_info);
1359int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1360 enum ath5k_tx_queue queue_type,
1361 struct ath5k_txq_info *queue_info);
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09001362void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah,
1363 unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001364u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
1365void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1366int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001367int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001368/* Init function */
1369int ath5k_hw_init_queues(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001370
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001371/* Hardware Descriptor Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001372int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
Bruno Randolfa6668192010-06-16 19:12:01 +09001373int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1374 u32 size, unsigned int flags);
1375int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1376 unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
1377 u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001378
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001379
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001380/* GPIO Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001381void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
1382int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
1383int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
1384u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1385int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1386void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
1387 u32 interrupt_level);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001388
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001389
1390/* RFkill Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001391void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1392void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001393
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001394
1395/* Misc functions TODO: Cleanup */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001396int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001397int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1398int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001399
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001400
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001401/* Initial register settings functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001402int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001403
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001404
1405/* PHY functions */
1406/* Misc PHY functions */
Pavel Roskin32c25462011-07-23 09:29:09 -04001407u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, enum ieee80211_band band);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001408int ath5k_hw_phy_disable(struct ath5k_hw *ah);
1409/* Gain_F optimization */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001410enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1411int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001412/* PHY/RF channel functions */
Pavel Roskin32c25462011-07-23 09:29:09 -04001413bool ath5k_channel_ok(struct ath5k_hw *ah, struct ieee80211_channel *channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001414/* PHY calibration */
Bob Copelande5e26472009-10-14 14:16:30 -04001415void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001416int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
1417 struct ieee80211_channel *channel);
Bruno Randolf9e04a7e2010-05-19 10:31:00 +09001418void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001419/* Spur mitigation */
1420bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
Pavel Roskina25d1e42010-02-18 20:28:23 -05001421 struct ieee80211_channel *channel);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001422/* Antenna control */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001423void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
Bruno Randolf0ca74022010-06-07 13:11:30 +09001424void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001425/* TX power setup */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001426int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
Nick Kossifidis9320b5c2010-11-23 20:36:45 +02001427/* Init function */
1428int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
Bruno Randolf0207c0c2010-12-21 17:30:43 +09001429 u8 mode, bool fast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001430
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001431/*
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001432 * Functions used internally
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001433 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001434
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001435static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
1436{
Pavel Roskin0a5d3812011-07-07 18:13:24 -04001437 return &ah->common;
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001438}
1439
1440static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
1441{
Pavel Roskin0a5d3812011-07-07 18:13:24 -04001442 return &(ath5k_hw_common(ah)->regulatory);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001443}
1444
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001445#ifdef CONFIG_ATHEROS_AR231X
1446#define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000)
1447
1448static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg)
1449{
1450 /* On AR2315 and AR2317 the PCI clock domain registers
1451 * are outside of the WMAC register space */
1452 if (unlikely((reg >= 0x4000) && (reg < 0x5000) &&
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001453 (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6)))
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001454 return AR5K_AR2315_PCI_BASE + reg;
1455
Pavel Roskine0d687b2011-07-14 20:21:55 -04001456 return ah->iobase + reg;
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001457}
1458
1459static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1460{
1461 return __raw_readl(ath5k_ahb_reg(ah, reg));
1462}
1463
1464static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1465{
1466 __raw_writel(val, ath5k_ahb_reg(ah, reg));
1467}
1468
1469#else
1470
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001471static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1472{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001473 return ioread32(ah->iobase + reg);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001474}
1475
1476static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1477{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001478 iowrite32(val, ah->iobase + reg);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001479}
1480
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001481#endif
1482
1483static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah)
1484{
1485 return ath5k_hw_common(ah)->bus_ops->ath_bus_type;
1486}
1487
Felix Fietkau132b1c32010-12-02 10:26:56 +01001488static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
1489{
1490 common->bus_ops->read_cachesize(common, csz);
1491}
1492
Felix Fietkau4aa5d782010-12-02 10:27:01 +01001493static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
1494{
1495 struct ath_common *common = ath5k_hw_common(ah);
1496 return common->bus_ops->eeprom_read(common, off, data);
1497}
1498
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001499static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1500{
1501 u32 retval = 0, bit, i;
1502
1503 for (i = 0; i < bits; i++) {
1504 bit = (val >> i) & 1;
1505 retval = (retval << 1) | bit;
1506 }
1507
1508 return retval;
1509}
1510
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001511#endif