blob: 44fa53f9f6c1f439805a00b49344fefdcd5cbece [file] [log] [blame]
Serban Constantinescue6622be2014-02-27 15:36:47 +00001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_DISASSEMBLER_DISASSEMBLER_ARM64_H_
18#define ART_DISASSEMBLER_DISASSEMBLER_ARM64_H_
19
20#include "disassembler.h"
21
Andreas Gampe277ccbd2014-11-03 21:36:10 -080022#pragma GCC diagnostic push
23#pragma GCC diagnostic ignored "-Wshadow"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000024#include "vixl/a64/decoder-a64.h"
25#include "vixl/a64/disasm-a64.h"
Andreas Gampe277ccbd2014-11-03 21:36:10 -080026#pragma GCC diagnostic pop
Serban Constantinescue6622be2014-02-27 15:36:47 +000027
28namespace art {
29namespace arm64 {
30
Alexandre Ramesa37d9252014-10-27 11:28:14 +000031class CustomDisassembler FINAL : public vixl::Disassembler {
32 public:
Alexandre Ramesd737ab32015-03-06 09:11:12 +000033 explicit CustomDisassembler(DisassemblerOptions* options) :
34 vixl::Disassembler(), read_literals_(options->can_read_literals_) {
35 if (!options->absolute_addresses_) {
36 MapCodeAddress(0, reinterpret_cast<const vixl::Instruction*>(options->base_address_));
37 }
38 }
Alexandre Ramesa37d9252014-10-27 11:28:14 +000039
40 // Use register aliases in the disassembly.
Zheng Xua34e7602015-02-03 12:03:15 +080041 void AppendRegisterNameToOutput(const vixl::Instruction* instr,
42 const vixl::CPURegister& reg) OVERRIDE;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000043
44 // Improve the disassembly of literal load instructions.
Zheng Xua34e7602015-02-03 12:03:15 +080045 void VisitLoadLiteral(const vixl::Instruction* instr) OVERRIDE;
46
47 // Improve the disassembly of thread offset.
48 void VisitLoadStoreUnsignedOffset(const vixl::Instruction* instr) OVERRIDE;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000049
50 private:
51 // Indicate if the disassembler should read data loaded from literal pools.
52 // This should only be enabled if reading the target of literal loads is safe.
53 // Here are possible outputs when the option is on or off:
54 // read_literals_ | disassembly
55 // true | 0x72681558: 1c000acb ldr s11, pc+344 (addr 0x726816b0)
56 // false | 0x72681558: 1c000acb ldr s11, pc+344 (addr 0x726816b0) (3.40282e+38)
57 const bool read_literals_;
58};
59
Ian Rogers38e12032014-03-14 14:06:14 -070060class DisassemblerArm64 FINAL : public Disassembler {
Serban Constantinescue6622be2014-02-27 15:36:47 +000061 public:
Alexandre Ramesa37d9252014-10-27 11:28:14 +000062 explicit DisassemblerArm64(DisassemblerOptions* options) :
Alexandre Ramesd737ab32015-03-06 09:11:12 +000063 Disassembler(options), disasm(options) {
Serban Constantinescue6622be2014-02-27 15:36:47 +000064 decoder.AppendVisitor(&disasm);
65 }
66
Ian Rogers38e12032014-03-14 14:06:14 -070067 size_t Dump(std::ostream& os, const uint8_t* begin) OVERRIDE;
68 void Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) OVERRIDE;
Serban Constantinescue6622be2014-02-27 15:36:47 +000069
70 private:
71 vixl::Decoder decoder;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000072 CustomDisassembler disasm;
Serban Constantinescue6622be2014-02-27 15:36:47 +000073
74 DISALLOW_COPY_AND_ASSIGN(DisassemblerArm64);
75};
76
77} // namespace arm64
78} // namespace art
79
80#endif // ART_DISASSEMBLER_DISASSEMBLER_ARM64_H_