blob: f7fcf1951bfa3c1c6d9bb6a1aafdc42847387478 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class X86Mir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -070034 RegStorage LoadHelper(ThreadOffset<4> offset);
Vladimir Marko674744e2014-04-24 15:18:26 +010035 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
36 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010037 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
38 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080039 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010040 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080041 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010042 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080043 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
44 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko674744e2014-04-24 15:18:26 +010045 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
46 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010047 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
48 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080049 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010050 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080051 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010052 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080053 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070054
55 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080056 RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
Bill Buzbee00e1ec62014-02-27 23:44:13 +000057 RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee2700f7e2014-03-07 09:46:20 -080058 RegStorage TargetReg(SpecialTargetRegister reg);
59 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 RegLocation GetReturnAlt();
61 RegLocation GetReturnWideAlt();
62 RegLocation LocCReturn();
63 RegLocation LocCReturnDouble();
64 RegLocation LocCReturnFloat();
65 RegLocation LocCReturnWide();
buzbee091cc402014-03-31 10:14:40 -070066 uint64_t GetRegMaskCommon(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000068 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 void FreeCallTemps();
70 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
71 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070072 void MarkPreservedSingle(int v_reg, RegStorage reg);
73 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070074 void CompilerInitializeRegAlloc();
75
76 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070077 void AssembleLIR();
78 int AssignInsnOffsets();
79 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070080 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070081 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070082 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 const char* GetTargetInstFmt(int opcode);
84 const char* GetTargetInstName(int opcode);
85 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
86 uint64_t GetPCUseDefEncoding();
87 uint64_t GetTargetInstFlags(int opcode);
88 int GetInsnSize(LIR* lir);
89 bool IsUnconditionalBranch(LIR* lir);
90
Vladimir Marko674744e2014-04-24 15:18:26 +010091 // Check support for volatile load/store of a given size.
92 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
93 // Get the register class for load/store of a field.
94 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
95
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 // Required for target - Dalvik-level generators.
buzbee2700f7e2014-03-07 09:46:20 -080097 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
98 RegLocation rl_src2);
99 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
100 RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700102 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700103 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Ian Rogersa9a82542013-10-04 11:17:26 -0700104 RegLocation rl_src1, RegLocation rl_shift);
buzbee2700f7e2014-03-07 09:46:20 -0800105 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
106 RegLocation rl_src2);
107 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
108 RegLocation rl_src2);
109 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
110 RegLocation rl_src2);
111 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800113 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
114 RegLocation rl_src2);
115 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
116 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000118 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700119 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
120 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000121 bool GenInlinedPeek(CallInfo* info, OpSize size);
122 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800124 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
125 RegLocation rl_src2);
126 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
127 RegLocation rl_src2);
128 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
129 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800130 // TODO: collapse reg_lo, reg_hi
131 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
132 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700134 void GenDivZeroCheckWide(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700135 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
136 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
138 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800139 void GenSpecialExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700140 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
142 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
143 void GenSelect(BasicBlock* bb, MIR* mir);
144 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 void GenMoveException(RegLocation rl_dest);
buzbee2700f7e2014-03-07 09:46:20 -0800146 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
147 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
149 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700150 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
151 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800152
Mark Mendelle02d48f2014-01-15 11:19:23 -0800153 /*
154 * @brief Generate a two address long operation with a constant value
155 * @param rl_dest location of result
156 * @param rl_src constant source operand
157 * @param op Opcode to be generated
158 */
159 void GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
160 /*
161 * @brief Generate a three address long operation with a constant value
162 * @param rl_dest location of result
163 * @param rl_src1 source operand
164 * @param rl_src2 constant source operand
165 * @param op Opcode to be generated
166 */
buzbee2700f7e2014-03-07 09:46:20 -0800167 void GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
168 Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800169
170 /**
171 * @brief Generate a long arithmetic operation.
172 * @param rl_dest The destination.
173 * @param rl_src1 First operand.
174 * @param rl_src2 Second operand.
175 * @param op The DEX opcode for the operation.
176 * @param is_commutative The sources can be swapped if needed.
177 */
buzbee2700f7e2014-03-07 09:46:20 -0800178 void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
179 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800180
181 /**
182 * @brief Generate a two operand long arithmetic operation.
183 * @param rl_dest The destination.
184 * @param rl_src Second operand.
185 * @param op The DEX opcode for the operation.
186 */
187 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
188
189 /**
190 * @brief Generate a long operation.
191 * @param rl_dest The destination. Must be in a register
192 * @param rl_src The other operand. May be in a register or in memory.
193 * @param op The DEX opcode for the operation.
194 */
195 void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196
Mark Mendelldf8ee2e2014-01-27 16:37:47 -0800197 /**
198 * @brief Implement instanceof a final class with x86 specific code.
199 * @param use_declaring_class 'true' if we can use the class itself.
200 * @param type_idx Type index to use if use_declaring_class is 'false'.
201 * @param rl_dest Result to be set to 0 or 1.
202 * @param rl_src Object to be tested.
203 */
buzbee2700f7e2014-03-07 09:46:20 -0800204 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
205 RegLocation rl_src);
Mark Mendell6607d972014-02-10 06:54:18 -0800206 /*
207 *
208 * @brief Implement Set up instanceof a class with x86 specific code.
209 * @param needs_access_check 'true' if we must check the access.
210 * @param type_known_final 'true' if the type is known to be a final class.
211 * @param type_known_abstract 'true' if the type is known to be an abstract class.
212 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
213 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
214 * @param type_idx Type index to use if use_declaring_class is 'false'.
215 * @param rl_dest Result to be set to 0 or 1.
216 * @param rl_src Object to be tested.
217 */
218 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
219 bool type_known_abstract, bool use_declaring_class,
220 bool can_assume_type_is_in_dex_cache,
buzbee2700f7e2014-03-07 09:46:20 -0800221 uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Mark Mendell6607d972014-02-10 06:54:18 -0800222
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 // Single operation generators.
224 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800225 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
226 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800228 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
229 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700231 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800232 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
233 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
234 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700235 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800236 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
237 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
238 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
239 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800240 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800241 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
242 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
243 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
244 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
245 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
246 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700247 LIR* OpTestSuspend(LIR* target);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700248 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
buzbee2700f7e2014-03-07 09:46:20 -0800249 LIR* OpVldm(RegStorage r_base, int count);
250 LIR* OpVstm(RegStorage r_base, int count);
251 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
252 void OpRegCopyWide(RegStorage dest, RegStorage src);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700253 void OpTlsCmp(ThreadOffset<4> offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254
buzbee091cc402014-03-31 10:14:40 -0700255 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700256 void SpillCoreRegs();
257 void UnSpillCoreRegs();
258 static const X86EncodingMap EncodingMap[kX86Last];
259 bool InexpensiveConstantInt(int32_t value);
260 bool InexpensiveConstantFloat(int32_t value);
261 bool InexpensiveConstantLong(int64_t value);
262 bool InexpensiveConstantDouble(int64_t value);
263
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800264 /*
265 * @brief x86 specific codegen for int operations.
266 * @param opcode Operation to perform.
267 * @param rl_dest Destination for the result.
268 * @param rl_lhs Left hand operand.
269 * @param rl_rhs Right hand operand.
270 */
buzbee2700f7e2014-03-07 09:46:20 -0800271 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
272 RegLocation rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800273
Mark Mendell55d0eac2014-02-06 11:02:52 -0800274 /*
275 * @brief Dump a RegLocation using printf
276 * @param loc Register location to dump
277 */
278 static void DumpRegLocation(RegLocation loc);
279
280 /*
281 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700282 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800283 * @param type How the method will be invoked.
284 * @param register that will contain the code address.
285 * @note register will be passed to TargetReg to get physical register.
286 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700287 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800288 SpecialTargetRegister symbolic_reg);
289
290 /*
291 * @brief Load the Class* of a Dex Class type into the register.
292 * @param type How the method will be invoked.
293 * @param register that will contain the code address.
294 * @note register will be passed to TargetReg to get physical register.
295 */
296 void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
297
298 /*
299 * @brief Generate a relative call to the method that will be patched at link time.
Jeff Hao49161ce2014-03-12 11:05:25 -0700300 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800301 * @param type How the method will be invoked.
302 * @returns Call instruction
303 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700304 LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800305
306 /*
307 * @brief Handle x86 specific literals
308 */
309 void InstallLiteralPools();
310
Mark Mendellae9fd932014-02-10 16:14:35 -0800311 /*
312 * @brief Generate the debug_frame CFI information.
313 * @returns pointer to vector containing CFE information
314 */
315 static std::vector<uint8_t>* ReturnCommonCallFrameInformation();
316
317 /*
318 * @brief Generate the debug_frame FDE information.
319 * @returns pointer to vector containing CFE information
320 */
321 std::vector<uint8_t>* ReturnCallFrameInformation();
322
Brian Carlstrom7940e442013-07-12 13:46:57 -0700323 private:
Vladimir Marko057c74a2013-12-03 15:20:45 +0000324 void EmitPrefix(const X86EncodingMap* entry);
325 void EmitOpcode(const X86EncodingMap* entry);
326 void EmitPrefixAndOpcode(const X86EncodingMap* entry);
327 void EmitDisp(uint8_t base, int disp);
328 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int disp);
329 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale, int disp);
330 void EmitImm(const X86EncodingMap* entry, int imm);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100331 void EmitOpRegOpcode(const X86EncodingMap* entry, uint8_t reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 void EmitOpReg(const X86EncodingMap* entry, uint8_t reg);
333 void EmitOpMem(const X86EncodingMap* entry, uint8_t base, int disp);
buzbee2700f7e2014-03-07 09:46:20 -0800334 void EmitOpArray(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700335 void EmitMemReg(const X86EncodingMap* entry, uint8_t base, int disp, uint8_t reg);
Mark Mendell343adb52013-12-18 06:02:17 -0800336 void EmitMemImm(const X86EncodingMap* entry, uint8_t base, int disp, int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700337 void EmitRegMem(const X86EncodingMap* entry, uint8_t reg, uint8_t base, int disp);
338 void EmitRegArray(const X86EncodingMap* entry, uint8_t reg, uint8_t base, uint8_t index,
339 int scale, int disp);
340 void EmitArrayReg(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp,
341 uint8_t reg);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400342 void EmitArrayImm(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp,
343 int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344 void EmitRegThread(const X86EncodingMap* entry, uint8_t reg, int disp);
345 void EmitRegReg(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2);
346 void EmitRegRegImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800347 void EmitRegRegImmRev(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
buzbee2700f7e2014-03-07 09:46:20 -0800348 void EmitRegMemImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t base, int disp,
349 int32_t imm);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400350 void EmitMemRegImm(const X86EncodingMap* entry, uint8_t base, int disp, uint8_t reg1, int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 void EmitRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
352 void EmitThreadImm(const X86EncodingMap* entry, int disp, int imm);
353 void EmitMovRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
354 void EmitShiftRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400355 void EmitShiftMemImm(const X86EncodingMap* entry, uint8_t base, int disp, int imm);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800356 void EmitShiftMemCl(const X86EncodingMap* entry, uint8_t base, int displacement, uint8_t cl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700357 void EmitShiftRegCl(const X86EncodingMap* entry, uint8_t reg, uint8_t cl);
358 void EmitRegCond(const X86EncodingMap* entry, uint8_t reg, uint8_t condition);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400359 void EmitMemCond(const X86EncodingMap* entry, uint8_t base, int displacement, uint8_t condition);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800360
361 /**
362 * @brief Used for encoding conditional register to register operation.
363 * @param entry The entry in the encoding map for the opcode.
364 * @param reg1 The first physical register.
365 * @param reg2 The second physical register.
366 * @param condition The condition code for operation.
367 */
368 void EmitRegRegCond(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, uint8_t condition);
369
Mark Mendell2637f2e2014-04-30 10:10:47 -0400370 /**
371 * @brief Used for encoding conditional register to memory operation.
372 * @param entry The entry in the encoding map for the opcode.
373 * @param reg1 The first physical register.
374 * @param base The memory base register.
375 * @param displacement The memory displacement.
376 * @param condition The condition code for operation.
377 */
378 void EmitRegMemCond(const X86EncodingMap* entry, uint8_t reg1, uint8_t base, int displacement, uint8_t condition);
379
Brian Carlstrom7940e442013-07-12 13:46:57 -0700380 void EmitJmp(const X86EncodingMap* entry, int rel);
381 void EmitJcc(const X86EncodingMap* entry, int rel, uint8_t cc);
382 void EmitCallMem(const X86EncodingMap* entry, uint8_t base, int disp);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800383 void EmitCallImmediate(const X86EncodingMap* entry, int disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700384 void EmitCallThread(const X86EncodingMap* entry, int disp);
385 void EmitPcRel(const X86EncodingMap* entry, uint8_t reg, int base_or_table, uint8_t index,
386 int scale, int table_or_disp);
387 void EmitMacro(const X86EncodingMap* entry, uint8_t reg, int offset);
388 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
Mark Mendell412d4f82013-12-18 13:32:36 -0800389 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
390 int64_t val, ConditionCode ccode);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000391 void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800392
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800393 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
394
Mark Mendelle02d48f2014-01-15 11:19:23 -0800395 /*
Mark Mendell4028a6c2014-02-19 20:06:20 -0800396 * @brief generate inline code for fast case of Strng.indexOf.
397 * @param info Call parameters
398 * @param zero_based 'true' if the index into the string is 0.
399 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
400 * generated.
401 */
402 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
403
404 /*
Mark Mendelle02d48f2014-01-15 11:19:23 -0800405 * @brief Return the correct x86 opcode for the Dex operation
406 * @param op Dex opcode for the operation
407 * @param loc Register location of the operand
408 * @param is_high_op 'true' if this is an operation on the high word
409 * @param value Immediate value for the operation. Used for byte variants
410 * @returns the correct x86 opcode to perform the operation
411 */
412 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
413
414 /*
415 * @brief Return the correct x86 opcode for the Dex operation
416 * @param op Dex opcode for the operation
417 * @param dest location of the destination. May be register or memory.
418 * @param rhs Location for the rhs of the operation. May be in register or memory.
419 * @param is_high_op 'true' if this is an operation on the high word
420 * @returns the correct x86 opcode to perform the operation
421 * @note at most one location may refer to memory
422 */
423 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
424 bool is_high_op);
425
426 /*
427 * @brief Is this operation a no-op for this opcode and value
428 * @param op Dex opcode for the operation
429 * @param value Immediate value for the operation.
430 * @returns 'true' if the operation will have no effect
431 */
432 bool IsNoOp(Instruction::Code op, int32_t value);
433
Mark Mendell2bf31e62014-01-23 12:13:40 -0800434 /**
435 * @brief Calculate magic number and shift for a given divisor
436 * @param divisor divisor number for calculation
437 * @param magic hold calculated magic number
438 * @param shift hold calculated shift
439 */
440 void CalculateMagicAndShift(int divisor, int& magic, int& shift);
441
442 /*
443 * @brief Generate an integer div or rem operation.
444 * @param rl_dest Destination Location.
445 * @param rl_src1 Numerator Location.
446 * @param rl_src2 Divisor Location.
447 * @param is_div 'true' if this is a division, 'false' for a remainder.
448 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
449 */
buzbee2700f7e2014-03-07 09:46:20 -0800450 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
451 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800452
453 /*
454 * @brief Generate an integer div or rem operation by a literal.
455 * @param rl_dest Destination Location.
456 * @param rl_src Numerator Location.
457 * @param lit Divisor.
458 * @param is_div 'true' if this is a division, 'false' for a remainder.
459 */
460 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800461
462 /*
463 * Generate code to implement long shift operations.
464 * @param opcode The DEX opcode to specify the shift type.
465 * @param rl_dest The destination.
466 * @param rl_src The value to be shifted.
467 * @param shift_amount How much to shift.
468 * @returns the RegLocation of the result.
469 */
470 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
471 RegLocation rl_src, int shift_amount);
472 /*
473 * Generate an imul of a register by a constant or a better sequence.
474 * @param dest Destination Register.
475 * @param src Source Register.
476 * @param val Constant multiplier.
477 */
buzbee2700f7e2014-03-07 09:46:20 -0800478 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800479
Mark Mendell4708dcd2014-01-22 09:05:18 -0800480 /*
481 * Generate an imul of a memory location by a constant or a better sequence.
482 * @param dest Destination Register.
483 * @param sreg Symbolic register.
484 * @param displacement Displacement on stack of Symbolic Register.
485 * @param val Constant multiplier.
486 */
buzbee2700f7e2014-03-07 09:46:20 -0800487 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendell766e9292014-01-27 07:55:47 -0800488
489 /*
490 * @brief Compare memory to immediate, and branch if condition true.
491 * @param cond The condition code that when true will branch to the target.
492 * @param temp_reg A temporary register that can be used if compare memory is not
493 * supported by the architecture.
494 * @param base_reg The register holding the base address.
495 * @param offset The offset from the base.
496 * @param check_value The immediate to compare to.
497 */
buzbee2700f7e2014-03-07 09:46:20 -0800498 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800499 int offset, int check_value, LIR* target);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800500
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800501 /*
502 * Can this operation be using core registers without temporaries?
503 * @param rl_lhs Left hand operand.
504 * @param rl_rhs Right hand operand.
505 * @returns 'true' if the operation can proceed without needing temporary regs.
506 */
507 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Mark Mendell67c39c42014-01-31 17:28:00 -0800508
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800509 /**
510 * @brief Generates inline code for conversion of long to FP by using x87/
511 * @param rl_dest The destination of the FP.
512 * @param rl_src The source of the long.
513 * @param is_double 'true' if dealing with double, 'false' for float.
514 */
515 void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
516
Mark Mendell67c39c42014-01-31 17:28:00 -0800517 /*
518 * @brief Perform MIR analysis before compiling method.
519 * @note Invokes Mir2LiR::Materialize after analysis.
520 */
521 void Materialize();
522
523 /*
524 * @brief Analyze MIR before generating code, to prepare for the code generation.
525 */
526 void AnalyzeMIR();
527
528 /*
529 * @brief Analyze one basic block.
530 * @param bb Basic block to analyze.
531 */
532 void AnalyzeBB(BasicBlock * bb);
533
534 /*
535 * @brief Analyze one extended MIR instruction
536 * @param opcode MIR instruction opcode.
537 * @param bb Basic block containing instruction.
538 * @param mir Extended instruction to analyze.
539 */
540 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
541
542 /*
543 * @brief Analyze one MIR instruction
544 * @param opcode MIR instruction opcode.
545 * @param bb Basic block containing instruction.
546 * @param mir Instruction to analyze.
547 */
548 void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
549
550 /*
551 * @brief Analyze one MIR float/double instruction
552 * @param opcode MIR instruction opcode.
553 * @param bb Basic block containing instruction.
554 * @param mir Instruction to analyze.
555 */
556 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
557
558 /*
559 * @brief Analyze one use of a double operand.
560 * @param rl_use Double RegLocation for the operand.
561 */
562 void AnalyzeDoubleUse(RegLocation rl_use);
563
564 // Information derived from analysis of MIR
565
Mark Mendell55d0eac2014-02-06 11:02:52 -0800566 // The compiler temporary for the code address of the method.
567 CompilerTemp *base_of_code_;
568
Mark Mendell67c39c42014-01-31 17:28:00 -0800569 // Have we decided to compute a ptr to code and store in temporary VR?
570 bool store_method_addr_;
571
Mark Mendell55d0eac2014-02-06 11:02:52 -0800572 // Have we used the stored method address?
573 bool store_method_addr_used_;
574
575 // Instructions to remove if we didn't use the stored method address.
576 LIR* setup_method_address_[2];
577
578 // Instructions needing patching with Method* values.
579 GrowableArray<LIR*> method_address_insns_;
580
581 // Instructions needing patching with Class Type* values.
582 GrowableArray<LIR*> class_type_address_insns_;
583
584 // Instructions needing patching with PC relative code addresses.
585 GrowableArray<LIR*> call_method_insns_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800586
587 // Prologue decrement of stack pointer.
588 LIR* stack_decrement_;
589
590 // Epilogue increment of stack pointer.
591 LIR* stack_increment_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592};
593
594} // namespace art
595
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700596#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_