blob: be1aceb077faf198e1861c07d400725fcf23b7a2 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
19#include "casts.h"
20#include "memory_region.h"
21#include "oat/runtime/oat_support_entrypoints.h"
22#include "thread.h"
23
24namespace art {
25namespace mips {
26#if 0
27class DirectCallRelocation : public AssemblerFixup {
28 public:
29 void Process(const MemoryRegion& region, int position) {
30 // Direct calls are relative to the following instruction on mips.
31 int32_t pointer = region.Load<int32_t>(position);
32 int32_t start = reinterpret_cast<int32_t>(region.start());
33 int32_t delta = start + position + sizeof(int32_t);
34 region.Store<int32_t>(position, pointer - delta);
35 }
36};
37#endif
38
39static const char* kRegisterNames[] = {
40 "zero", "at", "v0", "v1", "a0", "a1", "a2", "a3",
41 "t0", "t1", "t2", "t3", "t4", "t5", "t6", "t7",
42 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
43 "t8", "t9", "k0", "k1", "gp", "sp", "fp", "ra",
44};
45std::ostream& operator<<(std::ostream& os, const Register& rhs) {
46 if (rhs >= ZERO && rhs <= RA) {
47 os << kRegisterNames[rhs];
48 } else {
49 os << "Register[" << static_cast<int>(rhs) << "]";
50 }
51 return os;
52}
53
54std::ostream& operator<<(std::ostream& os, const FRegister& rhs) {
55 if (rhs >= F0 && rhs < kNumberOfFRegisters) {
56 os << "f" << static_cast<int>(rhs);
57 } else {
58 os << "FRegister[" << static_cast<int>(rhs) << "]";
59 }
60 return os;
61}
62
63std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
64 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
65 os << "d" << static_cast<int>(rhs);
66 } else {
67 os << "DRegister[" << static_cast<int>(rhs) << "]";
68 }
69 return os;
70}
71
72void MipsAssembler::Emit(int32_t value) {
73 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
74 buffer_.Emit<int32_t>(value);
75}
76
77void MipsAssembler::EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct) {
78 CHECK_NE(rs, kNoRegister);
79 CHECK_NE(rt, kNoRegister);
80 CHECK_NE(rd, kNoRegister);
81 int32_t encoding = opcode << kOpcodeShift |
82 static_cast<int32_t>(rs) << kRsShift |
83 static_cast<int32_t>(rt) << kRtShift |
84 static_cast<int32_t>(rd) << kRdShift |
85 shamt << kShamtShift |
86 funct;
87 Emit(encoding);
88}
89
90void MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
91 CHECK_NE(rs, kNoRegister);
92 CHECK_NE(rt, kNoRegister);
93 int32_t encoding = opcode << kOpcodeShift |
94 static_cast<int32_t>(rs) << kRsShift |
95 static_cast<int32_t>(rt) << kRtShift |
96 imm;
97 Emit(encoding);
98}
99
100void MipsAssembler::EmitJ(int opcode, int address) {
101 int32_t encoding = opcode << kOpcodeShift |
102 address;
103 Emit(encoding);
104}
105
106void MipsAssembler::EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd, int funct) {
107 CHECK_NE(ft, kNoFRegister);
108 CHECK_NE(fs, kNoFRegister);
109 CHECK_NE(fd, kNoFRegister);
110 int32_t encoding = opcode << kOpcodeShift |
111 fmt << kFmtShift |
112 static_cast<int32_t>(ft) << kFtShift |
113 static_cast<int32_t>(fs) << kFsShift |
114 static_cast<int32_t>(fd) << kFdShift |
115 funct;
116 Emit(encoding);
117}
118
119void MipsAssembler::EmitFI(int opcode, int fmt, FRegister rt, uint16_t imm) {
120 CHECK_NE(rt, kNoFRegister);
121 int32_t encoding = opcode << kOpcodeShift |
122 fmt << kFmtShift |
123 static_cast<int32_t>(rt) << kRtShift |
124 imm;
125 Emit(encoding);
126}
127
128void MipsAssembler::EmitBranch(Register rt, Register rs, Label* label, bool equal) {
129 int offset;
130 if (label->IsBound()) {
131 offset = label->Position() - buffer_.Size();
132 } else {
133 // Use the offset field of the branch instruction for linking the sites.
134 offset = label->position_;
135 label->LinkTo(buffer_.Size());
136 }
137 if (equal) {
138 Beq(rt, rs, (offset >> 2) & kBranchOffsetMask);
139 } else {
140 Bne(rt, rs, (offset >> 2) & kBranchOffsetMask);
141 }
142}
143
144void MipsAssembler::EmitJump(Label* label, bool link) {
145 int offset;
146 if (label->IsBound()) {
147 offset = label->Position() - buffer_.Size();
148 } else {
149 // Use the offset field of the jump instruction for linking the sites.
150 offset = label->position_;
151 label->LinkTo(buffer_.Size());
152 }
153 if (link) {
154 Jal((offset >> 2) & kJumpOffsetMask);
155 } else {
156 J((offset >> 2) & kJumpOffsetMask);
157 }
158}
159
160int32_t MipsAssembler::EncodeBranchOffset(int offset, int32_t inst, bool is_jump) {
161 CHECK_ALIGNED(offset, 4);
162 CHECK(IsInt(CountOneBits(kBranchOffsetMask), offset)) << offset;
163
164 // Properly preserve only the bits supported in the instruction.
165 offset >>= 2;
166 if (is_jump) {
167 offset &= kJumpOffsetMask;
168 return (inst & ~kJumpOffsetMask) | offset;
169 } else {
170 offset &= kBranchOffsetMask;
171 return (inst & ~kBranchOffsetMask) | offset;
172 }
173}
174
175int MipsAssembler::DecodeBranchOffset(int32_t inst, bool is_jump) {
176 // Sign-extend, then left-shift by 2.
177 if (is_jump) {
178 return (((inst & kJumpOffsetMask) << 6) >> 4);
179 } else {
180 return (((inst & kBranchOffsetMask) << 16) >> 14);
181 }
182}
183
184void MipsAssembler::Bind(Label* label, bool is_jump) {
185 CHECK(!label->IsBound());
186 int bound_pc = buffer_.Size();
187 while (label->IsLinked()) {
188 int32_t position = label->Position();
189 int32_t next = buffer_.Load<int32_t>(position);
190 int32_t offset = is_jump ? bound_pc - position : bound_pc - position - 4;
191 int32_t encoded = MipsAssembler::EncodeBranchOffset(offset, next, is_jump);
192 buffer_.Store<int32_t>(position, encoded);
193 label->position_ = MipsAssembler::DecodeBranchOffset(next, is_jump);
194 }
195 label->BindTo(bound_pc);
196}
197
198void MipsAssembler::Add(Register rd, Register rs, Register rt) {
199 EmitR(0, rs, rt, rd, 0, 0x20);
200}
201
202void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
203 EmitR(0, rs, rt, rd, 0, 0x21);
204}
205
206void MipsAssembler::Addi(Register rt, Register rs, uint16_t imm16) {
207 EmitI(0x8, rs, rt, imm16);
208}
209
210void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
211 EmitI(0x9, rs, rt, imm16);
212}
213
214void MipsAssembler::Sub(Register rd, Register rs, Register rt) {
215 EmitR(0, rs, rt, rd, 0, 0x22);
216}
217
218void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
219 EmitR(0, rs, rt, rd, 0, 0x23);
220}
221
222void MipsAssembler::Mult(Register rs, Register rt) {
223 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18);
224}
225
226void MipsAssembler::Multu(Register rs, Register rt) {
227 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19);
228}
229
230void MipsAssembler::Div(Register rs, Register rt) {
231 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a);
232}
233
234void MipsAssembler::Divu(Register rs, Register rt) {
235 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b);
236}
237
238void MipsAssembler::And(Register rd, Register rs, Register rt) {
239 EmitR(0, rs, rt, rd, 0, 0x24);
240}
241
242void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
243 EmitI(0xc, rs, rt, imm16);
244}
245
246void MipsAssembler::Or(Register rd, Register rs, Register rt) {
247 EmitR(0, rs, rt, rd, 0, 0x25);
248}
249
250void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
251 EmitI(0xd, rs, rt, imm16);
252}
253
254void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
255 EmitR(0, rs, rt, rd, 0, 0x26);
256}
257
258void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
259 EmitI(0xe, rs, rt, imm16);
260}
261
262void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
263 EmitR(0, rs, rt, rd, 0, 0x27);
264}
265
266void MipsAssembler::Sll(Register rd, Register rs, int shamt) {
267 EmitR(0, rs, static_cast<Register>(0), rd, shamt, 0x00);
268}
269
270void MipsAssembler::Srl(Register rd, Register rs, int shamt) {
271 EmitR(0, rs, static_cast<Register>(0), rd, shamt, 0x02);
272}
273
274void MipsAssembler::Sra(Register rd, Register rs, int shamt) {
275 EmitR(0, rs, static_cast<Register>(0), rd, shamt, 0x03);
276}
277
278void MipsAssembler::Sllv(Register rd, Register rs, Register rt) {
279 EmitR(0, rs, rt, rd, 0, 0x04);
280}
281
282void MipsAssembler::Srlv(Register rd, Register rs, Register rt) {
283 EmitR(0, rs, rt, rd, 0, 0x06);
284}
285
286void MipsAssembler::Srav(Register rd, Register rs, Register rt) {
287 EmitR(0, rs, rt, rd, 0, 0x07);
288}
289
290void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
291 EmitI(0x20, rs, rt, imm16);
292}
293
294void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
295 EmitI(0x21, rs, rt, imm16);
296}
297
298void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
299 EmitI(0x23, rs, rt, imm16);
300}
301
302void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
303 EmitI(0x24, rs, rt, imm16);
304}
305
306void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
307 EmitI(0x25, rs, rt, imm16);
308}
309
310void MipsAssembler::Lui(Register rt, uint16_t imm16) {
311 EmitI(0xf, static_cast<Register>(0), rt, imm16);
312}
313
314void MipsAssembler::Mfhi(Register rd) {
315 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x10);
316}
317
318void MipsAssembler::Mflo(Register rd) {
319 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x12);
320}
321
322void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
323 EmitI(0x28, rs, rt, imm16);
324}
325
326void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
327 EmitI(0x29, rs, rt, imm16);
328}
329
330void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
331 EmitI(0x2b, rs, rt, imm16);
332}
333
334void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
335 EmitR(0, rs, rt, rd, 0, 0x2a);
336}
337
338void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
339 EmitR(0, rs, rt, rd, 0, 0x2b);
340}
341
342void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
343 EmitI(0xa, rs, rt, imm16);
344}
345
346void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
347 EmitI(0xb, rs, rt, imm16);
348}
349
350void MipsAssembler::Beq(Register rt, Register rs, uint16_t imm16) {
351 EmitI(0x4, rs, rt, imm16);
jeffhao07030602012-09-26 14:33:14 -0700352 Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700353}
354
355void MipsAssembler::Bne(Register rt, Register rs, uint16_t imm16) {
356 EmitI(0x5, rs, rt, imm16);
jeffhao07030602012-09-26 14:33:14 -0700357 Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700358}
359
360void MipsAssembler::J(uint32_t address) {
361 EmitJ(0x2, address);
jeffhao07030602012-09-26 14:33:14 -0700362 Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700363}
364
365void MipsAssembler::Jal(uint32_t address) {
366 EmitJ(0x2, address);
jeffhao07030602012-09-26 14:33:14 -0700367 Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700368}
369
370void MipsAssembler::Jr(Register rs) {
371 EmitR(0, rs, static_cast<Register>(0), static_cast<Register>(0), 0, 0x08);
jeffhao07030602012-09-26 14:33:14 -0700372 Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700373}
374
375void MipsAssembler::Jalr(Register rs) {
jeffhao07030602012-09-26 14:33:14 -0700376 EmitR(0, rs, static_cast<Register>(0), RA, 0, 0x09);
377 Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700378}
379
380void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
381 EmitFR(0x11, 0x10, ft, fs, fd, 0x0);
382}
383
384void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
385 EmitFR(0x11, 0x10, ft, fs, fd, 0x1);
386}
387
388void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
389 EmitFR(0x11, 0x10, ft, fs, fd, 0x2);
390}
391
392void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
393 EmitFR(0x11, 0x10, ft, fs, fd, 0x3);
394}
395
396void MipsAssembler::AddD(DRegister fd, DRegister fs, DRegister ft) {
397 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
398 static_cast<FRegister>(fd), 0x0);
399}
400
401void MipsAssembler::SubD(DRegister fd, DRegister fs, DRegister ft) {
402 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
403 static_cast<FRegister>(fd), 0x1);
404}
405
406void MipsAssembler::MulD(DRegister fd, DRegister fs, DRegister ft) {
407 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
408 static_cast<FRegister>(fd), 0x2);
409}
410
411void MipsAssembler::DivD(DRegister fd, DRegister fs, DRegister ft) {
412 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
413 static_cast<FRegister>(fd), 0x3);
414}
415
416void MipsAssembler::MovS(FRegister fd, FRegister fs) {
417 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6);
418}
419
420void MipsAssembler::MovD(DRegister fd, DRegister fs) {
421 EmitFR(0x11, 0x11, static_cast<FRegister>(0), static_cast<FRegister>(fs),
422 static_cast<FRegister>(fd), 0x6);
423}
424
425void MipsAssembler::Mfc1(Register rt, FRegister fs) {
426 EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
427}
428
429void MipsAssembler::Mtc1(FRegister ft, Register rs) {
430 EmitFR(0x11, 0x04, ft, static_cast<FRegister>(rs), static_cast<FRegister>(0), 0x0);
431}
432
433void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
434 EmitI(0x31, rs, static_cast<Register>(ft), imm16);
435}
436
437void MipsAssembler::Ldc1(DRegister ft, Register rs, uint16_t imm16) {
438 EmitI(0x35, rs, static_cast<Register>(ft), imm16);
439}
440
441void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
442 EmitI(0x39, rs, static_cast<Register>(ft), imm16);
443}
444
445void MipsAssembler::Sdc1(DRegister ft, Register rs, uint16_t imm16) {
446 EmitI(0x3d, rs, static_cast<Register>(ft), imm16);
447}
448
449void MipsAssembler::Break() {
450 EmitR(0, static_cast<Register>(0), static_cast<Register>(0),
451 static_cast<Register>(0), 0, 0xD);
452}
453
jeffhao07030602012-09-26 14:33:14 -0700454void MipsAssembler::Nop() {
455 EmitR(0x0, static_cast<Register>(0), static_cast<Register>(0), static_cast<Register>(0), 0, 0x0);
456}
457
jeffhao7fbee072012-08-24 17:56:54 -0700458void MipsAssembler::Move(Register rt, Register rs) {
459 EmitI(0x8, rs, rt, 0);
460}
461
462void MipsAssembler::Clear(Register rt) {
463 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rt, 0, 0x20);
464}
465
466void MipsAssembler::Not(Register rt, Register rs) {
467 EmitR(0, static_cast<Register>(0), rs, rt, 0, 0x27);
468}
469
470void MipsAssembler::Mul(Register rd, Register rs, Register rt) {
471 Mult(rs, rt);
472 Mflo(rd);
473}
474
475void MipsAssembler::Div(Register rd, Register rs, Register rt) {
476 Div(rs, rt);
477 Mflo(rd);
478}
479
480void MipsAssembler::Rem(Register rd, Register rs, Register rt) {
481 Div(rs, rt);
482 Mfhi(rd);
483}
484
485void MipsAssembler::AddConstant(Register rt, Register rs, int32_t value) {
486 Addi(rt, rs, value);
487}
488
489void MipsAssembler::LoadImmediate(Register rt, int32_t value) {
490 Addi(rt, ZERO, value);
491}
492
493void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
494 size_t size) {
495 MipsManagedRegister dst = m_dst.AsMips();
496 if (dst.IsNoRegister()) {
497 CHECK_EQ(0u, size) << dst;
498 } else if (dst.IsCoreRegister()) {
499 CHECK_EQ(4u, size) << dst;
500 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
501 } else if (dst.IsRegisterPair()) {
502 CHECK_EQ(8u, size) << dst;
503 LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset);
504 LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4);
505 } else if (dst.IsFRegister()) {
506 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
507 } else {
508 CHECK(dst.IsDRegister()) << dst;
509 LoadDFromOffset(dst.AsDRegister(), src_register, src_offset);
510 }
511}
512
513void MipsAssembler::LoadFromOffset(LoadOperandType type, Register reg, Register base,
514 int32_t offset) {
515 switch (type) {
516 case kLoadSignedByte:
517 Lb(reg, base, offset);
518 break;
519 case kLoadUnsignedByte:
520 Lbu(reg, base, offset);
521 break;
522 case kLoadSignedHalfword:
523 Lh(reg, base, offset);
524 break;
525 case kLoadUnsignedHalfword:
526 Lhu(reg, base, offset);
527 break;
528 case kLoadWord:
529 Lw(reg, base, offset);
530 break;
531 case kLoadWordPair:
532 LOG(FATAL) << "UNREACHABLE";
533 break;
534 default:
535 LOG(FATAL) << "UNREACHABLE";
536 }
537}
538
539void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
540 Lwc1(reg, base, offset);
541}
542
543void MipsAssembler::LoadDFromOffset(DRegister reg, Register base, int32_t offset) {
544 Ldc1(reg, base, offset);
545}
546
547void MipsAssembler::StoreToOffset(StoreOperandType type, Register reg, Register base,
548 int32_t offset) {
549 switch (type) {
550 case kStoreByte:
551 Sb(reg, base, offset);
552 break;
553 case kStoreHalfword:
554 Sh(reg, base, offset);
555 break;
556 case kStoreWord:
557 Sw(reg, base, offset);
558 break;
559 case kStoreWordPair:
560 LOG(FATAL) << "UNREACHABLE";
561 break;
562 default:
563 LOG(FATAL) << "UNREACHABLE";
564 }
565}
566
567void MipsAssembler::StoreFToOffset(FRegister reg, Register base, int32_t offset) {
568 Swc1(reg, base, offset);
569}
570
571void MipsAssembler::StoreDToOffset(DRegister reg, Register base, int32_t offset) {
572 Sdc1(reg, base, offset);
573}
574
575void MipsAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
576 const std::vector<ManagedRegister>& callee_save_regs,
577 const std::vector<ManagedRegister>& entry_spills) {
578 CHECK_ALIGNED(frame_size, kStackAlignment);
579
580 // Increase frame to required size.
581 IncreaseFrameSize(frame_size);
582
583 // Push callee saves and return address
584 int stack_offset = frame_size - kPointerSize;
585 StoreToOffset(kStoreWord, RA, SP, stack_offset);
586 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
587 stack_offset -= kPointerSize;
588 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
589 StoreToOffset(kStoreWord, reg, SP, stack_offset);
590 }
591
592 // Write out Method*.
593 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
594
595 // Write out entry spills.
596 for (size_t i = 0; i < entry_spills.size(); ++i) {
597 Register reg = entry_spills.at(i).AsMips().AsCoreRegister();
598 StoreToOffset(kStoreWord, reg, SP, frame_size + kPointerSize + (i * kPointerSize));
599 }
600}
601
602void MipsAssembler::RemoveFrame(size_t frame_size,
603 const std::vector<ManagedRegister>& callee_save_regs) {
604 CHECK_ALIGNED(frame_size, kStackAlignment);
605
606 // Pop callee saves and return address
607 int stack_offset = frame_size - (callee_save_regs.size() * kPointerSize) - kPointerSize;
608 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
609 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
610 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
611 stack_offset += kPointerSize;
612 }
613 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
614
615 // Decrease frame to required size.
616 DecreaseFrameSize(frame_size);
jeffhao07030602012-09-26 14:33:14 -0700617
618 // Then jump to the return address.
619 Jr(RA);
jeffhao7fbee072012-08-24 17:56:54 -0700620}
621
622void MipsAssembler::IncreaseFrameSize(size_t adjust) {
623 CHECK_ALIGNED(adjust, kStackAlignment);
624 AddConstant(SP, SP, -adjust);
625}
626
627void MipsAssembler::DecreaseFrameSize(size_t adjust) {
628 CHECK_ALIGNED(adjust, kStackAlignment);
629 AddConstant(SP, SP, adjust);
630}
631
632void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
633 MipsManagedRegister src = msrc.AsMips();
634 if (src.IsNoRegister()) {
635 CHECK_EQ(0u, size);
636 } else if (src.IsCoreRegister()) {
637 CHECK_EQ(4u, size);
638 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
639 } else if (src.IsRegisterPair()) {
640 CHECK_EQ(8u, size);
641 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
642 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
643 SP, dest.Int32Value() + 4);
644 } else if (src.IsFRegister()) {
645 StoreFToOffset(src.AsFRegister(), SP, dest.Int32Value());
646 } else {
647 CHECK(src.IsDRegister());
648 StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value());
649 }
650}
651
652void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
653 MipsManagedRegister src = msrc.AsMips();
654 CHECK(src.IsCoreRegister());
655 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
656}
657
658void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
659 MipsManagedRegister src = msrc.AsMips();
660 CHECK(src.IsCoreRegister());
661 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
662}
663
664void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
665 ManagedRegister mscratch) {
666 MipsManagedRegister scratch = mscratch.AsMips();
667 CHECK(scratch.IsCoreRegister()) << scratch;
668 LoadImmediate(scratch.AsCoreRegister(), imm);
669 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
670}
671
672void MipsAssembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
673 ManagedRegister mscratch) {
674 MipsManagedRegister scratch = mscratch.AsMips();
675 CHECK(scratch.IsCoreRegister()) << scratch;
676 LoadImmediate(scratch.AsCoreRegister(), imm);
677 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), S1, dest.Int32Value());
678}
679
680void MipsAssembler::StoreStackOffsetToThread(ThreadOffset thr_offs,
681 FrameOffset fr_offs,
682 ManagedRegister mscratch) {
683 MipsManagedRegister scratch = mscratch.AsMips();
684 CHECK(scratch.IsCoreRegister()) << scratch;
685 AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
686 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
687 S1, thr_offs.Int32Value());
688}
689
690void MipsAssembler::StoreStackPointerToThread(ThreadOffset thr_offs) {
691 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
692}
693
694void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
695 FrameOffset in_off, ManagedRegister mscratch) {
696 MipsManagedRegister src = msrc.AsMips();
697 MipsManagedRegister scratch = mscratch.AsMips();
698 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
699 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
700 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
701}
702
703void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
704 return EmitLoad(mdest, SP, src.Int32Value(), size);
705}
706
707void MipsAssembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) {
708 return EmitLoad(mdest, S1, src.Int32Value(), size);
709}
710
711void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
712 MipsManagedRegister dest = mdest.AsMips();
713 CHECK(dest.IsCoreRegister());
714 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
715}
716
717void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
718 MemberOffset offs) {
719 MipsManagedRegister dest = mdest.AsMips();
720 CHECK(dest.IsCoreRegister() && dest.IsCoreRegister());
721 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
722 base.AsMips().AsCoreRegister(), offs.Int32Value());
723}
724
725void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
726 Offset offs) {
727 MipsManagedRegister dest = mdest.AsMips();
728 CHECK(dest.IsCoreRegister() && dest.IsCoreRegister()) << dest;
729 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
730 base.AsMips().AsCoreRegister(), offs.Int32Value());
731}
732
733void MipsAssembler::LoadRawPtrFromThread(ManagedRegister mdest,
734 ThreadOffset offs) {
735 MipsManagedRegister dest = mdest.AsMips();
736 CHECK(dest.IsCoreRegister());
737 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
738}
739
740void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
741 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
742}
743
744void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
745 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
746}
747
748void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t /*size*/) {
749 MipsManagedRegister dest = mdest.AsMips();
750 MipsManagedRegister src = msrc.AsMips();
751 if (!dest.Equals(src)) {
752 if (dest.IsCoreRegister()) {
753 CHECK(src.IsCoreRegister()) << src;
754 Move(dest.AsCoreRegister(), src.AsCoreRegister());
755 } else if (dest.IsFRegister()) {
756 CHECK(src.IsFRegister()) << src;
757 MovS(dest.AsFRegister(), src.AsFRegister());
758 } else if (dest.IsDRegister()) {
759 CHECK(src.IsDRegister()) << src;
760 MovD(dest.AsDRegister(), src.AsDRegister());
761 } else {
762 CHECK(dest.IsRegisterPair()) << dest;
763 CHECK(src.IsRegisterPair()) << src;
764 // Ensure that the first move doesn't clobber the input of the second
765 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
766 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
767 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
768 } else {
769 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
770 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
771 }
772 }
773 }
774}
775
776void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src,
777 ManagedRegister mscratch) {
778 MipsManagedRegister scratch = mscratch.AsMips();
779 CHECK(scratch.IsCoreRegister()) << scratch;
780 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
781 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
782}
783
784void MipsAssembler::CopyRawPtrFromThread(FrameOffset fr_offs,
785 ThreadOffset thr_offs,
786 ManagedRegister mscratch) {
787 MipsManagedRegister scratch = mscratch.AsMips();
788 CHECK(scratch.IsCoreRegister()) << scratch;
789 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
790 S1, thr_offs.Int32Value());
791 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
792 SP, fr_offs.Int32Value());
793}
794
795void MipsAssembler::CopyRawPtrToThread(ThreadOffset thr_offs,
796 FrameOffset fr_offs,
797 ManagedRegister mscratch) {
798 MipsManagedRegister scratch = mscratch.AsMips();
799 CHECK(scratch.IsCoreRegister()) << scratch;
800 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
801 SP, fr_offs.Int32Value());
802 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
803 S1, thr_offs.Int32Value());
804}
805
806void MipsAssembler::Copy(FrameOffset dest, FrameOffset src,
807 ManagedRegister mscratch, size_t size) {
808 MipsManagedRegister scratch = mscratch.AsMips();
809 CHECK(scratch.IsCoreRegister()) << scratch;
810 CHECK(size == 4 || size == 8) << size;
811 if (size == 4) {
812 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
813 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
814 } else if (size == 8) {
815 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
816 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
817 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4);
818 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
819 }
820}
821
822void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
823 ManagedRegister mscratch, size_t size) {
824 Register scratch = mscratch.AsMips().AsCoreRegister();
825 CHECK_EQ(size, 4u);
826 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
827 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
828}
829
830void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
831 ManagedRegister mscratch, size_t size) {
832 Register scratch = mscratch.AsMips().AsCoreRegister();
833 CHECK_EQ(size, 4u);
834 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
835 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
836}
837
838void MipsAssembler::Copy(FrameOffset /*dest*/, FrameOffset /*src_base*/, Offset /*src_offset*/,
839 ManagedRegister /*mscratch*/, size_t /*size*/) {
840 UNIMPLEMENTED(FATAL) << "no arm implementation";
841#if 0
842 Register scratch = mscratch.AsMips().AsCoreRegister();
843 CHECK_EQ(size, 4u);
844 movl(scratch, Address(ESP, src_base));
845 movl(scratch, Address(scratch, src_offset));
846 movl(Address(ESP, dest), scratch);
847#endif
848}
849
850void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
851 ManagedRegister src, Offset src_offset,
852 ManagedRegister mscratch, size_t size) {
853 CHECK_EQ(size, 4u);
854 Register scratch = mscratch.AsMips().AsCoreRegister();
855 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
856 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
857}
858
859void MipsAssembler::Copy(FrameOffset /*dest*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/,
860 ManagedRegister /*mscratch*/, size_t /*size*/) {
861 UNIMPLEMENTED(FATAL) << "no arm implementation";
862#if 0
863 Register scratch = mscratch.AsMips().AsCoreRegister();
864 CHECK_EQ(size, 4u);
865 CHECK_EQ(dest.Int32Value(), src.Int32Value());
866 movl(scratch, Address(ESP, src));
867 pushl(Address(scratch, src_offset));
868 popl(Address(scratch, dest_offset));
869#endif
870}
871
872void MipsAssembler::MemoryBarrier(ManagedRegister) {
873 UNIMPLEMENTED(FATAL) << "NEEDS TO BE IMPLEMENTED";
874#if 0
875#if ANDROID_SMP != 0
876 mfence();
877#endif
878#endif
879}
880
881void MipsAssembler::CreateSirtEntry(ManagedRegister mout_reg,
882 FrameOffset sirt_offset,
883 ManagedRegister min_reg, bool null_allowed) {
884 MipsManagedRegister out_reg = mout_reg.AsMips();
885 MipsManagedRegister in_reg = min_reg.AsMips();
886 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
887 CHECK(out_reg.IsCoreRegister()) << out_reg;
888 if (null_allowed) {
889 Label null_arg;
890 // Null values get a SIRT entry value of 0. Otherwise, the SIRT entry is
891 // the address in the SIRT holding the reference.
892 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
893 if (in_reg.IsNoRegister()) {
894 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
895 SP, sirt_offset.Int32Value());
896 in_reg = out_reg;
897 }
898 if (!out_reg.Equals(in_reg)) {
899 LoadImmediate(out_reg.AsCoreRegister(), 0);
900 }
901 EmitBranch(in_reg.AsCoreRegister(), ZERO, &null_arg, true);
902 AddConstant(out_reg.AsCoreRegister(), SP, sirt_offset.Int32Value());
903 Bind(&null_arg, false);
904 } else {
905 AddConstant(out_reg.AsCoreRegister(), SP, sirt_offset.Int32Value());
906 }
907}
908
909void MipsAssembler::CreateSirtEntry(FrameOffset out_off,
910 FrameOffset sirt_offset,
911 ManagedRegister mscratch,
912 bool null_allowed) {
913 MipsManagedRegister scratch = mscratch.AsMips();
914 CHECK(scratch.IsCoreRegister()) << scratch;
915 if (null_allowed) {
916 Label null_arg;
917 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP,
918 sirt_offset.Int32Value());
919 // Null values get a SIRT entry value of 0. Otherwise, the sirt entry is
920 // the address in the SIRT holding the reference.
921 // e.g. scratch = (scratch == 0) ? 0 : (SP+sirt_offset)
922 EmitBranch(scratch.AsCoreRegister(), ZERO, &null_arg, true);
923 AddConstant(scratch.AsCoreRegister(), SP, sirt_offset.Int32Value());
924 Bind(&null_arg, false);
925 } else {
926 AddConstant(scratch.AsCoreRegister(), SP, sirt_offset.Int32Value());
927 }
928 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
929}
930
931// Given a SIRT entry, load the associated reference.
932void MipsAssembler::LoadReferenceFromSirt(ManagedRegister mout_reg,
933 ManagedRegister min_reg) {
934 MipsManagedRegister out_reg = mout_reg.AsMips();
935 MipsManagedRegister in_reg = min_reg.AsMips();
936 CHECK(out_reg.IsCoreRegister()) << out_reg;
937 CHECK(in_reg.IsCoreRegister()) << in_reg;
938 Label null_arg;
939 if (!out_reg.Equals(in_reg)) {
940 LoadImmediate(out_reg.AsCoreRegister(), 0);
941 }
942 EmitBranch(in_reg.AsCoreRegister(), ZERO, &null_arg, true);
943 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
944 in_reg.AsCoreRegister(), 0);
945 Bind(&null_arg, false);
946}
947
948void MipsAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
949 // TODO: not validating references
950}
951
952void MipsAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
953 // TODO: not validating references
954}
955
956void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
957 MipsManagedRegister base = mbase.AsMips();
958 MipsManagedRegister scratch = mscratch.AsMips();
959 CHECK(base.IsCoreRegister()) << base;
960 CHECK(scratch.IsCoreRegister()) << scratch;
961 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
962 base.AsCoreRegister(), offset.Int32Value());
963 Jalr(scratch.AsCoreRegister());
964 // TODO: place reference map on call
965}
966
967void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
968 MipsManagedRegister scratch = mscratch.AsMips();
969 CHECK(scratch.IsCoreRegister()) << scratch;
970 // Call *(*(SP + base) + offset)
971 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
972 SP, base.Int32Value());
973 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
974 scratch.AsCoreRegister(), offset.Int32Value());
975 Jalr(scratch.AsCoreRegister());
976 // TODO: place reference map on call
977}
978
979void MipsAssembler::Call(ThreadOffset /*offset*/, ManagedRegister /*mscratch*/) {
980 UNIMPLEMENTED(FATAL) << "no arm implementation";
981#if 0
982 fs()->call(Address::Absolute(offset));
983#endif
984}
985
986void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
987 Move(tr.AsMips().AsCoreRegister(), S1);
988}
989
990void MipsAssembler::GetCurrentThread(FrameOffset offset,
991 ManagedRegister /*mscratch*/) {
992 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
993}
994
jeffhao7fbee072012-08-24 17:56:54 -0700995void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
996 MipsManagedRegister scratch = mscratch.AsMips();
997 MipsExceptionSlowPath* slow = new MipsExceptionSlowPath(scratch, stack_adjust);
998 buffer_.EnqueueSlowPath(slow);
999 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
1000 S1, Thread::ExceptionOffset().Int32Value());
1001 EmitBranch(scratch.AsCoreRegister(), ZERO, slow->Entry(), false);
1002}
1003
1004void MipsExceptionSlowPath::Emit(Assembler* sasm) {
1005 MipsAssembler* sp_asm = down_cast<MipsAssembler*>(sasm);
1006#define __ sp_asm->
1007 __ Bind(&entry_, false);
1008 if (stack_adjust_ != 0) { // Fix up the frame.
1009 __ DecreaseFrameSize(stack_adjust_);
1010 }
1011 // Pass exception object as argument
1012 // Don't care about preserving A0 as this call won't return
1013 __ Move(A0, scratch_.AsCoreRegister());
1014 // Set up call to Thread::Current()->pDeliverException
1015 __ LoadFromOffset(kLoadWord, T9, S1, ENTRYPOINT_OFFSET(pDeliverException));
1016 __ Jr(T9);
1017 // Call never returns
1018 __ Break();
1019#undef __
1020}
1021
1022} // namespace mips
1023} // namespace art