blob: 60a81760fd49fa6489a24623d2936dcf076e0d13 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
19#include "casts.h"
20#include "memory_region.h"
21#include "oat/runtime/oat_support_entrypoints.h"
22#include "thread.h"
23
24namespace art {
25namespace mips {
26#if 0
27class DirectCallRelocation : public AssemblerFixup {
28 public:
29 void Process(const MemoryRegion& region, int position) {
30 // Direct calls are relative to the following instruction on mips.
31 int32_t pointer = region.Load<int32_t>(position);
32 int32_t start = reinterpret_cast<int32_t>(region.start());
33 int32_t delta = start + position + sizeof(int32_t);
34 region.Store<int32_t>(position, pointer - delta);
35 }
36};
37#endif
38
39static const char* kRegisterNames[] = {
40 "zero", "at", "v0", "v1", "a0", "a1", "a2", "a3",
41 "t0", "t1", "t2", "t3", "t4", "t5", "t6", "t7",
42 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
43 "t8", "t9", "k0", "k1", "gp", "sp", "fp", "ra",
44};
45std::ostream& operator<<(std::ostream& os, const Register& rhs) {
46 if (rhs >= ZERO && rhs <= RA) {
47 os << kRegisterNames[rhs];
48 } else {
49 os << "Register[" << static_cast<int>(rhs) << "]";
50 }
51 return os;
52}
53
54std::ostream& operator<<(std::ostream& os, const FRegister& rhs) {
55 if (rhs >= F0 && rhs < kNumberOfFRegisters) {
56 os << "f" << static_cast<int>(rhs);
57 } else {
58 os << "FRegister[" << static_cast<int>(rhs) << "]";
59 }
60 return os;
61}
62
63std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
64 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
65 os << "d" << static_cast<int>(rhs);
66 } else {
67 os << "DRegister[" << static_cast<int>(rhs) << "]";
68 }
69 return os;
70}
71
72void MipsAssembler::Emit(int32_t value) {
73 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
74 buffer_.Emit<int32_t>(value);
75}
76
77void MipsAssembler::EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct) {
78 CHECK_NE(rs, kNoRegister);
79 CHECK_NE(rt, kNoRegister);
80 CHECK_NE(rd, kNoRegister);
81 int32_t encoding = opcode << kOpcodeShift |
82 static_cast<int32_t>(rs) << kRsShift |
83 static_cast<int32_t>(rt) << kRtShift |
84 static_cast<int32_t>(rd) << kRdShift |
85 shamt << kShamtShift |
86 funct;
87 Emit(encoding);
88}
89
90void MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
91 CHECK_NE(rs, kNoRegister);
92 CHECK_NE(rt, kNoRegister);
93 int32_t encoding = opcode << kOpcodeShift |
94 static_cast<int32_t>(rs) << kRsShift |
95 static_cast<int32_t>(rt) << kRtShift |
96 imm;
97 Emit(encoding);
98}
99
100void MipsAssembler::EmitJ(int opcode, int address) {
101 int32_t encoding = opcode << kOpcodeShift |
102 address;
103 Emit(encoding);
104}
105
106void MipsAssembler::EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd, int funct) {
107 CHECK_NE(ft, kNoFRegister);
108 CHECK_NE(fs, kNoFRegister);
109 CHECK_NE(fd, kNoFRegister);
110 int32_t encoding = opcode << kOpcodeShift |
111 fmt << kFmtShift |
112 static_cast<int32_t>(ft) << kFtShift |
113 static_cast<int32_t>(fs) << kFsShift |
114 static_cast<int32_t>(fd) << kFdShift |
115 funct;
116 Emit(encoding);
117}
118
119void MipsAssembler::EmitFI(int opcode, int fmt, FRegister rt, uint16_t imm) {
120 CHECK_NE(rt, kNoFRegister);
121 int32_t encoding = opcode << kOpcodeShift |
122 fmt << kFmtShift |
123 static_cast<int32_t>(rt) << kRtShift |
124 imm;
125 Emit(encoding);
126}
127
128void MipsAssembler::EmitBranch(Register rt, Register rs, Label* label, bool equal) {
129 int offset;
130 if (label->IsBound()) {
131 offset = label->Position() - buffer_.Size();
132 } else {
133 // Use the offset field of the branch instruction for linking the sites.
134 offset = label->position_;
135 label->LinkTo(buffer_.Size());
136 }
137 if (equal) {
138 Beq(rt, rs, (offset >> 2) & kBranchOffsetMask);
139 } else {
140 Bne(rt, rs, (offset >> 2) & kBranchOffsetMask);
141 }
142}
143
144void MipsAssembler::EmitJump(Label* label, bool link) {
145 int offset;
146 if (label->IsBound()) {
147 offset = label->Position() - buffer_.Size();
148 } else {
149 // Use the offset field of the jump instruction for linking the sites.
150 offset = label->position_;
151 label->LinkTo(buffer_.Size());
152 }
153 if (link) {
154 Jal((offset >> 2) & kJumpOffsetMask);
155 } else {
156 J((offset >> 2) & kJumpOffsetMask);
157 }
158}
159
160int32_t MipsAssembler::EncodeBranchOffset(int offset, int32_t inst, bool is_jump) {
161 CHECK_ALIGNED(offset, 4);
162 CHECK(IsInt(CountOneBits(kBranchOffsetMask), offset)) << offset;
163
164 // Properly preserve only the bits supported in the instruction.
165 offset >>= 2;
166 if (is_jump) {
167 offset &= kJumpOffsetMask;
168 return (inst & ~kJumpOffsetMask) | offset;
169 } else {
170 offset &= kBranchOffsetMask;
171 return (inst & ~kBranchOffsetMask) | offset;
172 }
173}
174
175int MipsAssembler::DecodeBranchOffset(int32_t inst, bool is_jump) {
176 // Sign-extend, then left-shift by 2.
177 if (is_jump) {
178 return (((inst & kJumpOffsetMask) << 6) >> 4);
179 } else {
180 return (((inst & kBranchOffsetMask) << 16) >> 14);
181 }
182}
183
184void MipsAssembler::Bind(Label* label, bool is_jump) {
185 CHECK(!label->IsBound());
186 int bound_pc = buffer_.Size();
187 while (label->IsLinked()) {
188 int32_t position = label->Position();
189 int32_t next = buffer_.Load<int32_t>(position);
190 int32_t offset = is_jump ? bound_pc - position : bound_pc - position - 4;
191 int32_t encoded = MipsAssembler::EncodeBranchOffset(offset, next, is_jump);
192 buffer_.Store<int32_t>(position, encoded);
193 label->position_ = MipsAssembler::DecodeBranchOffset(next, is_jump);
194 }
195 label->BindTo(bound_pc);
196}
197
198void MipsAssembler::Add(Register rd, Register rs, Register rt) {
199 EmitR(0, rs, rt, rd, 0, 0x20);
200}
201
202void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
203 EmitR(0, rs, rt, rd, 0, 0x21);
204}
205
206void MipsAssembler::Addi(Register rt, Register rs, uint16_t imm16) {
207 EmitI(0x8, rs, rt, imm16);
208}
209
210void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
211 EmitI(0x9, rs, rt, imm16);
212}
213
214void MipsAssembler::Sub(Register rd, Register rs, Register rt) {
215 EmitR(0, rs, rt, rd, 0, 0x22);
216}
217
218void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
219 EmitR(0, rs, rt, rd, 0, 0x23);
220}
221
222void MipsAssembler::Mult(Register rs, Register rt) {
223 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18);
224}
225
226void MipsAssembler::Multu(Register rs, Register rt) {
227 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19);
228}
229
230void MipsAssembler::Div(Register rs, Register rt) {
231 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a);
232}
233
234void MipsAssembler::Divu(Register rs, Register rt) {
235 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b);
236}
237
238void MipsAssembler::And(Register rd, Register rs, Register rt) {
239 EmitR(0, rs, rt, rd, 0, 0x24);
240}
241
242void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
243 EmitI(0xc, rs, rt, imm16);
244}
245
246void MipsAssembler::Or(Register rd, Register rs, Register rt) {
247 EmitR(0, rs, rt, rd, 0, 0x25);
248}
249
250void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
251 EmitI(0xd, rs, rt, imm16);
252}
253
254void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
255 EmitR(0, rs, rt, rd, 0, 0x26);
256}
257
258void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
259 EmitI(0xe, rs, rt, imm16);
260}
261
262void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
263 EmitR(0, rs, rt, rd, 0, 0x27);
264}
265
266void MipsAssembler::Sll(Register rd, Register rs, int shamt) {
267 EmitR(0, rs, static_cast<Register>(0), rd, shamt, 0x00);
268}
269
270void MipsAssembler::Srl(Register rd, Register rs, int shamt) {
271 EmitR(0, rs, static_cast<Register>(0), rd, shamt, 0x02);
272}
273
274void MipsAssembler::Sra(Register rd, Register rs, int shamt) {
275 EmitR(0, rs, static_cast<Register>(0), rd, shamt, 0x03);
276}
277
278void MipsAssembler::Sllv(Register rd, Register rs, Register rt) {
279 EmitR(0, rs, rt, rd, 0, 0x04);
280}
281
282void MipsAssembler::Srlv(Register rd, Register rs, Register rt) {
283 EmitR(0, rs, rt, rd, 0, 0x06);
284}
285
286void MipsAssembler::Srav(Register rd, Register rs, Register rt) {
287 EmitR(0, rs, rt, rd, 0, 0x07);
288}
289
290void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
291 EmitI(0x20, rs, rt, imm16);
292}
293
294void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
295 EmitI(0x21, rs, rt, imm16);
296}
297
298void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
299 EmitI(0x23, rs, rt, imm16);
300}
301
302void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
303 EmitI(0x24, rs, rt, imm16);
304}
305
306void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
307 EmitI(0x25, rs, rt, imm16);
308}
309
310void MipsAssembler::Lui(Register rt, uint16_t imm16) {
311 EmitI(0xf, static_cast<Register>(0), rt, imm16);
312}
313
314void MipsAssembler::Mfhi(Register rd) {
315 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x10);
316}
317
318void MipsAssembler::Mflo(Register rd) {
319 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x12);
320}
321
322void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
323 EmitI(0x28, rs, rt, imm16);
324}
325
326void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
327 EmitI(0x29, rs, rt, imm16);
328}
329
330void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
331 EmitI(0x2b, rs, rt, imm16);
332}
333
334void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
335 EmitR(0, rs, rt, rd, 0, 0x2a);
336}
337
338void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
339 EmitR(0, rs, rt, rd, 0, 0x2b);
340}
341
342void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
343 EmitI(0xa, rs, rt, imm16);
344}
345
346void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
347 EmitI(0xb, rs, rt, imm16);
348}
349
350void MipsAssembler::Beq(Register rt, Register rs, uint16_t imm16) {
351 EmitI(0x4, rs, rt, imm16);
352}
353
354void MipsAssembler::Bne(Register rt, Register rs, uint16_t imm16) {
355 EmitI(0x5, rs, rt, imm16);
356}
357
358void MipsAssembler::J(uint32_t address) {
359 EmitJ(0x2, address);
360}
361
362void MipsAssembler::Jal(uint32_t address) {
363 EmitJ(0x2, address);
364}
365
366void MipsAssembler::Jr(Register rs) {
367 EmitR(0, rs, static_cast<Register>(0), static_cast<Register>(0), 0, 0x08);
368}
369
370void MipsAssembler::Jalr(Register rs) {
371 EmitR(0, rs, static_cast<Register>(0), static_cast<Register>(0), 0, 0x09);
372}
373
374void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
375 EmitFR(0x11, 0x10, ft, fs, fd, 0x0);
376}
377
378void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
379 EmitFR(0x11, 0x10, ft, fs, fd, 0x1);
380}
381
382void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
383 EmitFR(0x11, 0x10, ft, fs, fd, 0x2);
384}
385
386void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
387 EmitFR(0x11, 0x10, ft, fs, fd, 0x3);
388}
389
390void MipsAssembler::AddD(DRegister fd, DRegister fs, DRegister ft) {
391 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
392 static_cast<FRegister>(fd), 0x0);
393}
394
395void MipsAssembler::SubD(DRegister fd, DRegister fs, DRegister ft) {
396 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
397 static_cast<FRegister>(fd), 0x1);
398}
399
400void MipsAssembler::MulD(DRegister fd, DRegister fs, DRegister ft) {
401 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
402 static_cast<FRegister>(fd), 0x2);
403}
404
405void MipsAssembler::DivD(DRegister fd, DRegister fs, DRegister ft) {
406 EmitFR(0x11, 0x11, static_cast<FRegister>(ft), static_cast<FRegister>(fs),
407 static_cast<FRegister>(fd), 0x3);
408}
409
410void MipsAssembler::MovS(FRegister fd, FRegister fs) {
411 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6);
412}
413
414void MipsAssembler::MovD(DRegister fd, DRegister fs) {
415 EmitFR(0x11, 0x11, static_cast<FRegister>(0), static_cast<FRegister>(fs),
416 static_cast<FRegister>(fd), 0x6);
417}
418
419void MipsAssembler::Mfc1(Register rt, FRegister fs) {
420 EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
421}
422
423void MipsAssembler::Mtc1(FRegister ft, Register rs) {
424 EmitFR(0x11, 0x04, ft, static_cast<FRegister>(rs), static_cast<FRegister>(0), 0x0);
425}
426
427void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
428 EmitI(0x31, rs, static_cast<Register>(ft), imm16);
429}
430
431void MipsAssembler::Ldc1(DRegister ft, Register rs, uint16_t imm16) {
432 EmitI(0x35, rs, static_cast<Register>(ft), imm16);
433}
434
435void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
436 EmitI(0x39, rs, static_cast<Register>(ft), imm16);
437}
438
439void MipsAssembler::Sdc1(DRegister ft, Register rs, uint16_t imm16) {
440 EmitI(0x3d, rs, static_cast<Register>(ft), imm16);
441}
442
443void MipsAssembler::Break() {
444 EmitR(0, static_cast<Register>(0), static_cast<Register>(0),
445 static_cast<Register>(0), 0, 0xD);
446}
447
448void MipsAssembler::Move(Register rt, Register rs) {
449 EmitI(0x8, rs, rt, 0);
450}
451
452void MipsAssembler::Clear(Register rt) {
453 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rt, 0, 0x20);
454}
455
456void MipsAssembler::Not(Register rt, Register rs) {
457 EmitR(0, static_cast<Register>(0), rs, rt, 0, 0x27);
458}
459
460void MipsAssembler::Mul(Register rd, Register rs, Register rt) {
461 Mult(rs, rt);
462 Mflo(rd);
463}
464
465void MipsAssembler::Div(Register rd, Register rs, Register rt) {
466 Div(rs, rt);
467 Mflo(rd);
468}
469
470void MipsAssembler::Rem(Register rd, Register rs, Register rt) {
471 Div(rs, rt);
472 Mfhi(rd);
473}
474
475void MipsAssembler::AddConstant(Register rt, Register rs, int32_t value) {
476 Addi(rt, rs, value);
477}
478
479void MipsAssembler::LoadImmediate(Register rt, int32_t value) {
480 Addi(rt, ZERO, value);
481}
482
483void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
484 size_t size) {
485 MipsManagedRegister dst = m_dst.AsMips();
486 if (dst.IsNoRegister()) {
487 CHECK_EQ(0u, size) << dst;
488 } else if (dst.IsCoreRegister()) {
489 CHECK_EQ(4u, size) << dst;
490 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
491 } else if (dst.IsRegisterPair()) {
492 CHECK_EQ(8u, size) << dst;
493 LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset);
494 LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4);
495 } else if (dst.IsFRegister()) {
496 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
497 } else {
498 CHECK(dst.IsDRegister()) << dst;
499 LoadDFromOffset(dst.AsDRegister(), src_register, src_offset);
500 }
501}
502
503void MipsAssembler::LoadFromOffset(LoadOperandType type, Register reg, Register base,
504 int32_t offset) {
505 switch (type) {
506 case kLoadSignedByte:
507 Lb(reg, base, offset);
508 break;
509 case kLoadUnsignedByte:
510 Lbu(reg, base, offset);
511 break;
512 case kLoadSignedHalfword:
513 Lh(reg, base, offset);
514 break;
515 case kLoadUnsignedHalfword:
516 Lhu(reg, base, offset);
517 break;
518 case kLoadWord:
519 Lw(reg, base, offset);
520 break;
521 case kLoadWordPair:
522 LOG(FATAL) << "UNREACHABLE";
523 break;
524 default:
525 LOG(FATAL) << "UNREACHABLE";
526 }
527}
528
529void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
530 Lwc1(reg, base, offset);
531}
532
533void MipsAssembler::LoadDFromOffset(DRegister reg, Register base, int32_t offset) {
534 Ldc1(reg, base, offset);
535}
536
537void MipsAssembler::StoreToOffset(StoreOperandType type, Register reg, Register base,
538 int32_t offset) {
539 switch (type) {
540 case kStoreByte:
541 Sb(reg, base, offset);
542 break;
543 case kStoreHalfword:
544 Sh(reg, base, offset);
545 break;
546 case kStoreWord:
547 Sw(reg, base, offset);
548 break;
549 case kStoreWordPair:
550 LOG(FATAL) << "UNREACHABLE";
551 break;
552 default:
553 LOG(FATAL) << "UNREACHABLE";
554 }
555}
556
557void MipsAssembler::StoreFToOffset(FRegister reg, Register base, int32_t offset) {
558 Swc1(reg, base, offset);
559}
560
561void MipsAssembler::StoreDToOffset(DRegister reg, Register base, int32_t offset) {
562 Sdc1(reg, base, offset);
563}
564
565void MipsAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
566 const std::vector<ManagedRegister>& callee_save_regs,
567 const std::vector<ManagedRegister>& entry_spills) {
568 CHECK_ALIGNED(frame_size, kStackAlignment);
569
570 // Increase frame to required size.
571 IncreaseFrameSize(frame_size);
572
573 // Push callee saves and return address
574 int stack_offset = frame_size - kPointerSize;
575 StoreToOffset(kStoreWord, RA, SP, stack_offset);
576 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
577 stack_offset -= kPointerSize;
578 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
579 StoreToOffset(kStoreWord, reg, SP, stack_offset);
580 }
581
582 // Write out Method*.
583 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
584
585 // Write out entry spills.
586 for (size_t i = 0; i < entry_spills.size(); ++i) {
587 Register reg = entry_spills.at(i).AsMips().AsCoreRegister();
588 StoreToOffset(kStoreWord, reg, SP, frame_size + kPointerSize + (i * kPointerSize));
589 }
590}
591
592void MipsAssembler::RemoveFrame(size_t frame_size,
593 const std::vector<ManagedRegister>& callee_save_regs) {
594 CHECK_ALIGNED(frame_size, kStackAlignment);
595
596 // Pop callee saves and return address
597 int stack_offset = frame_size - (callee_save_regs.size() * kPointerSize) - kPointerSize;
598 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
599 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
600 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
601 stack_offset += kPointerSize;
602 }
603 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
604
605 // Decrease frame to required size.
606 DecreaseFrameSize(frame_size);
607}
608
609void MipsAssembler::IncreaseFrameSize(size_t adjust) {
610 CHECK_ALIGNED(adjust, kStackAlignment);
611 AddConstant(SP, SP, -adjust);
612}
613
614void MipsAssembler::DecreaseFrameSize(size_t adjust) {
615 CHECK_ALIGNED(adjust, kStackAlignment);
616 AddConstant(SP, SP, adjust);
617}
618
619void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
620 MipsManagedRegister src = msrc.AsMips();
621 if (src.IsNoRegister()) {
622 CHECK_EQ(0u, size);
623 } else if (src.IsCoreRegister()) {
624 CHECK_EQ(4u, size);
625 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
626 } else if (src.IsRegisterPair()) {
627 CHECK_EQ(8u, size);
628 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
629 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
630 SP, dest.Int32Value() + 4);
631 } else if (src.IsFRegister()) {
632 StoreFToOffset(src.AsFRegister(), SP, dest.Int32Value());
633 } else {
634 CHECK(src.IsDRegister());
635 StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value());
636 }
637}
638
639void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
640 MipsManagedRegister src = msrc.AsMips();
641 CHECK(src.IsCoreRegister());
642 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
643}
644
645void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
646 MipsManagedRegister src = msrc.AsMips();
647 CHECK(src.IsCoreRegister());
648 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
649}
650
651void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
652 ManagedRegister mscratch) {
653 MipsManagedRegister scratch = mscratch.AsMips();
654 CHECK(scratch.IsCoreRegister()) << scratch;
655 LoadImmediate(scratch.AsCoreRegister(), imm);
656 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
657}
658
659void MipsAssembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
660 ManagedRegister mscratch) {
661 MipsManagedRegister scratch = mscratch.AsMips();
662 CHECK(scratch.IsCoreRegister()) << scratch;
663 LoadImmediate(scratch.AsCoreRegister(), imm);
664 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), S1, dest.Int32Value());
665}
666
667void MipsAssembler::StoreStackOffsetToThread(ThreadOffset thr_offs,
668 FrameOffset fr_offs,
669 ManagedRegister mscratch) {
670 MipsManagedRegister scratch = mscratch.AsMips();
671 CHECK(scratch.IsCoreRegister()) << scratch;
672 AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
673 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
674 S1, thr_offs.Int32Value());
675}
676
677void MipsAssembler::StoreStackPointerToThread(ThreadOffset thr_offs) {
678 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
679}
680
681void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
682 FrameOffset in_off, ManagedRegister mscratch) {
683 MipsManagedRegister src = msrc.AsMips();
684 MipsManagedRegister scratch = mscratch.AsMips();
685 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
686 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
687 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
688}
689
690void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
691 return EmitLoad(mdest, SP, src.Int32Value(), size);
692}
693
694void MipsAssembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) {
695 return EmitLoad(mdest, S1, src.Int32Value(), size);
696}
697
698void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
699 MipsManagedRegister dest = mdest.AsMips();
700 CHECK(dest.IsCoreRegister());
701 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
702}
703
704void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
705 MemberOffset offs) {
706 MipsManagedRegister dest = mdest.AsMips();
707 CHECK(dest.IsCoreRegister() && dest.IsCoreRegister());
708 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
709 base.AsMips().AsCoreRegister(), offs.Int32Value());
710}
711
712void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
713 Offset offs) {
714 MipsManagedRegister dest = mdest.AsMips();
715 CHECK(dest.IsCoreRegister() && dest.IsCoreRegister()) << dest;
716 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
717 base.AsMips().AsCoreRegister(), offs.Int32Value());
718}
719
720void MipsAssembler::LoadRawPtrFromThread(ManagedRegister mdest,
721 ThreadOffset offs) {
722 MipsManagedRegister dest = mdest.AsMips();
723 CHECK(dest.IsCoreRegister());
724 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
725}
726
727void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
728 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
729}
730
731void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
732 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
733}
734
735void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t /*size*/) {
736 MipsManagedRegister dest = mdest.AsMips();
737 MipsManagedRegister src = msrc.AsMips();
738 if (!dest.Equals(src)) {
739 if (dest.IsCoreRegister()) {
740 CHECK(src.IsCoreRegister()) << src;
741 Move(dest.AsCoreRegister(), src.AsCoreRegister());
742 } else if (dest.IsFRegister()) {
743 CHECK(src.IsFRegister()) << src;
744 MovS(dest.AsFRegister(), src.AsFRegister());
745 } else if (dest.IsDRegister()) {
746 CHECK(src.IsDRegister()) << src;
747 MovD(dest.AsDRegister(), src.AsDRegister());
748 } else {
749 CHECK(dest.IsRegisterPair()) << dest;
750 CHECK(src.IsRegisterPair()) << src;
751 // Ensure that the first move doesn't clobber the input of the second
752 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
753 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
754 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
755 } else {
756 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
757 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
758 }
759 }
760 }
761}
762
763void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src,
764 ManagedRegister mscratch) {
765 MipsManagedRegister scratch = mscratch.AsMips();
766 CHECK(scratch.IsCoreRegister()) << scratch;
767 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
768 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
769}
770
771void MipsAssembler::CopyRawPtrFromThread(FrameOffset fr_offs,
772 ThreadOffset thr_offs,
773 ManagedRegister mscratch) {
774 MipsManagedRegister scratch = mscratch.AsMips();
775 CHECK(scratch.IsCoreRegister()) << scratch;
776 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
777 S1, thr_offs.Int32Value());
778 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
779 SP, fr_offs.Int32Value());
780}
781
782void MipsAssembler::CopyRawPtrToThread(ThreadOffset thr_offs,
783 FrameOffset fr_offs,
784 ManagedRegister mscratch) {
785 MipsManagedRegister scratch = mscratch.AsMips();
786 CHECK(scratch.IsCoreRegister()) << scratch;
787 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
788 SP, fr_offs.Int32Value());
789 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
790 S1, thr_offs.Int32Value());
791}
792
793void MipsAssembler::Copy(FrameOffset dest, FrameOffset src,
794 ManagedRegister mscratch, size_t size) {
795 MipsManagedRegister scratch = mscratch.AsMips();
796 CHECK(scratch.IsCoreRegister()) << scratch;
797 CHECK(size == 4 || size == 8) << size;
798 if (size == 4) {
799 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
800 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
801 } else if (size == 8) {
802 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
803 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
804 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4);
805 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
806 }
807}
808
809void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
810 ManagedRegister mscratch, size_t size) {
811 Register scratch = mscratch.AsMips().AsCoreRegister();
812 CHECK_EQ(size, 4u);
813 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
814 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
815}
816
817void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
818 ManagedRegister mscratch, size_t size) {
819 Register scratch = mscratch.AsMips().AsCoreRegister();
820 CHECK_EQ(size, 4u);
821 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
822 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
823}
824
825void MipsAssembler::Copy(FrameOffset /*dest*/, FrameOffset /*src_base*/, Offset /*src_offset*/,
826 ManagedRegister /*mscratch*/, size_t /*size*/) {
827 UNIMPLEMENTED(FATAL) << "no arm implementation";
828#if 0
829 Register scratch = mscratch.AsMips().AsCoreRegister();
830 CHECK_EQ(size, 4u);
831 movl(scratch, Address(ESP, src_base));
832 movl(scratch, Address(scratch, src_offset));
833 movl(Address(ESP, dest), scratch);
834#endif
835}
836
837void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
838 ManagedRegister src, Offset src_offset,
839 ManagedRegister mscratch, size_t size) {
840 CHECK_EQ(size, 4u);
841 Register scratch = mscratch.AsMips().AsCoreRegister();
842 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
843 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
844}
845
846void MipsAssembler::Copy(FrameOffset /*dest*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/,
847 ManagedRegister /*mscratch*/, size_t /*size*/) {
848 UNIMPLEMENTED(FATAL) << "no arm implementation";
849#if 0
850 Register scratch = mscratch.AsMips().AsCoreRegister();
851 CHECK_EQ(size, 4u);
852 CHECK_EQ(dest.Int32Value(), src.Int32Value());
853 movl(scratch, Address(ESP, src));
854 pushl(Address(scratch, src_offset));
855 popl(Address(scratch, dest_offset));
856#endif
857}
858
859void MipsAssembler::MemoryBarrier(ManagedRegister) {
860 UNIMPLEMENTED(FATAL) << "NEEDS TO BE IMPLEMENTED";
861#if 0
862#if ANDROID_SMP != 0
863 mfence();
864#endif
865#endif
866}
867
868void MipsAssembler::CreateSirtEntry(ManagedRegister mout_reg,
869 FrameOffset sirt_offset,
870 ManagedRegister min_reg, bool null_allowed) {
871 MipsManagedRegister out_reg = mout_reg.AsMips();
872 MipsManagedRegister in_reg = min_reg.AsMips();
873 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
874 CHECK(out_reg.IsCoreRegister()) << out_reg;
875 if (null_allowed) {
876 Label null_arg;
877 // Null values get a SIRT entry value of 0. Otherwise, the SIRT entry is
878 // the address in the SIRT holding the reference.
879 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
880 if (in_reg.IsNoRegister()) {
881 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
882 SP, sirt_offset.Int32Value());
883 in_reg = out_reg;
884 }
885 if (!out_reg.Equals(in_reg)) {
886 LoadImmediate(out_reg.AsCoreRegister(), 0);
887 }
888 EmitBranch(in_reg.AsCoreRegister(), ZERO, &null_arg, true);
889 AddConstant(out_reg.AsCoreRegister(), SP, sirt_offset.Int32Value());
890 Bind(&null_arg, false);
891 } else {
892 AddConstant(out_reg.AsCoreRegister(), SP, sirt_offset.Int32Value());
893 }
894}
895
896void MipsAssembler::CreateSirtEntry(FrameOffset out_off,
897 FrameOffset sirt_offset,
898 ManagedRegister mscratch,
899 bool null_allowed) {
900 MipsManagedRegister scratch = mscratch.AsMips();
901 CHECK(scratch.IsCoreRegister()) << scratch;
902 if (null_allowed) {
903 Label null_arg;
904 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP,
905 sirt_offset.Int32Value());
906 // Null values get a SIRT entry value of 0. Otherwise, the sirt entry is
907 // the address in the SIRT holding the reference.
908 // e.g. scratch = (scratch == 0) ? 0 : (SP+sirt_offset)
909 EmitBranch(scratch.AsCoreRegister(), ZERO, &null_arg, true);
910 AddConstant(scratch.AsCoreRegister(), SP, sirt_offset.Int32Value());
911 Bind(&null_arg, false);
912 } else {
913 AddConstant(scratch.AsCoreRegister(), SP, sirt_offset.Int32Value());
914 }
915 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
916}
917
918// Given a SIRT entry, load the associated reference.
919void MipsAssembler::LoadReferenceFromSirt(ManagedRegister mout_reg,
920 ManagedRegister min_reg) {
921 MipsManagedRegister out_reg = mout_reg.AsMips();
922 MipsManagedRegister in_reg = min_reg.AsMips();
923 CHECK(out_reg.IsCoreRegister()) << out_reg;
924 CHECK(in_reg.IsCoreRegister()) << in_reg;
925 Label null_arg;
926 if (!out_reg.Equals(in_reg)) {
927 LoadImmediate(out_reg.AsCoreRegister(), 0);
928 }
929 EmitBranch(in_reg.AsCoreRegister(), ZERO, &null_arg, true);
930 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
931 in_reg.AsCoreRegister(), 0);
932 Bind(&null_arg, false);
933}
934
935void MipsAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
936 // TODO: not validating references
937}
938
939void MipsAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
940 // TODO: not validating references
941}
942
943void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
944 MipsManagedRegister base = mbase.AsMips();
945 MipsManagedRegister scratch = mscratch.AsMips();
946 CHECK(base.IsCoreRegister()) << base;
947 CHECK(scratch.IsCoreRegister()) << scratch;
948 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
949 base.AsCoreRegister(), offset.Int32Value());
950 Jalr(scratch.AsCoreRegister());
951 // TODO: place reference map on call
952}
953
954void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
955 MipsManagedRegister scratch = mscratch.AsMips();
956 CHECK(scratch.IsCoreRegister()) << scratch;
957 // Call *(*(SP + base) + offset)
958 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
959 SP, base.Int32Value());
960 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
961 scratch.AsCoreRegister(), offset.Int32Value());
962 Jalr(scratch.AsCoreRegister());
963 // TODO: place reference map on call
964}
965
966void MipsAssembler::Call(ThreadOffset /*offset*/, ManagedRegister /*mscratch*/) {
967 UNIMPLEMENTED(FATAL) << "no arm implementation";
968#if 0
969 fs()->call(Address::Absolute(offset));
970#endif
971}
972
973void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
974 Move(tr.AsMips().AsCoreRegister(), S1);
975}
976
977void MipsAssembler::GetCurrentThread(FrameOffset offset,
978 ManagedRegister /*mscratch*/) {
979 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
980}
981
982void MipsAssembler::SuspendPoll(ManagedRegister /*mscratch*/,
983 ManagedRegister /*return_reg*/,
984 FrameOffset /*return_save_location*/,
985 size_t /*return_size*/) {
986 UNIMPLEMENTED(FATAL) << "NEEDS TO BE IMPLEMENTED";
987#if 0
988 MipsSuspendCountSlowPath* slow =
989 new MipsSuspendCountSlowPath(return_reg.AsMips(), return_save_location,
990 return_size);
991 buffer_.EnqueueSlowPath(slow);
992 fs()->cmpl(Address::Absolute(Thread::SuspendCountOffset()), Immediate(0));
993 j(kNotEqual, slow->Entry());
994 Bind(slow->Continuation());
995#endif
996}
997
998void MipsSuspendCountSlowPath::Emit(Assembler* sasm) {
999 MipsAssembler* sp_asm = down_cast<MipsAssembler*>(sasm);
1000#define __ sp_asm->
1001 __ Bind(&entry_, true);
1002 // Save return value
1003 __ Store(return_save_location_, return_register_, return_size_);
1004 // Pass Thread::Current as argument and call pCheckSuspendFromCode
1005 __ Move(A0, S1);
1006 __ LoadFromOffset(kLoadWord, T9, S1, ENTRYPOINT_OFFSET(pCheckSuspendFromCode));
1007 __ Jalr(T9);
1008 // Reload return value
1009 __ Load(return_register_, return_save_location_, return_size_);
1010 __ EmitJump(&continuation_, false);
1011#undef __
1012}
1013
1014void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
1015 MipsManagedRegister scratch = mscratch.AsMips();
1016 MipsExceptionSlowPath* slow = new MipsExceptionSlowPath(scratch, stack_adjust);
1017 buffer_.EnqueueSlowPath(slow);
1018 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
1019 S1, Thread::ExceptionOffset().Int32Value());
1020 EmitBranch(scratch.AsCoreRegister(), ZERO, slow->Entry(), false);
1021}
1022
1023void MipsExceptionSlowPath::Emit(Assembler* sasm) {
1024 MipsAssembler* sp_asm = down_cast<MipsAssembler*>(sasm);
1025#define __ sp_asm->
1026 __ Bind(&entry_, false);
1027 if (stack_adjust_ != 0) { // Fix up the frame.
1028 __ DecreaseFrameSize(stack_adjust_);
1029 }
1030 // Pass exception object as argument
1031 // Don't care about preserving A0 as this call won't return
1032 __ Move(A0, scratch_.AsCoreRegister());
1033 // Set up call to Thread::Current()->pDeliverException
1034 __ LoadFromOffset(kLoadWord, T9, S1, ENTRYPOINT_OFFSET(pDeliverException));
1035 __ Jr(T9);
1036 // Call never returns
1037 __ Break();
1038#undef __
1039}
1040
1041} // namespace mips
1042} // namespace art