blob: 4c1c1711c0765581aa6d3b8a66b9db5d25ffc381 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
23namespace art {
24
25class X86Mir2Lir : public Mir2Lir {
26 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -070031 RegLocation rl_dest, int lit);
Ian Rogers468532e2013-08-05 10:56:33 -070032 int LoadHelper(ThreadOffset offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -070033 LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg);
34 LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
35 int s_reg);
36 LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size);
37 LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
38 int r_dest, int r_dest_hi, OpSize size, int s_reg);
39 LIR* LoadConstantNoClobber(int r_dest, int value);
40 LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value);
41 LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size);
42 LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi);
43 LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size);
44 LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
45 int r_src, int r_src_hi, OpSize size, int s_reg);
46 void MarkGCCard(int val_reg, int tgt_addr_reg);
47
48 // Required for target - register utilities.
49 bool IsFpReg(int reg);
50 bool SameRegType(int reg1, int reg2);
51 int AllocTypedTemp(bool fp_hint, int reg_class);
52 int AllocTypedTempPair(bool fp_hint, int reg_class);
53 int S2d(int low_reg, int high_reg);
54 int TargetReg(SpecialTargetRegister reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 RegLocation GetReturnAlt();
56 RegLocation GetReturnWideAlt();
57 RegLocation LocCReturn();
58 RegLocation LocCReturnDouble();
59 RegLocation LocCReturnFloat();
60 RegLocation LocCReturnWide();
61 uint32_t FpRegMask();
62 uint64_t GetRegMaskCommon(int reg);
63 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000064 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 void FlushReg(int reg);
66 void FlushRegWide(int reg1, int reg2);
67 void FreeCallTemps();
68 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
69 void LockCallTemps();
70 void MarkPreservedSingle(int v_reg, int reg);
71 void CompilerInitializeRegAlloc();
72
73 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070074 void AssembleLIR();
75 int AssignInsnOffsets();
76 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070077 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070078 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070079 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 const char* GetTargetInstFmt(int opcode);
81 const char* GetTargetInstName(int opcode);
82 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
83 uint64_t GetPCUseDefEncoding();
84 uint64_t GetTargetInstFlags(int opcode);
85 int GetInsnSize(LIR* lir);
86 bool IsUnconditionalBranch(LIR* lir);
87
88 // Required for target - Dalvik-level generators.
89 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
90 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070091 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
92 RegLocation rl_index, RegLocation rl_dest, int scale);
93 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070094 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -070095 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Ian Rogersa9a82542013-10-04 11:17:26 -070096 RegLocation rl_src1, RegLocation rl_shift);
Mark Mendelle02d48f2014-01-15 11:19:23 -080097 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
98 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
99 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest,
101 RegLocation rl_src1, RegLocation rl_src2);
102 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
103 RegLocation rl_src1, RegLocation rl_src2);
104 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
105 RegLocation rl_src2);
106 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000107 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
109 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000110 bool GenInlinedPeek(CallInfo* info, OpSize size);
111 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800113 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
114 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
115 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base, int offset,
117 ThrowKind kind);
Mark Mendell343adb52013-12-18 06:02:17 -0800118 LIR* GenMemImmedCheck(ConditionCode c_code, int base, int offset, int check_value,
119 ThrowKind kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700120 RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi, bool is_div);
121 RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit, bool is_div);
122 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
123 void GenDivZeroCheck(int reg_lo, int reg_hi);
124 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
125 void GenExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700126 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
128 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
129 void GenSelect(BasicBlock* bb, MIR* mir);
130 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 void GenMoveException(RegLocation rl_dest);
132 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result,
133 int lit, int first_bit, int second_bit);
134 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
135 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700136 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
137 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Vladimir Marko5816ed42013-11-27 17:04:20 +0000138 void GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800139 /*
140 * @brief Generate a two address long operation with a constant value
141 * @param rl_dest location of result
142 * @param rl_src constant source operand
143 * @param op Opcode to be generated
144 */
145 void GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
146 /*
147 * @brief Generate a three address long operation with a constant value
148 * @param rl_dest location of result
149 * @param rl_src1 source operand
150 * @param rl_src2 constant source operand
151 * @param op Opcode to be generated
152 */
153 void GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
154 RegLocation rl_src2, Instruction::Code op);
155
156 /**
157 * @brief Generate a long arithmetic operation.
158 * @param rl_dest The destination.
159 * @param rl_src1 First operand.
160 * @param rl_src2 Second operand.
161 * @param op The DEX opcode for the operation.
162 * @param is_commutative The sources can be swapped if needed.
163 */
164 void GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
165 RegLocation rl_src2, Instruction::Code op, bool is_commutative);
166
167 /**
168 * @brief Generate a two operand long arithmetic operation.
169 * @param rl_dest The destination.
170 * @param rl_src Second operand.
171 * @param op The DEX opcode for the operation.
172 */
173 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
174
175 /**
176 * @brief Generate a long operation.
177 * @param rl_dest The destination. Must be in a register
178 * @param rl_src The other operand. May be in a register or in memory.
179 * @param op The DEX opcode for the operation.
180 */
181 void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182
Mark Mendelldf8ee2e2014-01-27 16:37:47 -0800183 /**
184 * @brief Implement instanceof a final class with x86 specific code.
185 * @param use_declaring_class 'true' if we can use the class itself.
186 * @param type_idx Type index to use if use_declaring_class is 'false'.
187 * @param rl_dest Result to be set to 0 or 1.
188 * @param rl_src Object to be tested.
189 */
190 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
191 RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700192 // Single operation generators.
193 LIR* OpUnconditionalBranch(LIR* target);
194 LIR* OpCmpBranch(ConditionCode cond, int src1, int src2, LIR* target);
195 LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value, LIR* target);
196 LIR* OpCondBranch(ConditionCode cc, LIR* target);
197 LIR* OpDecAndBranch(ConditionCode c_code, int reg, LIR* target);
198 LIR* OpFpRegCopy(int r_dest, int r_src);
199 LIR* OpIT(ConditionCode cond, const char* guide);
200 LIR* OpMem(OpKind op, int rBase, int disp);
201 LIR* OpPcRelLoad(int reg, LIR* target);
202 LIR* OpReg(OpKind op, int r_dest_src);
203 LIR* OpRegCopy(int r_dest, int r_src);
204 LIR* OpRegCopyNoInsert(int r_dest, int r_src);
205 LIR* OpRegImm(OpKind op, int r_dest_src1, int value);
206 LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800207 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
208 LIR* OpRegMem(OpKind op, int r_dest, RegLocation value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209 LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800210 LIR* OpMovRegMem(int r_dest, int r_base, int offset, MoveType move_type);
211 LIR* OpMovMemReg(int r_base, int offset, int r_src, MoveType move_type);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800212 LIR* OpCondRegReg(OpKind op, ConditionCode cc, int r_dest, int r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700213 LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value);
214 LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1, int r_src2);
215 LIR* OpTestSuspend(LIR* target);
Ian Rogers468532e2013-08-05 10:56:33 -0700216 LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700217 LIR* OpVldm(int rBase, int count);
218 LIR* OpVstm(int rBase, int count);
219 void OpLea(int rBase, int reg1, int reg2, int scale, int offset);
220 void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo, int src_hi);
Ian Rogers468532e2013-08-05 10:56:33 -0700221 void OpTlsCmp(ThreadOffset offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222
Ian Rogers468532e2013-08-05 10:56:33 -0700223 void OpRegThreadMem(OpKind op, int r_dest, ThreadOffset thread_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224 void SpillCoreRegs();
225 void UnSpillCoreRegs();
226 static const X86EncodingMap EncodingMap[kX86Last];
227 bool InexpensiveConstantInt(int32_t value);
228 bool InexpensiveConstantFloat(int32_t value);
229 bool InexpensiveConstantLong(int64_t value);
230 bool InexpensiveConstantDouble(int64_t value);
231
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000232 RegLocation UpdateLocWide(RegLocation loc);
233 RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
234 RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
235 int AllocTempDouble();
236 void ResetDefLocWide(RegLocation rl);
237
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800238 /*
239 * @brief x86 specific codegen for int operations.
240 * @param opcode Operation to perform.
241 * @param rl_dest Destination for the result.
242 * @param rl_lhs Left hand operand.
243 * @param rl_rhs Right hand operand.
244 */
245 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
246 RegLocation rl_lhs, RegLocation rl_rhs);
247
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248 private:
Vladimir Marko057c74a2013-12-03 15:20:45 +0000249 void EmitPrefix(const X86EncodingMap* entry);
250 void EmitOpcode(const X86EncodingMap* entry);
251 void EmitPrefixAndOpcode(const X86EncodingMap* entry);
252 void EmitDisp(uint8_t base, int disp);
253 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int disp);
254 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale, int disp);
255 void EmitImm(const X86EncodingMap* entry, int imm);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100256 void EmitOpRegOpcode(const X86EncodingMap* entry, uint8_t reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700257 void EmitOpReg(const X86EncodingMap* entry, uint8_t reg);
258 void EmitOpMem(const X86EncodingMap* entry, uint8_t base, int disp);
Vladimir Marko057c74a2013-12-03 15:20:45 +0000259 void EmitOpArray(const X86EncodingMap* entry, uint8_t base, uint8_t index,
260 int scale, int disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261 void EmitMemReg(const X86EncodingMap* entry, uint8_t base, int disp, uint8_t reg);
Mark Mendell343adb52013-12-18 06:02:17 -0800262 void EmitMemImm(const X86EncodingMap* entry, uint8_t base, int disp, int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700263 void EmitRegMem(const X86EncodingMap* entry, uint8_t reg, uint8_t base, int disp);
264 void EmitRegArray(const X86EncodingMap* entry, uint8_t reg, uint8_t base, uint8_t index,
265 int scale, int disp);
266 void EmitArrayReg(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp,
267 uint8_t reg);
268 void EmitRegThread(const X86EncodingMap* entry, uint8_t reg, int disp);
269 void EmitRegReg(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2);
270 void EmitRegRegImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800271 void EmitRegRegImmRev(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
272 void EmitRegMemImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t base, int disp, int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273 void EmitRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
274 void EmitThreadImm(const X86EncodingMap* entry, int disp, int imm);
275 void EmitMovRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
276 void EmitShiftRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800277 void EmitShiftMemCl(const X86EncodingMap* entry, uint8_t base, int displacement, uint8_t cl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700278 void EmitShiftRegCl(const X86EncodingMap* entry, uint8_t reg, uint8_t cl);
279 void EmitRegCond(const X86EncodingMap* entry, uint8_t reg, uint8_t condition);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800280
281 /**
282 * @brief Used for encoding conditional register to register operation.
283 * @param entry The entry in the encoding map for the opcode.
284 * @param reg1 The first physical register.
285 * @param reg2 The second physical register.
286 * @param condition The condition code for operation.
287 */
288 void EmitRegRegCond(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, uint8_t condition);
289
Brian Carlstrom7940e442013-07-12 13:46:57 -0700290 void EmitJmp(const X86EncodingMap* entry, int rel);
291 void EmitJcc(const X86EncodingMap* entry, int rel, uint8_t cc);
292 void EmitCallMem(const X86EncodingMap* entry, uint8_t base, int disp);
293 void EmitCallThread(const X86EncodingMap* entry, int disp);
294 void EmitPcRel(const X86EncodingMap* entry, uint8_t reg, int base_or_table, uint8_t index,
295 int scale, int table_or_disp);
296 void EmitMacro(const X86EncodingMap* entry, uint8_t reg, int offset);
297 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
Mark Mendell412d4f82013-12-18 13:32:36 -0800298 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
299 int64_t val, ConditionCode ccode);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000300 void OpVectorRegCopyWide(uint8_t fp_reg, uint8_t low_reg, uint8_t high_reg);
301 void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800302
303 /*
304 * @brief Return the correct x86 opcode for the Dex operation
305 * @param op Dex opcode for the operation
306 * @param loc Register location of the operand
307 * @param is_high_op 'true' if this is an operation on the high word
308 * @param value Immediate value for the operation. Used for byte variants
309 * @returns the correct x86 opcode to perform the operation
310 */
311 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
312
313 /*
314 * @brief Return the correct x86 opcode for the Dex operation
315 * @param op Dex opcode for the operation
316 * @param dest location of the destination. May be register or memory.
317 * @param rhs Location for the rhs of the operation. May be in register or memory.
318 * @param is_high_op 'true' if this is an operation on the high word
319 * @returns the correct x86 opcode to perform the operation
320 * @note at most one location may refer to memory
321 */
322 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
323 bool is_high_op);
324
325 /*
326 * @brief Is this operation a no-op for this opcode and value
327 * @param op Dex opcode for the operation
328 * @param value Immediate value for the operation.
329 * @returns 'true' if the operation will have no effect
330 */
331 bool IsNoOp(Instruction::Code op, int32_t value);
332
333 /*
334 * @brief Dump a RegLocation using printf
335 * @param loc Register location to dump
336 */
337 static void DumpRegLocation(RegLocation loc);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800338
339 /**
340 * @brief Calculate magic number and shift for a given divisor
341 * @param divisor divisor number for calculation
342 * @param magic hold calculated magic number
343 * @param shift hold calculated shift
344 */
345 void CalculateMagicAndShift(int divisor, int& magic, int& shift);
346
347 /*
348 * @brief Generate an integer div or rem operation.
349 * @param rl_dest Destination Location.
350 * @param rl_src1 Numerator Location.
351 * @param rl_src2 Divisor Location.
352 * @param is_div 'true' if this is a division, 'false' for a remainder.
353 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
354 */
355 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
356 RegLocation rl_src2, bool is_div, bool check_zero);
357
358 /*
359 * @brief Generate an integer div or rem operation by a literal.
360 * @param rl_dest Destination Location.
361 * @param rl_src Numerator Location.
362 * @param lit Divisor.
363 * @param is_div 'true' if this is a division, 'false' for a remainder.
364 */
365 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800366
367 /*
368 * Generate code to implement long shift operations.
369 * @param opcode The DEX opcode to specify the shift type.
370 * @param rl_dest The destination.
371 * @param rl_src The value to be shifted.
372 * @param shift_amount How much to shift.
373 * @returns the RegLocation of the result.
374 */
375 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
376 RegLocation rl_src, int shift_amount);
377 /*
378 * Generate an imul of a register by a constant or a better sequence.
379 * @param dest Destination Register.
380 * @param src Source Register.
381 * @param val Constant multiplier.
382 */
383 void GenImulRegImm(int dest, int src, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800384
Mark Mendell4708dcd2014-01-22 09:05:18 -0800385 /*
386 * Generate an imul of a memory location by a constant or a better sequence.
387 * @param dest Destination Register.
388 * @param sreg Symbolic register.
389 * @param displacement Displacement on stack of Symbolic Register.
390 * @param val Constant multiplier.
391 */
392 void GenImulMemImm(int dest, int sreg, int displacement, int val);
Mark Mendell766e9292014-01-27 07:55:47 -0800393
394 /*
395 * @brief Compare memory to immediate, and branch if condition true.
396 * @param cond The condition code that when true will branch to the target.
397 * @param temp_reg A temporary register that can be used if compare memory is not
398 * supported by the architecture.
399 * @param base_reg The register holding the base address.
400 * @param offset The offset from the base.
401 * @param check_value The immediate to compare to.
402 */
403 LIR* OpCmpMemImmBranch(ConditionCode cond, int temp_reg, int base_reg,
404 int offset, int check_value, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800405 /*
406 * Can this operation be using core registers without temporaries?
407 * @param rl_lhs Left hand operand.
408 * @param rl_rhs Right hand operand.
409 * @returns 'true' if the operation can proceed without needing temporary regs.
410 */
411 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Mark Mendell67c39c42014-01-31 17:28:00 -0800412
413 /*
414 * @brief Perform MIR analysis before compiling method.
415 * @note Invokes Mir2LiR::Materialize after analysis.
416 */
417 void Materialize();
418
419 /*
420 * @brief Analyze MIR before generating code, to prepare for the code generation.
421 */
422 void AnalyzeMIR();
423
424 /*
425 * @brief Analyze one basic block.
426 * @param bb Basic block to analyze.
427 */
428 void AnalyzeBB(BasicBlock * bb);
429
430 /*
431 * @brief Analyze one extended MIR instruction
432 * @param opcode MIR instruction opcode.
433 * @param bb Basic block containing instruction.
434 * @param mir Extended instruction to analyze.
435 */
436 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
437
438 /*
439 * @brief Analyze one MIR instruction
440 * @param opcode MIR instruction opcode.
441 * @param bb Basic block containing instruction.
442 * @param mir Instruction to analyze.
443 */
444 void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
445
446 /*
447 * @brief Analyze one MIR float/double instruction
448 * @param opcode MIR instruction opcode.
449 * @param bb Basic block containing instruction.
450 * @param mir Instruction to analyze.
451 */
452 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
453
454 /*
455 * @brief Analyze one use of a double operand.
456 * @param rl_use Double RegLocation for the operand.
457 */
458 void AnalyzeDoubleUse(RegLocation rl_use);
459
460 // Information derived from analysis of MIR
461
462 // Have we decided to compute a ptr to code and store in temporary VR?
463 bool store_method_addr_;
464
465 // The compiler temporary for the code address of the method.
466 CompilerTemp *base_of_code_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700467};
468
469} // namespace art
470
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700471#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_