blob: f1166f6263563c7ea88ae494d331640a337312bd [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
23#include "x86_lir.h"
24
25namespace art {
26
27/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070028 * Compare two 64-bit values
29 * x = y return 0
30 * x < y return -1
31 * x > y return 1
32 */
33void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070034 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070035 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070036 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
37 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
38 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070040 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
41 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
43 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
44 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070045
Chao-ying Fua0147762014-06-06 18:38:49 -070046 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070096 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700108 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 if (reg.Is64Bit()) {
111 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
112 } else {
113 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700248 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Elena Sayapinadd644502014-07-01 18:39:52 +0700330 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
Elena Sayapinadd644502014-07-01 18:39:52 +0700384 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Serban Constantinescu23abec92014-07-02 16:13:38 +0100716bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700719 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100720 return false;
721 }
722
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800723 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700725 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
726 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
727 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800728
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700729 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800731
732 /*
733 * If the result register is the same as the second element, then we need to be careful.
734 * The reason is that the first copy will inadvertently clobber the second element with
735 * the first one thus yielding the wrong result. Thus we do a swap in that case.
736 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000737 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800738 std::swap(rl_src1, rl_src2);
739 }
740
741 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800742 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743
744 // If the integers are both in the same register, then there is nothing else to do
745 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000746 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800747 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749
750 // Conditionally move the other integer into the destination register.
751 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800752 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800753 }
754
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700755 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000756 StoreValueWide(rl_dest, rl_result);
757 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000758 StoreValue(rl_dest, rl_result);
759 }
760 return true;
761}
762
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700763bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700764 RegLocation rl_src_address = info->args[0]; // long address
765 RegLocation rl_address;
766 if (!cu_->target64) {
767 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
768 rl_address = LoadValue(rl_src_address, kCoreReg);
769 } else {
770 rl_address = LoadValueWide(rl_src_address, kCoreReg);
771 }
772 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
773 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
774 // Unaligned access is allowed on x86.
775 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
776 if (size == k64) {
777 StoreValueWide(rl_dest, rl_result);
778 } else {
779 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
780 StoreValue(rl_dest, rl_result);
781 }
782 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700783}
784
Vladimir Markoe508a202013-11-04 15:24:22 +0000785bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700786 RegLocation rl_src_address = info->args[0]; // long address
787 RegLocation rl_address;
788 if (!cu_->target64) {
789 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
790 rl_address = LoadValue(rl_src_address, kCoreReg);
791 } else {
792 rl_address = LoadValueWide(rl_src_address, kCoreReg);
793 }
794 RegLocation rl_src_value = info->args[2]; // [size] value
795 RegLocation rl_value;
796 if (size == k64) {
797 // Unaligned access is allowed on x86.
798 rl_value = LoadValueWide(rl_src_value, kCoreReg);
799 } else {
800 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
801 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
802 if (!cu_->target64 && size == kSignedByte) {
803 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
804 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
805 RegStorage temp = AllocateByteRegister();
806 OpRegCopy(temp, rl_src_value.reg);
807 rl_value.reg = temp;
808 } else {
809 rl_value = LoadValue(rl_src_value, kCoreReg);
810 }
811 } else {
812 rl_value = LoadValue(rl_src_value, kCoreReg);
813 }
814 }
815 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
816 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000817}
818
buzbee2700f7e2014-03-07 09:46:20 -0800819void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
820 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821}
822
Ian Rogersdd7624d2014-03-14 17:43:00 -0700823void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700824 DCHECK_EQ(kX86, cu_->instruction_set);
825 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
826}
827
828void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
829 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700830 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831}
832
buzbee2700f7e2014-03-07 09:46:20 -0800833static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
834 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700835}
836
Vladimir Marko1c282e22013-11-21 14:49:47 +0000837bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700838 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000839 // Unused - RegLocation rl_src_unsafe = info->args[0];
840 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
841 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700842 if (!cu_->target64) {
843 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
844 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000845 RegLocation rl_src_expected = info->args[4]; // int, long or Object
846 // If is_long, high half is in info->args[5]
847 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
848 // If is_long, high half is in info->args[7]
849
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700850 if (is_long && cu_->target64) {
851 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700852 FlushReg(rs_r0q);
853 Clobber(rs_r0q);
854 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700855
856 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
857 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700858 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
859 LoadValueDirectWide(rl_src_expected, rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700860 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
861
862 // After a store we need to insert barrier in case of potential load. Since the
863 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
864 GenMemBarrier(kStoreLoad);
865
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700866 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700867 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700868 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
869 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000870 FlushAllRegs();
871 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700872 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
873 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800874 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
875 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700876 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100877 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
878 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
879 DCHECK(!obj_in_si || !obj_in_di);
880 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
881 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
882 DCHECK(!off_in_si || !off_in_di);
883 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
884 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
885 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
886 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
887 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
888 if (push_di) {
889 NewLIR1(kX86Push32R, rs_rDI.GetReg());
890 MarkTemp(rs_rDI);
891 LockTemp(rs_rDI);
892 }
893 if (push_si) {
894 NewLIR1(kX86Push32R, rs_rSI.GetReg());
895 MarkTemp(rs_rSI);
896 LockTemp(rs_rSI);
897 }
898 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
899 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
900 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700901 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100902 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
903 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
904 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
905 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
906 }
907 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700908 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100909 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
910 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
911 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
912 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
913 }
914 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800915
916 // After a store we need to insert barrier in case of potential load. Since the
917 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
918 GenMemBarrier(kStoreLoad);
919
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100920
921 if (push_si) {
922 FreeTemp(rs_rSI);
923 UnmarkTemp(rs_rSI);
924 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
925 }
926 if (push_di) {
927 FreeTemp(rs_rDI);
928 UnmarkTemp(rs_rDI);
929 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
930 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000931 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000932 } else {
933 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800934 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700935 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800936 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000937
buzbeea0cd2d72014-06-01 09:33:49 -0700938 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
939 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000940
941 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
942 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700943 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800944 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700945 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000946 }
947
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700948 RegLocation rl_offset;
949 if (cu_->target64) {
950 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
951 } else {
952 rl_offset = LoadValue(rl_src_offset, kCoreReg);
953 }
buzbee2700f7e2014-03-07 09:46:20 -0800954 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000955 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000956
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800957 // After a store we need to insert barrier in case of potential load. Since the
958 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
959 GenMemBarrier(kStoreLoad);
960
buzbee091cc402014-03-31 10:14:40 -0700961 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000962 }
963
964 // Convert ZF to boolean
965 RegLocation rl_dest = InlineTarget(info); // boolean place for result
966 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700967 RegStorage result_reg = rl_result.reg;
968
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700969 // For 32-bit, SETcc only works with EAX..EDX.
970 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700971 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700972 }
973 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
974 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
975 if (IsTemp(result_reg)) {
976 FreeTemp(result_reg);
977 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000978 StoreValue(rl_dest, rl_result);
979 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980}
981
buzbee2700f7e2014-03-07 09:46:20 -0800982LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800983 CHECK(base_of_code_ != nullptr);
984
985 // Address the start of the method
986 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700987 if (rl_method.wide) {
988 LoadValueDirectWideFixed(rl_method, reg);
989 } else {
990 LoadValueDirectFixed(rl_method, reg);
991 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800992 store_method_addr_used_ = true;
993
994 // Load the proper value from the literal area.
995 // We don't know the proper offset for the value, so pick one that will force
996 // 4 byte offset. We will fix this up in the assembler later to have the right
997 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100998 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800999 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1000 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001001 res->target = target;
1002 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001003 store_method_addr_used_ = true;
1004 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001005}
1006
buzbee2700f7e2014-03-07 09:46:20 -08001007LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001008 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1009 return NULL;
1010}
1011
buzbee2700f7e2014-03-07 09:46:20 -08001012LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001013 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1014 return NULL;
1015}
1016
1017void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1018 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001019 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001020 RegStorage t_reg = AllocTemp();
1021 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1022 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001023 FreeTemp(t_reg);
1024 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001025 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001026 }
1027}
1028
Mingyao Yange643a172014-04-08 11:02:52 -07001029void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001030 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001031 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001032
Chao-ying Fua0147762014-06-06 18:38:49 -07001033 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1034 } else {
1035 DCHECK(reg.IsPair());
1036
1037 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1038 RegStorage t_reg = AllocTemp();
1039 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1040 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1041 // The temp is no longer needed so free it at this time.
1042 FreeTemp(t_reg);
1043 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001044
1045 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001046 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047}
1048
Mingyao Yang80365d92014-04-18 12:10:58 -07001049void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1050 RegStorage array_base,
1051 int len_offset) {
1052 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1053 public:
1054 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1055 RegStorage index, RegStorage array_base, int32_t len_offset)
1056 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1057 index_(index), array_base_(array_base), len_offset_(len_offset) {
1058 }
1059
1060 void Compile() OVERRIDE {
1061 m2l_->ResetRegPool();
1062 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001063 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001064
1065 RegStorage new_index = index_;
1066 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001067 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001068 if (index_ == m2l_->TargetReg(kArg1, false)) {
1069 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1070 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1071 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001072 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001073 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1074 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001075 }
1076 }
1077 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001078 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001079 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001080 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001081 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001082 } else {
1083 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001084 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001085 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001086 }
1087
1088 private:
1089 const RegStorage index_;
1090 const RegStorage array_base_;
1091 const int32_t len_offset_;
1092 };
1093
1094 OpRegMem(kOpCmp, index, array_base, len_offset);
1095 LIR* branch = OpCondBranch(kCondUge, nullptr);
1096 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1097 index, array_base, len_offset));
1098}
1099
1100void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1101 RegStorage array_base,
1102 int32_t len_offset) {
1103 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1104 public:
1105 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1106 int32_t index, RegStorage array_base, int32_t len_offset)
1107 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1108 index_(index), array_base_(array_base), len_offset_(len_offset) {
1109 }
1110
1111 void Compile() OVERRIDE {
1112 m2l_->ResetRegPool();
1113 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001114 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001115
1116 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001117 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1118 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001119 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001120 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001121 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001122 } else {
1123 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001124 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001125 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001126 }
1127
1128 private:
1129 const int32_t index_;
1130 const RegStorage array_base_;
1131 const int32_t len_offset_;
1132 };
1133
1134 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1135 LIR* branch = OpCondBranch(kCondLs, nullptr);
1136 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1137 index, array_base, len_offset));
1138}
1139
Brian Carlstrom7940e442013-07-12 13:46:57 -07001140// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001141LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001142 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001143 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1144 } else {
1145 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1146 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001147 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1148}
1149
1150// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001151LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001152 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001153 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001154}
1155
buzbee11b63d12013-08-27 07:34:17 -07001156bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001157 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1159 return false;
1160}
1161
Ian Rogerse2143c02014-03-28 08:47:16 -07001162bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1163 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1164 return false;
1165}
1166
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001167LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001168 LOG(FATAL) << "Unexpected use of OpIT in x86";
1169 return NULL;
1170}
1171
Dave Allison3da67a52014-04-02 17:03:45 -07001172void X86Mir2Lir::OpEndIT(LIR* it) {
1173 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1174}
1175
buzbee2700f7e2014-03-07 09:46:20 -08001176void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001177 switch (val) {
1178 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001179 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001180 break;
1181 case 1:
1182 OpRegCopy(dest, src);
1183 break;
1184 default:
1185 OpRegRegImm(kOpMul, dest, src, val);
1186 break;
1187 }
1188}
1189
buzbee2700f7e2014-03-07 09:46:20 -08001190void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001191 // All memory accesses below reference dalvik regs.
1192 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1193
Mark Mendell4708dcd2014-01-22 09:05:18 -08001194 LIR *m;
1195 switch (val) {
1196 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001197 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001198 break;
1199 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001200 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001201 break;
1202 default:
buzbee091cc402014-03-31 10:14:40 -07001203 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1204 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001205 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1206 break;
1207 }
1208}
1209
Mark Mendelle02d48f2014-01-15 11:19:23 -08001210void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001211 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001212 // All memory accesses below reference dalvik regs.
1213 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1214
Elena Sayapinadd644502014-07-01 18:39:52 +07001215 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001216 if (rl_src1.is_const) {
1217 std::swap(rl_src1, rl_src2);
1218 }
1219 // Are we multiplying by a constant?
1220 if (rl_src2.is_const) {
1221 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1222 if (val == 0) {
1223 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1224 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1225 StoreValueWide(rl_dest, rl_result);
1226 return;
1227 } else if (val == 1) {
1228 StoreValueWide(rl_dest, rl_src1);
1229 return;
1230 } else if (val == 2) {
1231 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1232 return;
1233 } else if (IsPowerOfTwo(val)) {
1234 int shift_amount = LowestSetBit(val);
1235 if (!BadOverlap(rl_src1, rl_dest)) {
1236 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1237 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1238 rl_src1, shift_amount);
1239 StoreValueWide(rl_dest, rl_result);
1240 return;
1241 }
1242 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001243 }
1244 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1245 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1246 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1247 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1248 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1249 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1250 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1251 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1252 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1253 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1254 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1255 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1256 } else {
1257 OpRegCopy(rl_result.reg, rl_src1.reg);
1258 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1259 }
1260 StoreValueWide(rl_dest, rl_result);
1261 return;
1262 }
1263
Mark Mendell4708dcd2014-01-22 09:05:18 -08001264 if (rl_src1.is_const) {
1265 std::swap(rl_src1, rl_src2);
1266 }
1267 // Are we multiplying by a constant?
1268 if (rl_src2.is_const) {
1269 // Do special compare/branch against simple const operand
1270 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1271 if (val == 0) {
1272 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001273 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1274 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001275 StoreValueWide(rl_dest, rl_result);
1276 return;
1277 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001278 StoreValueWide(rl_dest, rl_src1);
1279 return;
1280 } else if (val == 2) {
1281 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1282 return;
1283 } else if (IsPowerOfTwo(val)) {
1284 int shift_amount = LowestSetBit(val);
1285 if (!BadOverlap(rl_src1, rl_dest)) {
1286 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1287 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1288 rl_src1, shift_amount);
1289 StoreValueWide(rl_dest, rl_result);
1290 return;
1291 }
1292 }
1293
1294 // Okay, just bite the bullet and do it.
1295 int32_t val_lo = Low32Bits(val);
1296 int32_t val_hi = High32Bits(val);
1297 FlushAllRegs();
1298 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001299 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001300 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1301 int displacement = SRegOffset(rl_src1.s_reg_low);
1302
1303 // ECX <- 1H * 2L
1304 // EAX <- 1L * 2H
1305 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001306 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1307 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001308 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001309 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1310 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001311 }
1312
1313 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001314 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001315
1316 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001317 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001318
1319 // EDX:EAX <- 2L * 1L (double precision)
1320 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001321 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001322 } else {
buzbee091cc402014-03-31 10:14:40 -07001323 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001324 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1325 true /* is_load */, true /* is_64bit */);
1326 }
1327
1328 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001329 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001330
1331 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001332 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1333 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001334 StoreValueWide(rl_dest, rl_result);
1335 return;
1336 }
1337
1338 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001339 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1340 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1341 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1342
Mark Mendell4708dcd2014-01-22 09:05:18 -08001343 FlushAllRegs();
1344 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001345 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1346 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001347
1348 // At this point, the VRs are in their home locations.
1349 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1350 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1351
1352 // ECX <- 1H
1353 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001354 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001355 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001356 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1357 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001358 }
1359
Mark Mendellde99bba2014-02-14 12:15:02 -08001360 if (is_square) {
1361 // Take advantage of the fact that the values are the same.
1362 // ECX <- ECX * 2L (1H * 2L)
1363 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001364 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001365 } else {
1366 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001367 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1368 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001369 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1370 true /* is_load */, true /* is_64bit */);
1371 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001372
Mark Mendellde99bba2014-02-14 12:15:02 -08001373 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001374 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001375 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001376 // EAX <- 2H
1377 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001378 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001379 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001380 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1381 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001382 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001383
Mark Mendellde99bba2014-02-14 12:15:02 -08001384 // EAX <- EAX * 1L (2H * 1L)
1385 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001386 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001387 } else {
1388 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001389 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1390 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001391 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1392 true /* is_load */, true /* is_64bit */);
1393 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001394
Mark Mendellde99bba2014-02-14 12:15:02 -08001395 // ECX <- ECX * 2L (1H * 2L)
1396 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001397 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001398 } else {
1399 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001400 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1401 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001402 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1403 true /* is_load */, true /* is_64bit */);
1404 }
1405
1406 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001407 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001408 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001409
1410 // EAX <- 2L
1411 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001412 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001413 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001414 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1415 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001416 }
1417
1418 // EDX:EAX <- 2L * 1L (double precision)
1419 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001420 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001421 } else {
1422 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001423 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001424 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1425 true /* is_load */, true /* is_64bit */);
1426 }
1427
1428 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001429 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001430
1431 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001432 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001433 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001434 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001435}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001436
1437void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1438 Instruction::Code op) {
1439 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1440 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1441 if (rl_src.location == kLocPhysReg) {
1442 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001443 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001444 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001445 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1446 } else {
1447 rl_src = LoadValueWide(rl_src, kCoreReg);
1448 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1449 // The registers are the same, so we would clobber it before the use.
1450 RegStorage temp_reg = AllocTemp();
1451 OpRegCopy(temp_reg, rl_dest.reg);
1452 rl_src.reg.SetHighReg(temp_reg.GetReg());
1453 }
1454 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001455
Chao-ying Fua0147762014-06-06 18:38:49 -07001456 x86op = GetOpcode(op, rl_dest, rl_src, true);
1457 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1458 FreeTemp(rl_src.reg); // ???
1459 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001460 return;
1461 }
1462
1463 // RHS is in memory.
1464 DCHECK((rl_src.location == kLocDalvikFrame) ||
1465 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001466 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001467 int displacement = SRegOffset(rl_src.s_reg_low);
1468
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001469 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001470 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001471 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1472 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001473 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001474 x86op = GetOpcode(op, rl_dest, rl_src, true);
1475 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001476 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1477 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001478 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001479}
1480
Mark Mendelle02d48f2014-01-15 11:19:23 -08001481void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001482 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001483 if (rl_dest.location == kLocPhysReg) {
1484 // Ensure we are in a register pair
1485 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1486
buzbee30adc732014-05-09 15:10:18 -07001487 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001488 GenLongRegOrMemOp(rl_result, rl_src, op);
1489 StoreFinalValueWide(rl_dest, rl_result);
1490 return;
1491 }
1492
1493 // It wasn't in registers, so it better be in memory.
1494 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1495 (rl_dest.location == kLocCompilerTemp));
1496 rl_src = LoadValueWide(rl_src, kCoreReg);
1497
1498 // Operate directly into memory.
1499 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001500 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001501 int displacement = SRegOffset(rl_dest.s_reg_low);
1502
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001503 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001504 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001505 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001506 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001507 true /* is_load */, true /* is64bit */);
1508 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001509 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001510 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001511 x86op = GetOpcode(op, rl_dest, rl_src, true);
1512 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001513 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1514 true /* is_load */, true /* is64bit */);
1515 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1516 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001517 }
buzbee2700f7e2014-03-07 09:46:20 -08001518 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001519}
1520
Mark Mendelle02d48f2014-01-15 11:19:23 -08001521void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1522 RegLocation rl_src2, Instruction::Code op,
1523 bool is_commutative) {
1524 // Is this really a 2 operand operation?
1525 switch (op) {
1526 case Instruction::ADD_LONG_2ADDR:
1527 case Instruction::SUB_LONG_2ADDR:
1528 case Instruction::AND_LONG_2ADDR:
1529 case Instruction::OR_LONG_2ADDR:
1530 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001531 if (GenerateTwoOperandInstructions()) {
1532 GenLongArith(rl_dest, rl_src2, op);
1533 return;
1534 }
1535 break;
1536
Mark Mendelle02d48f2014-01-15 11:19:23 -08001537 default:
1538 break;
1539 }
1540
1541 if (rl_dest.location == kLocPhysReg) {
1542 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1543
1544 // We are about to clobber the LHS, so it needs to be a temp.
1545 rl_result = ForceTempWide(rl_result);
1546
1547 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001548 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001549 GenLongRegOrMemOp(rl_result, rl_src2, op);
1550
1551 // And now record that the result is in the temp.
1552 StoreFinalValueWide(rl_dest, rl_result);
1553 return;
1554 }
1555
1556 // It wasn't in registers, so it better be in memory.
1557 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1558 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001559 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1560 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001561
1562 // Get one of the source operands into temporary register.
1563 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001564 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001565 if (IsTemp(rl_src1.reg)) {
1566 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1567 } else if (is_commutative) {
1568 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1569 // We need at least one of them to be a temporary.
1570 if (!IsTemp(rl_src2.reg)) {
1571 rl_src1 = ForceTempWide(rl_src1);
1572 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1573 } else {
1574 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1575 StoreFinalValueWide(rl_dest, rl_src2);
1576 return;
1577 }
1578 } else {
1579 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001580 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001581 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001582 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001583 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001584 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1585 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1586 } else if (is_commutative) {
1587 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1588 // We need at least one of them to be a temporary.
1589 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1590 rl_src1 = ForceTempWide(rl_src1);
1591 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1592 } else {
1593 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1594 StoreFinalValueWide(rl_dest, rl_src2);
1595 return;
1596 }
1597 } else {
1598 // Need LHS to be the temp.
1599 rl_src1 = ForceTempWide(rl_src1);
1600 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1601 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001602 }
1603
1604 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001605}
1606
Mark Mendelle02d48f2014-01-15 11:19:23 -08001607void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001608 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001609 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1610}
1611
1612void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1613 RegLocation rl_src1, RegLocation rl_src2) {
1614 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1615}
1616
1617void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1618 RegLocation rl_src1, RegLocation rl_src2) {
1619 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1620}
1621
1622void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1623 RegLocation rl_src1, RegLocation rl_src2) {
1624 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1625}
1626
1627void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1628 RegLocation rl_src1, RegLocation rl_src2) {
1629 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001630}
1631
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001632void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001633 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001634 rl_src = LoadValueWide(rl_src, kCoreReg);
1635 RegLocation rl_result;
1636 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1637 OpRegCopy(rl_result.reg, rl_src.reg);
1638 OpReg(kOpNot, rl_result.reg);
1639 StoreValueWide(rl_dest, rl_result);
1640 } else {
1641 LOG(FATAL) << "Unexpected use GenNotLong()";
1642 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001643}
1644
1645void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1646 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001647 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001648 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1649 return;
1650 }
1651
1652 // We have to use fixed registers, so flush all the temps.
1653 FlushAllRegs();
1654 LockCallTemps(); // Prepare for explicit register usage.
1655
1656 // Load LHS into RAX.
1657 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1658
1659 // Load RHS into RCX.
1660 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1661
1662 // Copy LHS sign bit into RDX.
1663 NewLIR0(kx86Cqo64Da);
1664
1665 // Handle division by zero case.
1666 GenDivZeroCheckWide(rs_r1q);
1667
1668 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1669 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1670 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1671
1672 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001673 LoadConstantWide(rs_r6q, 0x8000000000000000);
1674 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001675 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1676
1677 // In 0x8000000000000000/-1 case.
1678 if (!is_div) {
1679 // For DIV, RAX is already right. For REM, we need RDX 0.
1680 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1681 }
1682 LIR* done = NewLIR1(kX86Jmp8, 0);
1683
1684 // Expected case.
1685 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1686 minint_branch->target = minus_one_branch->target;
1687 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1688 done->target = NewLIR0(kPseudoTargetLabel);
1689
1690 // Result is in RAX for div and RDX for rem.
1691 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1692 if (!is_div) {
1693 rl_result.reg.SetReg(r2q);
1694 }
1695
1696 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001697}
1698
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001699void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001700 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001701 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001702 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001703 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1704 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1705 } else {
1706 rl_result = ForceTempWide(rl_src);
1707 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1708 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1709 // The registers are the same, so we would clobber it before the use.
1710 RegStorage temp_reg = AllocTemp();
1711 OpRegCopy(temp_reg, rl_result.reg);
1712 rl_result.reg.SetHighReg(temp_reg.GetReg());
1713 }
1714 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1715 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1716 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001717 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001718 StoreValueWide(rl_dest, rl_result);
1719}
1720
buzbee091cc402014-03-31 10:14:40 -07001721void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001722 DCHECK_EQ(kX86, cu_->instruction_set);
1723 X86OpCode opcode = kX86Bkpt;
1724 switch (op) {
1725 case kOpCmp: opcode = kX86Cmp32RT; break;
1726 case kOpMov: opcode = kX86Mov32RT; break;
1727 default:
1728 LOG(FATAL) << "Bad opcode: " << op;
1729 break;
1730 }
1731 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1732}
1733
1734void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1735 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001736 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001737 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001738 switch (op) {
1739 case kOpCmp: opcode = kX86Cmp64RT; break;
1740 case kOpMov: opcode = kX86Mov64RT; break;
1741 default:
1742 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1743 break;
1744 }
1745 } else {
1746 switch (op) {
1747 case kOpCmp: opcode = kX86Cmp32RT; break;
1748 case kOpMov: opcode = kX86Mov32RT; break;
1749 default:
1750 LOG(FATAL) << "Bad opcode: " << op;
1751 break;
1752 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001753 }
buzbee091cc402014-03-31 10:14:40 -07001754 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001755}
1756
1757/*
1758 * Generate array load
1759 */
1760void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001761 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001762 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001763 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001764 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001765 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001766
Mark Mendell343adb52013-12-18 06:02:17 -08001767 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001768 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001769 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1770 } else {
1771 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1772 }
1773
Mark Mendell343adb52013-12-18 06:02:17 -08001774 bool constant_index = rl_index.is_const;
1775 int32_t constant_index_value = 0;
1776 if (!constant_index) {
1777 rl_index = LoadValue(rl_index, kCoreReg);
1778 } else {
1779 constant_index_value = mir_graph_->ConstantValue(rl_index);
1780 // If index is constant, just fold it into the data offset
1781 data_offset += constant_index_value << scale;
1782 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001783 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001784 }
1785
Brian Carlstrom7940e442013-07-12 13:46:57 -07001786 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001787 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001788
1789 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001790 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001791 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001792 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001793 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001794 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001795 }
Mark Mendell343adb52013-12-18 06:02:17 -08001796 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001797 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001798 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001799 StoreValueWide(rl_dest, rl_result);
1800 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001801 StoreValue(rl_dest, rl_result);
1802 }
1803}
1804
1805/*
1806 * Generate array store
1807 *
1808 */
1809void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001810 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001811 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001812 int len_offset = mirror::Array::LengthOffset().Int32Value();
1813 int data_offset;
1814
buzbee695d13a2014-04-19 13:32:20 -07001815 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001816 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1817 } else {
1818 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1819 }
1820
buzbeea0cd2d72014-06-01 09:33:49 -07001821 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001822 bool constant_index = rl_index.is_const;
1823 int32_t constant_index_value = 0;
1824 if (!constant_index) {
1825 rl_index = LoadValue(rl_index, kCoreReg);
1826 } else {
1827 // If index is constant, just fold it into the data offset
1828 constant_index_value = mir_graph_->ConstantValue(rl_index);
1829 data_offset += constant_index_value << scale;
1830 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001831 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001832 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001833
1834 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001835 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001836
1837 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001838 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001839 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001840 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001841 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001842 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001843 }
buzbee695d13a2014-04-19 13:32:20 -07001844 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001845 rl_src = LoadValueWide(rl_src, reg_class);
1846 } else {
1847 rl_src = LoadValue(rl_src, reg_class);
1848 }
1849 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001850 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001851 RegStorage temp = AllocTemp();
1852 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001853 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001854 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001855 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001856 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001857 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001858 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001859 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001860 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001861 }
buzbee2700f7e2014-03-07 09:46:20 -08001862 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001863 }
1864}
1865
Mark Mendell4708dcd2014-01-22 09:05:18 -08001866RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1867 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001868 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001869 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001870 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1871 switch (opcode) {
1872 case Instruction::SHL_LONG:
1873 case Instruction::SHL_LONG_2ADDR:
1874 op = kOpLsl;
1875 break;
1876 case Instruction::SHR_LONG:
1877 case Instruction::SHR_LONG_2ADDR:
1878 op = kOpAsr;
1879 break;
1880 case Instruction::USHR_LONG:
1881 case Instruction::USHR_LONG_2ADDR:
1882 op = kOpLsr;
1883 break;
1884 default:
1885 LOG(FATAL) << "Unexpected case";
1886 }
1887 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1888 } else {
1889 switch (opcode) {
1890 case Instruction::SHL_LONG:
1891 case Instruction::SHL_LONG_2ADDR:
1892 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1893 if (shift_amount == 32) {
1894 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1895 LoadConstant(rl_result.reg.GetLow(), 0);
1896 } else if (shift_amount > 31) {
1897 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1898 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1899 LoadConstant(rl_result.reg.GetLow(), 0);
1900 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001901 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001902 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1903 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1904 shift_amount);
1905 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1906 }
1907 break;
1908 case Instruction::SHR_LONG:
1909 case Instruction::SHR_LONG_2ADDR:
1910 if (shift_amount == 32) {
1911 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1912 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1913 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1914 } else if (shift_amount > 31) {
1915 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1916 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1917 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1918 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1919 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001920 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001921 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1922 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1923 shift_amount);
1924 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1925 }
1926 break;
1927 case Instruction::USHR_LONG:
1928 case Instruction::USHR_LONG_2ADDR:
1929 if (shift_amount == 32) {
1930 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1931 LoadConstant(rl_result.reg.GetHigh(), 0);
1932 } else if (shift_amount > 31) {
1933 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1934 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1935 LoadConstant(rl_result.reg.GetHigh(), 0);
1936 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001937 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001938 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1939 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1940 shift_amount);
1941 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1942 }
1943 break;
1944 default:
1945 LOG(FATAL) << "Unexpected case";
1946 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001947 }
1948 return rl_result;
1949}
1950
Brian Carlstrom7940e442013-07-12 13:46:57 -07001951void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001952 RegLocation rl_src, RegLocation rl_shift) {
1953 // Per spec, we only care about low 6 bits of shift amount.
1954 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1955 if (shift_amount == 0) {
1956 rl_src = LoadValueWide(rl_src, kCoreReg);
1957 StoreValueWide(rl_dest, rl_src);
1958 return;
1959 } else if (shift_amount == 1 &&
1960 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1961 // Need to handle this here to avoid calling StoreValueWide twice.
1962 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1963 return;
1964 }
1965 if (BadOverlap(rl_src, rl_dest)) {
1966 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1967 return;
1968 }
1969 rl_src = LoadValueWide(rl_src, kCoreReg);
1970 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1971 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001972}
1973
1974void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001975 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001976 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001977 switch (opcode) {
1978 case Instruction::ADD_LONG:
1979 case Instruction::AND_LONG:
1980 case Instruction::OR_LONG:
1981 case Instruction::XOR_LONG:
1982 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001983 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001984 } else {
1985 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001986 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001987 }
1988 break;
1989 case Instruction::SUB_LONG:
1990 case Instruction::SUB_LONG_2ADDR:
1991 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001992 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001993 } else {
1994 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001995 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001996 }
1997 break;
1998 case Instruction::ADD_LONG_2ADDR:
1999 case Instruction::OR_LONG_2ADDR:
2000 case Instruction::XOR_LONG_2ADDR:
2001 case Instruction::AND_LONG_2ADDR:
2002 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002003 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002004 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002005 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002006 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002007 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002008 } else {
2009 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002010 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002011 }
2012 break;
2013 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002014 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002015 break;
2016 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002017
2018 if (!isConstSuccess) {
2019 // Default - bail to non-const handler.
2020 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2021 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002022}
2023
2024bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2025 switch (op) {
2026 case Instruction::AND_LONG_2ADDR:
2027 case Instruction::AND_LONG:
2028 return value == -1;
2029 case Instruction::OR_LONG:
2030 case Instruction::OR_LONG_2ADDR:
2031 case Instruction::XOR_LONG:
2032 case Instruction::XOR_LONG_2ADDR:
2033 return value == 0;
2034 default:
2035 return false;
2036 }
2037}
2038
2039X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2040 bool is_high_op) {
2041 bool rhs_in_mem = rhs.location != kLocPhysReg;
2042 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002043 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002044 DCHECK(!rhs_in_mem || !dest_in_mem);
2045 switch (op) {
2046 case Instruction::ADD_LONG:
2047 case Instruction::ADD_LONG_2ADDR:
2048 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002049 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002050 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002051 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002052 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002053 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002054 case Instruction::SUB_LONG:
2055 case Instruction::SUB_LONG_2ADDR:
2056 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002057 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002058 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002059 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002060 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002061 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002062 case Instruction::AND_LONG_2ADDR:
2063 case Instruction::AND_LONG:
2064 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002065 return is64Bit ? kX86And64MR : kX86And32MR;
2066 }
2067 if (is64Bit) {
2068 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002069 }
2070 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2071 case Instruction::OR_LONG:
2072 case Instruction::OR_LONG_2ADDR:
2073 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002074 return is64Bit ? kX86Or64MR : kX86Or32MR;
2075 }
2076 if (is64Bit) {
2077 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002078 }
2079 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2080 case Instruction::XOR_LONG:
2081 case Instruction::XOR_LONG_2ADDR:
2082 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002083 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2084 }
2085 if (is64Bit) {
2086 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002087 }
2088 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2089 default:
2090 LOG(FATAL) << "Unexpected opcode: " << op;
2091 return kX86Add32RR;
2092 }
2093}
2094
2095X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2096 int32_t value) {
2097 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002098 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002099 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002100 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002101 switch (op) {
2102 case Instruction::ADD_LONG:
2103 case Instruction::ADD_LONG_2ADDR:
2104 if (byte_imm) {
2105 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002106 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002107 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002108 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002109 }
2110 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002111 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002112 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002113 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002114 case Instruction::SUB_LONG:
2115 case Instruction::SUB_LONG_2ADDR:
2116 if (byte_imm) {
2117 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002118 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002119 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002120 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002121 }
2122 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002123 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002124 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002125 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002126 case Instruction::AND_LONG_2ADDR:
2127 case Instruction::AND_LONG:
2128 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002129 if (is64Bit) {
2130 return in_mem ? kX86And64MI8 : kX86And64RI8;
2131 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002132 return in_mem ? kX86And32MI8 : kX86And32RI8;
2133 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002134 if (is64Bit) {
2135 return in_mem ? kX86And64MI : kX86And64RI;
2136 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002137 return in_mem ? kX86And32MI : kX86And32RI;
2138 case Instruction::OR_LONG:
2139 case Instruction::OR_LONG_2ADDR:
2140 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002141 if (is64Bit) {
2142 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2143 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002144 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2145 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002146 if (is64Bit) {
2147 return in_mem ? kX86Or64MI : kX86Or64RI;
2148 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002149 return in_mem ? kX86Or32MI : kX86Or32RI;
2150 case Instruction::XOR_LONG:
2151 case Instruction::XOR_LONG_2ADDR:
2152 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002153 if (is64Bit) {
2154 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2155 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002156 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2157 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002158 if (is64Bit) {
2159 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2160 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002161 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2162 default:
2163 LOG(FATAL) << "Unexpected opcode: " << op;
2164 return kX86Add32MI;
2165 }
2166}
2167
Chao-ying Fua0147762014-06-06 18:38:49 -07002168bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002169 DCHECK(rl_src.is_const);
2170 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002171
Elena Sayapinadd644502014-07-01 18:39:52 +07002172 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002173 // We can do with imm only if it fits 32 bit
2174 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2175 return false;
2176 }
2177
2178 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2179
2180 if ((rl_dest.location == kLocDalvikFrame) ||
2181 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002182 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002183 int displacement = SRegOffset(rl_dest.s_reg_low);
2184
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002185 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002186 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2187 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2188 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2189 true /* is_load */, true /* is64bit */);
2190 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2191 false /* is_load */, true /* is64bit */);
2192 return true;
2193 }
2194
2195 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2196 DCHECK_EQ(rl_result.location, kLocPhysReg);
2197 DCHECK(!rl_result.reg.IsFloat());
2198
2199 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2200 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2201
2202 StoreValueWide(rl_dest, rl_result);
2203 return true;
2204 }
2205
Mark Mendelle02d48f2014-01-15 11:19:23 -08002206 int32_t val_lo = Low32Bits(val);
2207 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002208 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002209
2210 // Can we just do this into memory?
2211 if ((rl_dest.location == kLocDalvikFrame) ||
2212 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002213 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002214 int displacement = SRegOffset(rl_dest.s_reg_low);
2215
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002216 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002217 if (!IsNoOp(op, val_lo)) {
2218 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002219 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002220 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002221 true /* is_load */, true /* is64bit */);
2222 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002223 false /* is_load */, true /* is64bit */);
2224 }
2225 if (!IsNoOp(op, val_hi)) {
2226 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002227 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002228 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002229 true /* is_load */, true /* is64bit */);
2230 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002231 false /* is_load */, true /* is64bit */);
2232 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002233 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002234 }
2235
2236 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2237 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002238 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002239
2240 if (!IsNoOp(op, val_lo)) {
2241 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002242 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002243 }
2244 if (!IsNoOp(op, val_hi)) {
2245 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002246 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002247 }
2248 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002249 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002250}
2251
Chao-ying Fua0147762014-06-06 18:38:49 -07002252bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002253 RegLocation rl_src2, Instruction::Code op) {
2254 DCHECK(rl_src2.is_const);
2255 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002256
Elena Sayapinadd644502014-07-01 18:39:52 +07002257 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002258 // We can do with imm only if it fits 32 bit
2259 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2260 return false;
2261 }
2262 if (rl_dest.location == kLocPhysReg &&
2263 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2264 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002265 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002266 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2267 StoreFinalValueWide(rl_dest, rl_dest);
2268 return true;
2269 }
2270
2271 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2272 // We need the values to be in a temporary
2273 RegLocation rl_result = ForceTempWide(rl_src1);
2274
2275 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2276 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2277
2278 StoreFinalValueWide(rl_dest, rl_result);
2279 return true;
2280 }
2281
Mark Mendelle02d48f2014-01-15 11:19:23 -08002282 int32_t val_lo = Low32Bits(val);
2283 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002284 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2285 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002286
2287 // Can we do this directly into the destination registers?
2288 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002289 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002290 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002291 if (!IsNoOp(op, val_lo)) {
2292 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002293 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002294 }
2295 if (!IsNoOp(op, val_hi)) {
2296 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002297 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002298 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002299
2300 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002301 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002302 }
2303
2304 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2305 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2306
2307 // We need the values to be in a temporary
2308 RegLocation rl_result = ForceTempWide(rl_src1);
2309 if (!IsNoOp(op, val_lo)) {
2310 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002311 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002312 }
2313 if (!IsNoOp(op, val_hi)) {
2314 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002315 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002316 }
2317
2318 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002319 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002320}
2321
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002322// For final classes there are no sub-classes to check and so we can answer the instance-of
2323// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2324void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2325 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002326 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002327 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002328 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002329
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002330 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002331 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002332 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002333 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002334 }
2335
2336 // Assume that there is no match.
2337 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002338 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002339
Mark Mendellade54a22014-06-09 12:49:55 -04002340 // We will use this register to compare to memory below.
2341 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2342 // For this reason, force allocation of a 32 bit register to use, so that the
2343 // compare to memory will be done using a 32 bit comparision.
2344 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2345 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002346
2347 // If Method* is already in a register, we can save a copy.
2348 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002349 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2350 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002351
2352 if (rl_method.location == kLocPhysReg) {
2353 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002354 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002355 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002356 } else {
buzbee695d13a2014-04-19 13:32:20 -07002357 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002358 check_class, kNotVolatile);
2359 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002360 }
2361 } else {
2362 LoadCurrMethodDirect(check_class);
2363 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002364 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002365 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002366 } else {
buzbee695d13a2014-04-19 13:32:20 -07002367 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002368 check_class, kNotVolatile);
2369 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002370 }
2371 }
2372
2373 // Compare the computed class to the class in the object.
2374 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002375 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002376
2377 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002378 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002379
2380 LIR* target = NewLIR0(kPseudoTargetLabel);
2381 null_branchover->target = target;
2382 FreeTemp(check_class);
2383 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002384 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002385 FreeTemp(result_reg);
2386 }
2387 StoreValue(rl_dest, rl_result);
2388}
2389
Mark Mendell6607d972014-02-10 06:54:18 -08002390void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2391 bool type_known_abstract, bool use_declaring_class,
2392 bool can_assume_type_is_in_dex_cache,
2393 uint32_t type_idx, RegLocation rl_dest,
2394 RegLocation rl_src) {
2395 FlushAllRegs();
2396 // May generate a call - use explicit registers.
2397 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002398 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2399 LoadCurrMethodDirect(method_reg);
2400 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2401 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002402 // Reference must end up in kArg0.
2403 if (needs_access_check) {
2404 // Check we have access to type_idx and if not throw IllegalAccessError,
2405 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002406 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002407 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2408 type_idx, true);
2409 } else {
2410 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2411 type_idx, true);
2412 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002413 OpRegCopy(class_reg, TargetRefReg(kRet0));
2414 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002415 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002416 LoadValueDirectFixed(rl_src, ref_reg);
2417 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002418 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002419 } else {
2420 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002421 LoadValueDirectFixed(rl_src, ref_reg);
2422 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002423 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002424 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002425 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2426 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002427 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002428 if (!can_assume_type_is_in_dex_cache) {
2429 // Need to test presence of type in dex cache at runtime.
2430 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2431 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002432 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002433 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2434 } else {
2435 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2436 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002437 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2438 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002439 // Rejoin code paths
2440 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2441 hop_branch->target = hop_target;
2442 }
2443 }
2444 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002445 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002446
Alexei Zavjalov95455002014-06-09 23:27:46 +07002447 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002448 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002449 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002450 }
2451
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002452 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002453 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002454
2455 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002456 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002457
Chao-ying Fua77ee512014-07-01 17:43:41 -07002458 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002459 /* Load object->klass_. */
2460 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002461 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002462 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002463 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2464 LIR* branchover = nullptr;
2465 if (type_known_final) {
2466 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002467 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002468 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002469 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002470 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002471 } else {
2472 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002473 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002474 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002475 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002476 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002477 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002478 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2479 } else {
2480 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2481 }
Mark Mendell6607d972014-02-10 06:54:18 -08002482 }
2483 // TODO: only clobber when type isn't final?
2484 ClobberCallerSave();
2485 /* Branch targets here. */
2486 LIR* target = NewLIR0(kPseudoTargetLabel);
2487 StoreValue(rl_dest, rl_result);
2488 branch1->target = target;
2489 if (branchover != nullptr) {
2490 branchover->target = target;
2491 }
2492}
2493
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002494void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2495 RegLocation rl_lhs, RegLocation rl_rhs) {
2496 OpKind op = kOpBkpt;
2497 bool is_div_rem = false;
2498 bool unary = false;
2499 bool shift_op = false;
2500 bool is_two_addr = false;
2501 RegLocation rl_result;
2502 switch (opcode) {
2503 case Instruction::NEG_INT:
2504 op = kOpNeg;
2505 unary = true;
2506 break;
2507 case Instruction::NOT_INT:
2508 op = kOpMvn;
2509 unary = true;
2510 break;
2511 case Instruction::ADD_INT_2ADDR:
2512 is_two_addr = true;
2513 // Fallthrough
2514 case Instruction::ADD_INT:
2515 op = kOpAdd;
2516 break;
2517 case Instruction::SUB_INT_2ADDR:
2518 is_two_addr = true;
2519 // Fallthrough
2520 case Instruction::SUB_INT:
2521 op = kOpSub;
2522 break;
2523 case Instruction::MUL_INT_2ADDR:
2524 is_two_addr = true;
2525 // Fallthrough
2526 case Instruction::MUL_INT:
2527 op = kOpMul;
2528 break;
2529 case Instruction::DIV_INT_2ADDR:
2530 is_two_addr = true;
2531 // Fallthrough
2532 case Instruction::DIV_INT:
2533 op = kOpDiv;
2534 is_div_rem = true;
2535 break;
2536 /* NOTE: returns in kArg1 */
2537 case Instruction::REM_INT_2ADDR:
2538 is_two_addr = true;
2539 // Fallthrough
2540 case Instruction::REM_INT:
2541 op = kOpRem;
2542 is_div_rem = true;
2543 break;
2544 case Instruction::AND_INT_2ADDR:
2545 is_two_addr = true;
2546 // Fallthrough
2547 case Instruction::AND_INT:
2548 op = kOpAnd;
2549 break;
2550 case Instruction::OR_INT_2ADDR:
2551 is_two_addr = true;
2552 // Fallthrough
2553 case Instruction::OR_INT:
2554 op = kOpOr;
2555 break;
2556 case Instruction::XOR_INT_2ADDR:
2557 is_two_addr = true;
2558 // Fallthrough
2559 case Instruction::XOR_INT:
2560 op = kOpXor;
2561 break;
2562 case Instruction::SHL_INT_2ADDR:
2563 is_two_addr = true;
2564 // Fallthrough
2565 case Instruction::SHL_INT:
2566 shift_op = true;
2567 op = kOpLsl;
2568 break;
2569 case Instruction::SHR_INT_2ADDR:
2570 is_two_addr = true;
2571 // Fallthrough
2572 case Instruction::SHR_INT:
2573 shift_op = true;
2574 op = kOpAsr;
2575 break;
2576 case Instruction::USHR_INT_2ADDR:
2577 is_two_addr = true;
2578 // Fallthrough
2579 case Instruction::USHR_INT:
2580 shift_op = true;
2581 op = kOpLsr;
2582 break;
2583 default:
2584 LOG(FATAL) << "Invalid word arith op: " << opcode;
2585 }
2586
Mark Mendelle87f9b52014-04-30 14:13:18 -04002587 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002588 if (!is_two_addr &&
2589 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2590 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002591 is_two_addr = true;
2592 }
2593
2594 if (!GenerateTwoOperandInstructions()) {
2595 is_two_addr = false;
2596 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002597
2598 // Get the div/rem stuff out of the way.
2599 if (is_div_rem) {
2600 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2601 StoreValue(rl_dest, rl_result);
2602 return;
2603 }
2604
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002605 // If we generate any memory access below, it will reference a dalvik reg.
2606 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2607
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002608 if (unary) {
2609 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002610 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002611 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002612 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002613 } else {
2614 if (shift_op) {
2615 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002616 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002617 LoadValueDirectFixed(rl_rhs, t_reg);
2618 if (is_two_addr) {
2619 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002620 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002621 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2622 if (rl_result.location != kLocPhysReg) {
2623 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002624 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002625 FreeTemp(t_reg);
2626 return;
buzbee091cc402014-03-31 10:14:40 -07002627 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002628 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002629 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002630 FreeTemp(t_reg);
2631 StoreFinalValue(rl_dest, rl_result);
2632 return;
2633 }
2634 }
2635 // Three address form, or we can't do directly.
2636 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2637 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002638 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002639 FreeTemp(t_reg);
2640 } else {
2641 // Multiply is 3 operand only (sort of).
2642 if (is_two_addr && op != kOpMul) {
2643 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002644 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002645 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002646 // Ensure res is in a core reg
2647 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002648 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002649 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002650 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002651 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002652 StoreFinalValue(rl_dest, rl_result);
2653 return;
buzbee091cc402014-03-31 10:14:40 -07002654 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002655 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002656 StoreFinalValue(rl_dest, rl_result);
2657 return;
2658 }
2659 }
2660 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002661 // It might happen rl_rhs and rl_dest are the same VR
2662 // in this case rl_dest is in reg after LoadValue while
2663 // rl_result is not updated yet, so do this
2664 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002665 if (rl_result.location != kLocPhysReg) {
2666 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002667 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002668 return;
buzbee091cc402014-03-31 10:14:40 -07002669 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002670 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002671 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002672 StoreFinalValue(rl_dest, rl_result);
2673 return;
2674 } else {
2675 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2676 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002677 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002678 }
2679 } else {
2680 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002681 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2682 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002683 // We can't optimize with FP registers.
2684 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2685 // Something is difficult, so fall back to the standard case.
2686 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2687 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2688 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002689 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002690 } else {
2691 // We can optimize by moving to result and using memory operands.
2692 if (rl_rhs.location != kLocPhysReg) {
2693 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002694 // We should be careful with order here
2695 // If rl_dest and rl_lhs points to the same VR we should load first
2696 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002697 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2698 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002699 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2700 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002701 // No-op if these are the same.
2702 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002703 } else {
2704 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002705 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002706 }
buzbee2700f7e2014-03-07 09:46:20 -08002707 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002708 } else if (rl_lhs.location != kLocPhysReg) {
2709 // RHS is in a register; LHS is in memory.
2710 if (op != kOpSub) {
2711 // Force RHS into result and operate on memory.
2712 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002713 OpRegCopy(rl_result.reg, rl_rhs.reg);
2714 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002715 } else {
2716 // Subtraction isn't commutative.
2717 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2718 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2719 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002720 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002721 }
2722 } else {
2723 // Both are in registers.
2724 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2725 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2726 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002727 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002728 }
2729 }
2730 }
2731 }
2732 }
2733 StoreValue(rl_dest, rl_result);
2734}
2735
2736bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2737 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002738 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002739 return false;
2740 }
buzbee091cc402014-03-31 10:14:40 -07002741 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002742 return false;
2743 }
2744
2745 // Everything will be fine :-).
2746 return true;
2747}
Chao-ying Fua0147762014-06-06 18:38:49 -07002748
2749void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002750 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002751 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2752 return;
2753 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002754 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002755 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2756 if (rl_src.location == kLocPhysReg) {
2757 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2758 } else {
2759 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002760 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002761 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2762 displacement + LOWORD_OFFSET);
2763 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2764 true /* is_load */, true /* is_64bit */);
2765 }
2766 StoreValueWide(rl_dest, rl_result);
2767}
2768
2769void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2770 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002771 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002772 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2773 return;
2774 }
2775
2776 bool is_two_addr = false;
2777 OpKind op = kOpBkpt;
2778 RegLocation rl_result;
2779
2780 switch (opcode) {
2781 case Instruction::SHL_LONG_2ADDR:
2782 is_two_addr = true;
2783 // Fallthrough
2784 case Instruction::SHL_LONG:
2785 op = kOpLsl;
2786 break;
2787 case Instruction::SHR_LONG_2ADDR:
2788 is_two_addr = true;
2789 // Fallthrough
2790 case Instruction::SHR_LONG:
2791 op = kOpAsr;
2792 break;
2793 case Instruction::USHR_LONG_2ADDR:
2794 is_two_addr = true;
2795 // Fallthrough
2796 case Instruction::USHR_LONG:
2797 op = kOpLsr;
2798 break;
2799 default:
2800 op = kOpBkpt;
2801 }
2802
2803 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002804 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002805 LoadValueDirectFixed(rl_shift, t_reg);
2806 if (is_two_addr) {
2807 // Can we do this directly into memory?
2808 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2809 if (rl_result.location != kLocPhysReg) {
2810 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002811 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002812 OpMemReg(op, rl_result, t_reg.GetReg());
2813 } else if (!rl_result.reg.IsFloat()) {
2814 // Can do this directly into the result register
2815 OpRegReg(op, rl_result.reg, t_reg);
2816 StoreFinalValueWide(rl_dest, rl_result);
2817 }
2818 } else {
2819 // Three address form, or we can't do directly.
2820 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2821 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2822 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2823 StoreFinalValueWide(rl_dest, rl_result);
2824 }
2825
2826 FreeTemp(t_reg);
2827}
2828
Brian Carlstrom7940e442013-07-12 13:46:57 -07002829} // namespace art