blob: 077d2db87038d81ff21c9cce129532a7b3716ac0 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Ian Rogersbdb03912011-09-14 00:55:44 -070016
17#include "context_x86.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Vladimir Marko7624d252014-05-02 14:40:15 +010020#include "quick/quick_method_frame_info.h"
Elliott Hughes85d15452011-09-16 17:33:01 -070021
Ian Rogersbdb03912011-09-14 00:55:44 -070022namespace art {
23namespace x86 {
24
Sebastien Hertz0bcb2902014-06-17 15:52:45 +020025static constexpr uintptr_t gZero = 0;
Mathieu Chartier67022432012-11-29 18:04:50 -080026
27void X86Context::Reset() {
Vladimir Marko80afd022015-05-19 18:08:00 +010028 std::fill_n(gprs_, arraysize(gprs_), nullptr);
29 std::fill_n(fprs_, arraysize(fprs_), nullptr);
Mathieu Chartier67022432012-11-29 18:04:50 -080030 gprs_[ESP] = &esp_;
Andreas Gampe639bdd12015-06-03 11:22:45 -070031 gprs_[EAX] = &arg0_;
Mathieu Chartier67022432012-11-29 18:04:50 -080032 // Initialize registers with easy to spot debug values.
33 esp_ = X86Context::kBadGprBase + ESP;
34 eip_ = X86Context::kBadGprBase + kNumberOfCpuRegisters;
Andreas Gampe639bdd12015-06-03 11:22:45 -070035 arg0_ = 0;
Ian Rogers67375ac2011-09-14 00:55:44 -070036}
37
Nicolas Geoffray524e7ea2015-10-16 17:13:34 +010038void X86Context::FillCalleeSaves(uint8_t* frame, const QuickMethodFrameInfo& frame_info) {
Vladimir Marko80afd022015-05-19 18:08:00 +010039 int spill_pos = 0;
40
41 // Core registers come first, from the highest down to the lowest.
42 uint32_t core_regs =
43 frame_info.CoreSpillMask() & ~(static_cast<uint32_t>(-1) << kNumberOfCpuRegisters);
44 DCHECK_EQ(1, POPCOUNT(frame_info.CoreSpillMask() & ~core_regs)); // Return address spill.
45 for (uint32_t core_reg : HighToLowBits(core_regs)) {
Nicolas Geoffray524e7ea2015-10-16 17:13:34 +010046 gprs_[core_reg] = CalleeSaveAddress(frame, spill_pos, frame_info.FrameSizeInBytes());
Vladimir Marko80afd022015-05-19 18:08:00 +010047 ++spill_pos;
Ian Rogers67375ac2011-09-14 00:55:44 -070048 }
Vladimir Marko80afd022015-05-19 18:08:00 +010049 DCHECK_EQ(spill_pos, POPCOUNT(frame_info.CoreSpillMask()) - 1);
50
51 // FP registers come second, from the highest down to the lowest.
52 uint32_t fp_regs = frame_info.FpSpillMask();
53 DCHECK_EQ(0u, fp_regs & (static_cast<uint32_t>(-1) << kNumberOfFloatRegisters));
54 for (uint32_t fp_reg : HighToLowBits(fp_regs)) {
55 // Two void* per XMM register.
Vladimir Marko0eb42512015-05-26 20:42:30 +010056 fprs_[2 * fp_reg] = reinterpret_cast<uint32_t*>(
Nicolas Geoffray524e7ea2015-10-16 17:13:34 +010057 CalleeSaveAddress(frame, spill_pos + 1, frame_info.FrameSizeInBytes()));
Vladimir Marko0eb42512015-05-26 20:42:30 +010058 fprs_[2 * fp_reg + 1] = reinterpret_cast<uint32_t*>(
Nicolas Geoffray524e7ea2015-10-16 17:13:34 +010059 CalleeSaveAddress(frame, spill_pos, frame_info.FrameSizeInBytes()));
Vladimir Marko80afd022015-05-19 18:08:00 +010060 spill_pos += 2;
Mark P Mendell966c3ae2015-01-27 15:45:27 +000061 }
Vladimir Marko80afd022015-05-19 18:08:00 +010062 DCHECK_EQ(spill_pos,
63 POPCOUNT(frame_info.CoreSpillMask()) - 1 + 2 * POPCOUNT(frame_info.FpSpillMask()));
Ian Rogers67375ac2011-09-14 00:55:44 -070064}
65
Elliott Hughes9c750f92012-04-05 12:07:59 -070066void X86Context::SmashCallerSaves() {
Mathieu Chartier67022432012-11-29 18:04:50 -080067 // This needs to be 0 because we want a null/zero return value.
Ian Rogersef7d42f2014-01-06 12:55:46 -080068 gprs_[EAX] = const_cast<uintptr_t*>(&gZero);
69 gprs_[EDX] = const_cast<uintptr_t*>(&gZero);
Sebastien Hertz0bcb2902014-06-17 15:52:45 +020070 gprs_[ECX] = nullptr;
71 gprs_[EBX] = nullptr;
Mark P Mendell966c3ae2015-01-27 15:45:27 +000072 memset(&fprs_[0], '\0', sizeof(fprs_));
Mathieu Chartier67022432012-11-29 18:04:50 -080073}
74
Sebastien Hertz96ba8dc2015-01-22 18:57:14 +010075void X86Context::SetGPR(uint32_t reg, uintptr_t value) {
Brian Carlstrom6f675172013-03-31 00:08:13 -070076 CHECK_LT(reg, static_cast<uint32_t>(kNumberOfCpuRegisters));
Sebastien Hertz96ba8dc2015-01-22 18:57:14 +010077 DCHECK(IsAccessibleGPR(reg));
Mathieu Chartier67022432012-11-29 18:04:50 -080078 CHECK_NE(gprs_[reg], &gZero);
Sebastien Hertz96ba8dc2015-01-22 18:57:14 +010079 *gprs_[reg] = value;
Elliott Hughes9c750f92012-04-05 12:07:59 -070080}
81
Mark P Mendell966c3ae2015-01-27 15:45:27 +000082void X86Context::SetFPR(uint32_t reg, uintptr_t value) {
83 CHECK_LT(reg, static_cast<uint32_t>(kNumberOfFloatRegisters));
84 DCHECK(IsAccessibleFPR(reg));
85 CHECK_NE(fprs_[reg], reinterpret_cast<const uint32_t*>(&gZero));
86 *fprs_[reg] = value;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -070087}
88
Ian Rogersbdb03912011-09-14 00:55:44 -070089void X86Context::DoLongJump() {
Elliott Hughes85d15452011-09-16 17:33:01 -070090#if defined(__i386__)
Mathieu Chartier67022432012-11-29 18:04:50 -080091 // Array of GPR values, filled from the context backward for the long jump pop. We add a slot at
92 // the top for the stack pointer that doesn't get popped in a pop-all.
93 volatile uintptr_t gprs[kNumberOfCpuRegisters + 1];
94 for (size_t i = 0; i < kNumberOfCpuRegisters; ++i) {
Sebastien Hertz0bcb2902014-06-17 15:52:45 +020095 gprs[kNumberOfCpuRegisters - i - 1] = gprs_[i] != nullptr ? *gprs_[i] : X86Context::kBadGprBase + i;
Mathieu Chartier67022432012-11-29 18:04:50 -080096 }
Mark P Mendell966c3ae2015-01-27 15:45:27 +000097 uint32_t fprs[kNumberOfFloatRegisters];
98 for (size_t i = 0; i < kNumberOfFloatRegisters; ++i) {
99 fprs[i] = fprs_[i] != nullptr ? *fprs_[i] : X86Context::kBadFprBase + i;
100 }
Mathieu Chartier67022432012-11-29 18:04:50 -0800101 // We want to load the stack pointer one slot below so that the ret will pop eip.
Ian Rogers13735952014-10-08 12:43:28 -0700102 uintptr_t esp = gprs[kNumberOfCpuRegisters - ESP - 1] - sizeof(intptr_t);
Mathieu Chartier67022432012-11-29 18:04:50 -0800103 gprs[kNumberOfCpuRegisters] = esp;
104 *(reinterpret_cast<uintptr_t*>(esp)) = eip_;
Elliott Hughes7834cbd2012-05-14 18:25:16 -0700105 __asm__ __volatile__(
Mark P Mendell966c3ae2015-01-27 15:45:27 +0000106 "movl %1, %%ebx\n\t" // Address base of FPRs.
107 "movsd 0(%%ebx), %%xmm0\n\t" // Load up XMM0-XMM7.
108 "movsd 8(%%ebx), %%xmm1\n\t"
109 "movsd 16(%%ebx), %%xmm2\n\t"
110 "movsd 24(%%ebx), %%xmm3\n\t"
111 "movsd 32(%%ebx), %%xmm4\n\t"
112 "movsd 40(%%ebx), %%xmm5\n\t"
113 "movsd 48(%%ebx), %%xmm6\n\t"
114 "movsd 56(%%ebx), %%xmm7\n\t"
Mathieu Chartier67022432012-11-29 18:04:50 -0800115 "movl %0, %%esp\n\t" // ESP points to gprs.
116 "popal\n\t" // Load all registers except ESP and EIP with values in gprs.
117 "popl %%esp\n\t" // Load stack pointer.
118 "ret\n\t" // From higher in the stack pop eip.
119 : // output.
Mark P Mendell966c3ae2015-01-27 15:45:27 +0000120 : "g"(&gprs[0]), "g"(&fprs[0]) // input.
Mathieu Chartier67022432012-11-29 18:04:50 -0800121 :); // clobber.
Elliott Hughes85d15452011-09-16 17:33:01 -0700122#else
Ian Rogersef7d42f2014-01-06 12:55:46 -0800123 UNIMPLEMENTED(FATAL);
Elliott Hughes85d15452011-09-16 17:33:01 -0700124#endif
Andreas Gampe794ad762015-02-23 08:12:24 -0800125 UNREACHABLE();
Ian Rogersbdb03912011-09-14 00:55:44 -0700126}
127
128} // namespace x86
129} // namespace art