blob: 36e74d7cb214be4ab9ada771c8a38354cb55811f [file] [log] [blame]
Andreas Gampe57b34292015-01-14 15:45:59 -08001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_UTILS_MIPS64_ASSEMBLER_MIPS64_H_
18#define ART_COMPILER_UTILS_MIPS64_ASSEMBLER_MIPS64_H_
19
20#include <vector>
21
22#include "base/macros.h"
23#include "constants_mips64.h"
24#include "globals.h"
25#include "managed_register_mips64.h"
26#include "utils/assembler.h"
27#include "offsets.h"
28#include "utils.h"
29
30namespace art {
31namespace mips64 {
32
33enum LoadOperandType {
34 kLoadSignedByte,
35 kLoadUnsignedByte,
36 kLoadSignedHalfword,
37 kLoadUnsignedHalfword,
38 kLoadWord,
39 kLoadDoubleword
40};
41
42enum StoreOperandType {
43 kStoreByte,
44 kStoreHalfword,
45 kStoreWord,
46 kStoreDoubleword
47};
48
49class Mips64Assembler FINAL : public Assembler {
50 public:
51 Mips64Assembler() {}
52 virtual ~Mips64Assembler() {}
53
54 // Emit Machine Instructions.
55 void Add(GpuRegister rd, GpuRegister rs, GpuRegister rt);
56 void Addi(GpuRegister rt, GpuRegister rs, uint16_t imm16);
57 void Addu(GpuRegister rd, GpuRegister rs, GpuRegister rt);
58 void Addiu(GpuRegister rt, GpuRegister rs, uint16_t imm16);
59 void Daddiu(GpuRegister rt, GpuRegister rs, uint16_t imm16);
60 void Sub(GpuRegister rd, GpuRegister rs, GpuRegister rt);
61 void Subu(GpuRegister rd, GpuRegister rs, GpuRegister rt);
62 void Mult(GpuRegister rs, GpuRegister rt);
63 void Multu(GpuRegister rs, GpuRegister rt);
64 void Div(GpuRegister rs, GpuRegister rt);
65 void Divu(GpuRegister rs, GpuRegister rt);
66
67 void And(GpuRegister rd, GpuRegister rs, GpuRegister rt);
68 void Andi(GpuRegister rt, GpuRegister rs, uint16_t imm16);
69 void Or(GpuRegister rd, GpuRegister rs, GpuRegister rt);
70 void Ori(GpuRegister rt, GpuRegister rs, uint16_t imm16);
71 void Xor(GpuRegister rd, GpuRegister rs, GpuRegister rt);
72 void Xori(GpuRegister rt, GpuRegister rs, uint16_t imm16);
73 void Nor(GpuRegister rd, GpuRegister rs, GpuRegister rt);
74
75 void Sll(GpuRegister rd, GpuRegister rs, int shamt);
76 void Srl(GpuRegister rd, GpuRegister rs, int shamt);
77 void Sra(GpuRegister rd, GpuRegister rs, int shamt);
78 void Sllv(GpuRegister rd, GpuRegister rs, GpuRegister rt);
79 void Srlv(GpuRegister rd, GpuRegister rs, GpuRegister rt);
80 void Srav(GpuRegister rd, GpuRegister rs, GpuRegister rt);
81
82 void Lb(GpuRegister rt, GpuRegister rs, uint16_t imm16);
83 void Lh(GpuRegister rt, GpuRegister rs, uint16_t imm16);
84 void Lw(GpuRegister rt, GpuRegister rs, uint16_t imm16);
85 void Ld(GpuRegister rt, GpuRegister rs, uint16_t imm16);
86 void Lbu(GpuRegister rt, GpuRegister rs, uint16_t imm16);
87 void Lhu(GpuRegister rt, GpuRegister rs, uint16_t imm16);
88 void Lui(GpuRegister rt, uint16_t imm16);
89 void Mfhi(GpuRegister rd);
90 void Mflo(GpuRegister rd);
91
92 void Sb(GpuRegister rt, GpuRegister rs, uint16_t imm16);
93 void Sh(GpuRegister rt, GpuRegister rs, uint16_t imm16);
94 void Sw(GpuRegister rt, GpuRegister rs, uint16_t imm16);
95 void Sd(GpuRegister rt, GpuRegister rs, uint16_t imm16);
96
97 void Slt(GpuRegister rd, GpuRegister rs, GpuRegister rt);
98 void Sltu(GpuRegister rd, GpuRegister rs, GpuRegister rt);
99 void Slti(GpuRegister rt, GpuRegister rs, uint16_t imm16);
100 void Sltiu(GpuRegister rt, GpuRegister rs, uint16_t imm16);
101
102 void Beq(GpuRegister rt, GpuRegister rs, uint16_t imm16);
103 void Bne(GpuRegister rt, GpuRegister rs, uint16_t imm16);
104 void J(uint32_t address);
105 void Jal(uint32_t address);
106 void Jr(GpuRegister rs);
107 void Jalr(GpuRegister rs);
108
109 void AddS(FpuRegister fd, FpuRegister fs, FpuRegister ft);
110 void SubS(FpuRegister fd, FpuRegister fs, FpuRegister ft);
111 void MulS(FpuRegister fd, FpuRegister fs, FpuRegister ft);
112 void DivS(FpuRegister fd, FpuRegister fs, FpuRegister ft);
113 void AddD(FpuRegister fd, FpuRegister fs, FpuRegister ft);
114 void SubD(FpuRegister fd, FpuRegister fs, FpuRegister ft);
115 void MulD(FpuRegister fd, FpuRegister fs, FpuRegister ft);
116 void DivD(FpuRegister fd, FpuRegister fs, FpuRegister ft);
117 void MovS(FpuRegister fd, FpuRegister fs);
118 void MovD(FpuRegister fd, FpuRegister fs);
119
120 void Mfc1(GpuRegister rt, FpuRegister fs);
121 void Mtc1(FpuRegister ft, GpuRegister rs);
122 void Lwc1(FpuRegister ft, GpuRegister rs, uint16_t imm16);
123 void Ldc1(FpuRegister ft, GpuRegister rs, uint16_t imm16);
124 void Swc1(FpuRegister ft, GpuRegister rs, uint16_t imm16);
125 void Sdc1(FpuRegister ft, GpuRegister rs, uint16_t imm16);
126
127 void Break();
128 void Nop();
129 void Move(GpuRegister rt, GpuRegister rs);
130 void Clear(GpuRegister rt);
131 void Not(GpuRegister rt, GpuRegister rs);
132 void Mul(GpuRegister rd, GpuRegister rs, GpuRegister rt);
133 void Div(GpuRegister rd, GpuRegister rs, GpuRegister rt);
134 void Rem(GpuRegister rd, GpuRegister rs, GpuRegister rt);
135
136 void AddConstant64(GpuRegister rt, GpuRegister rs, int32_t value);
137 void LoadImmediate64(GpuRegister rt, int32_t value);
138
139 void EmitLoad(ManagedRegister m_dst, GpuRegister src_register, int32_t src_offset, size_t size);
140 void LoadFromOffset(LoadOperandType type, GpuRegister reg, GpuRegister base, int32_t offset);
141 void LoadFpuFromOffset(LoadOperandType type, FpuRegister reg, GpuRegister base, int32_t offset);
142 void StoreToOffset(StoreOperandType type, GpuRegister reg, GpuRegister base, int32_t offset);
143 void StoreFpuToOffset(StoreOperandType type, FpuRegister reg, GpuRegister base, int32_t offset);
144
145 // Emit data (e.g. encoded instruction or immediate) to the instruction stream.
146 void Emit(int32_t value);
147 void EmitBranch(GpuRegister rt, GpuRegister rs, Label* label, bool equal);
148 void EmitJump(Label* label, bool link);
149 void Bind(Label* label, bool is_jump);
150
151 //
152 // Overridden common assembler high-level functionality
153 //
154
155 // Emit code that will create an activation on the stack
156 void BuildFrame(size_t frame_size, ManagedRegister method_reg,
157 const std::vector<ManagedRegister>& callee_save_regs,
158 const ManagedRegisterEntrySpills& entry_spills) OVERRIDE;
159
160 // Emit code that will remove an activation from the stack
161 void RemoveFrame(size_t frame_size,
162 const std::vector<ManagedRegister>& callee_save_regs) OVERRIDE;
163
164 void IncreaseFrameSize(size_t adjust) OVERRIDE;
165 void DecreaseFrameSize(size_t adjust) OVERRIDE;
166
167 // Store routines
168 void Store(FrameOffset offs, ManagedRegister msrc, size_t size) OVERRIDE;
169 void StoreRef(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
170 void StoreRawPtr(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
171
172 void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister mscratch) OVERRIDE;
173
174 void StoreImmediateToThread64(ThreadOffset<8> dest, uint32_t imm,
175 ManagedRegister mscratch) OVERRIDE;
176
177 void StoreStackOffsetToThread64(ThreadOffset<8> thr_offs, FrameOffset fr_offs,
178 ManagedRegister mscratch) OVERRIDE;
179
180 void StoreStackPointerToThread64(ThreadOffset<8> thr_offs) OVERRIDE;
181
182 void StoreSpanning(FrameOffset dest, ManagedRegister msrc, FrameOffset in_off,
183 ManagedRegister mscratch) OVERRIDE;
184
185 // Load routines
186 void Load(ManagedRegister mdest, FrameOffset src, size_t size) OVERRIDE;
187
188 void LoadFromThread64(ManagedRegister mdest, ThreadOffset<8> src, size_t size) OVERRIDE;
189
190 void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE;
191
192 void LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs) OVERRIDE;
193
194 void LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) OVERRIDE;
195
196 void LoadRawPtrFromThread64(ManagedRegister mdest, ThreadOffset<8> offs) OVERRIDE;
197
198 // Copying routines
199 void Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) OVERRIDE;
200
201 void CopyRawPtrFromThread64(FrameOffset fr_offs, ThreadOffset<8> thr_offs,
202 ManagedRegister mscratch) OVERRIDE;
203
204 void CopyRawPtrToThread64(ThreadOffset<8> thr_offs, FrameOffset fr_offs,
205 ManagedRegister mscratch) OVERRIDE;
206
207 void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) OVERRIDE;
208
209 void Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) OVERRIDE;
210
211 void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister mscratch,
212 size_t size) OVERRIDE;
213
214 void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
215 ManagedRegister mscratch, size_t size) OVERRIDE;
216
217 void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister mscratch,
218 size_t size) OVERRIDE;
219
220 void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset,
221 ManagedRegister mscratch, size_t size) OVERRIDE;
222
223 void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
224 ManagedRegister mscratch, size_t size) OVERRIDE;
225
226 void MemoryBarrier(ManagedRegister) OVERRIDE;
227
228 // Sign extension
229 void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE;
230
231 // Zero extension
232 void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE;
233
234 // Exploit fast access in managed code to Thread::Current()
235 void GetCurrentThread(ManagedRegister tr) OVERRIDE;
236 void GetCurrentThread(FrameOffset dest_offset, ManagedRegister mscratch) OVERRIDE;
237
238 // Set up out_reg to hold a Object** into the handle scope, or to be NULL if the
239 // value is null and null_allowed. in_reg holds a possibly stale reference
240 // that can be used to avoid loading the handle scope entry to see if the value is
241 // NULL.
242 void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset,
243 ManagedRegister in_reg, bool null_allowed) OVERRIDE;
244
245 // Set up out_off to hold a Object** into the handle scope, or to be NULL if the
246 // value is null and null_allowed.
247 void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset, ManagedRegister
248 mscratch, bool null_allowed) OVERRIDE;
249
250 // src holds a handle scope entry (Object**) load this into dst
251 void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE;
252
253 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
254 // know that src may not be null.
255 void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE;
256 void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE;
257
258 // Call to address held at [base+offset]
259 void Call(ManagedRegister base, Offset offset, ManagedRegister mscratch) OVERRIDE;
260 void Call(FrameOffset base, Offset offset, ManagedRegister mscratch) OVERRIDE;
261 void CallFromThread64(ThreadOffset<8> offset, ManagedRegister mscratch) OVERRIDE;
262
263 // Generate code to check if Thread::Current()->exception_ is non-null
264 // and branch to a ExceptionSlowPath if it is.
265 void ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) OVERRIDE;
266
267 private:
268 void EmitR(int opcode, GpuRegister rs, GpuRegister rt, GpuRegister rd, int shamt, int funct);
269 void EmitI(int opcode, GpuRegister rs, GpuRegister rt, uint16_t imm);
270 void EmitJ(int opcode, int address);
271 void EmitFR(int opcode, int fmt, FpuRegister ft, FpuRegister fs, FpuRegister fd, int funct);
272 void EmitFI(int opcode, int fmt, FpuRegister rt, uint16_t imm);
273
274 int32_t EncodeBranchOffset(int offset, int32_t inst, bool is_jump);
275 int DecodeBranchOffset(int32_t inst, bool is_jump);
276
277 DISALLOW_COPY_AND_ASSIGN(Mips64Assembler);
278};
279
280// Slowpath entered when Thread::Current()->_exception is non-null
281class Mips64ExceptionSlowPath FINAL : public SlowPath {
282 public:
283 explicit Mips64ExceptionSlowPath(Mips64ManagedRegister scratch, size_t stack_adjust)
284 : scratch_(scratch), stack_adjust_(stack_adjust) {}
285 virtual void Emit(Assembler *sp_asm) OVERRIDE;
286 private:
287 const Mips64ManagedRegister scratch_;
288 const size_t stack_adjust_;
289};
290
291} // namespace mips64
292} // namespace art
293
294#endif // ART_COMPILER_UTILS_MIPS64_ASSEMBLER_MIPS64_H_