blob: 5c74e9e6bf32f47678441887be5f313711eb42ff [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "compiler_ir.h"
buzbee311ca162013-02-28 15:56:43 -080023#include "dex_file.h"
24#include "dex_instruction.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070025#include "driver/dex_compilation_unit.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000026#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000027#include "mir_field_info.h"
28#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000029#include "utils/arena_bit_vector.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010030#include "utils/arena_containers.h"
Vladimir Marko55fff042014-07-10 12:42:52 +010031#include "utils/scoped_arena_containers.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070032#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000033#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080034
35namespace art {
36
Vladimir Marko95a05972014-05-30 10:01:32 +010037class GlobalValueNumbering;
38
buzbee311ca162013-02-28 15:56:43 -080039enum DataFlowAttributePos {
40 kUA = 0,
41 kUB,
42 kUC,
43 kAWide,
44 kBWide,
45 kCWide,
46 kDA,
47 kIsMove,
48 kSetsConst,
49 kFormat35c,
50 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070051 kFormatExtended, // Extended format for extended MIRs.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010052 kNullCheckA, // Null check of A.
53 kNullCheckB, // Null check of B.
buzbee311ca162013-02-28 15:56:43 -080054 kNullCheckOut0, // Null check out outgoing arg0.
55 kDstNonNull, // May assume dst is non-null.
56 kRetNonNull, // May assume retval is non-null.
57 kNullTransferSrc0, // Object copy src[0] -> dst.
58 kNullTransferSrcN, // Phi null check state transfer.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010059 kRangeCheckC, // Range check of C.
buzbee311ca162013-02-28 15:56:43 -080060 kFPA,
61 kFPB,
62 kFPC,
63 kCoreA,
64 kCoreB,
65 kCoreC,
66 kRefA,
67 kRefB,
68 kRefC,
69 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +000070 kUsesIField, // Accesses an instance field (IGET/IPUT).
71 kUsesSField, // Accesses a static field (SGET/SPUT).
buzbee1da1e2f2013-11-15 13:37:01 -080072 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080073};
74
Ian Rogers0f678472014-03-10 16:18:37 -070075#define DF_NOP UINT64_C(0)
76#define DF_UA (UINT64_C(1) << kUA)
77#define DF_UB (UINT64_C(1) << kUB)
78#define DF_UC (UINT64_C(1) << kUC)
79#define DF_A_WIDE (UINT64_C(1) << kAWide)
80#define DF_B_WIDE (UINT64_C(1) << kBWide)
81#define DF_C_WIDE (UINT64_C(1) << kCWide)
82#define DF_DA (UINT64_C(1) << kDA)
83#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
84#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
85#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
86#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -070087#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010088#define DF_NULL_CHK_A (UINT64_C(1) << kNullCheckA)
89#define DF_NULL_CHK_B (UINT64_C(1) << kNullCheckB)
Ian Rogers0f678472014-03-10 16:18:37 -070090#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
91#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
92#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
93#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
94#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010095#define DF_RANGE_CHK_C (UINT64_C(1) << kRangeCheckC)
Ian Rogers0f678472014-03-10 16:18:37 -070096#define DF_FP_A (UINT64_C(1) << kFPA)
97#define DF_FP_B (UINT64_C(1) << kFPB)
98#define DF_FP_C (UINT64_C(1) << kFPC)
99#define DF_CORE_A (UINT64_C(1) << kCoreA)
100#define DF_CORE_B (UINT64_C(1) << kCoreB)
101#define DF_CORE_C (UINT64_C(1) << kCoreC)
102#define DF_REF_A (UINT64_C(1) << kRefA)
103#define DF_REF_B (UINT64_C(1) << kRefB)
104#define DF_REF_C (UINT64_C(1) << kRefC)
105#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000106#define DF_IFIELD (UINT64_C(1) << kUsesIField)
107#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Ian Rogers0f678472014-03-10 16:18:37 -0700108#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800109
110#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
111
112#define DF_HAS_DEFS (DF_DA)
113
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100114#define DF_HAS_NULL_CHKS (DF_NULL_CHK_A | \
115 DF_NULL_CHK_B | \
buzbee311ca162013-02-28 15:56:43 -0800116 DF_NULL_CHK_OUT0)
117
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100118#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_C)
buzbee311ca162013-02-28 15:56:43 -0800119
120#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
121 DF_HAS_RANGE_CHKS)
122
123#define DF_A_IS_REG (DF_UA | DF_DA)
124#define DF_B_IS_REG (DF_UB)
125#define DF_C_IS_REG (DF_UC)
buzbee311ca162013-02-28 15:56:43 -0800126#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000127#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100128#define DF_IS_INVOKE (DF_FORMAT_35C | DF_FORMAT_3RC)
129
buzbee1fd33462013-03-25 13:40:45 -0700130enum OatMethodAttributes {
131 kIsLeaf, // Method is leaf.
132 kHasLoop, // Method contains simple loop.
133};
134
135#define METHOD_IS_LEAF (1 << kIsLeaf)
136#define METHOD_HAS_LOOP (1 << kHasLoop)
137
138// Minimum field size to contain Dalvik v_reg number.
139#define VREG_NUM_WIDTH 16
140
141#define INVALID_SREG (-1)
142#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700143#define INVALID_OFFSET (0xDEADF00FU)
144
buzbee1fd33462013-03-25 13:40:45 -0700145#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
146#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
147#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
148#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Vladimir Markobfea9c22014-01-17 17:49:33 +0000149#define MIR_IGNORE_CLINIT_CHECK (1 << kMIRIgnoreClInitCheck)
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700150#define MIR_IGNORE_DIV_ZERO_CHECK (1 << kMirIgnoreDivZeroCheck)
buzbee1fd33462013-03-25 13:40:45 -0700151#define MIR_INLINED (1 << kMIRInlined)
152#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
153#define MIR_CALLEE (1 << kMIRCallee)
154#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
155#define MIR_DUP (1 << kMIRDup)
Yevgeny Rouban423b1372014-10-15 17:32:25 +0700156#define MIR_MARK (1 << kMIRMark)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700157#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700158
buzbee862a7602013-04-05 10:58:54 -0700159#define BLOCK_NAME_LEN 80
160
buzbee0d829482013-10-11 15:24:55 -0700161typedef uint16_t BasicBlockId;
162static const BasicBlockId NullBasicBlockId = 0;
Wei Jin04f4d8a2014-05-29 18:04:29 -0700163static constexpr bool kLeafOptimization = false;
buzbee0d829482013-10-11 15:24:55 -0700164
buzbee1fd33462013-03-25 13:40:45 -0700165/*
166 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
167 * it is useful to have compiler-generated temporary registers and have them treated
168 * in the same manner as dx-generated virtual registers. This struct records the SSA
169 * name of compiler-introduced temporaries.
170 */
171struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800172 int32_t v_reg; // Virtual register number for temporary.
173 int32_t s_reg_low; // SSA name for low Dalvik word.
174};
175
176enum CompilerTempType {
177 kCompilerTempVR, // A virtual register temporary.
178 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700179 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700180};
181
182// When debug option enabled, records effectiveness of null and range check elimination.
183struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700184 int32_t null_checks;
185 int32_t null_checks_eliminated;
186 int32_t range_checks;
187 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700188};
189
190// Dataflow attributes of a basic block.
191struct BasicBlockDataFlow {
192 ArenaBitVector* use_v;
193 ArenaBitVector* def_v;
194 ArenaBitVector* live_in_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700195 int32_t* vreg_to_ssa_map_exit;
buzbee1fd33462013-03-25 13:40:45 -0700196};
197
198/*
199 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
200 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
201 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
202 * Following SSA renaming, this is the primary struct used by code generators to locate
203 * operand and result registers. This is a somewhat confusing and unhelpful convention that
204 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700205 *
206 * TODO:
207 * 1. Add accessors for uses/defs and make data private
208 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
209 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700210 */
211struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700212 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700213 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700214 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700215 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700216 int16_t num_uses_allocated;
217 int16_t num_defs_allocated;
218 int16_t num_uses;
219 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700220
221 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700222};
223
224/*
225 * The Midlevel Intermediate Representation node, which may be largely considered a
226 * wrapper around a Dalvik byte code.
227 */
228struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700229 /*
230 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
231 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
232 * need to carry aux data pointer.
233 */
Ian Rogers29a26482014-05-02 15:27:29 -0700234 struct DecodedInstruction {
235 uint32_t vA;
236 uint32_t vB;
237 uint64_t vB_wide; /* for k51l */
238 uint32_t vC;
239 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
240 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700241
242 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
243 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700244
245 /*
246 * Given a decoded instruction representing a const bytecode, it updates
247 * the out arguments with proper values as dictated by the constant bytecode.
248 */
249 bool GetConstant(int64_t* ptr_value, bool* wide) const;
250
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700251 static bool IsPseudoMirOp(Instruction::Code opcode) {
252 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
253 }
254
255 static bool IsPseudoMirOp(int opcode) {
256 return opcode >= static_cast<int>(kMirOpFirst);
257 }
258
259 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700260 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700261 }
262
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700263 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700264 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700265 }
266
267 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700268 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700269 }
270
271 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700272 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700273 }
274
275 /**
276 * @brief Is the register C component of the decoded instruction a constant?
277 */
278 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700279 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700280 }
281
282 /**
283 * @brief Is the register C component of the decoded instruction a constant?
284 */
285 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700286 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700287 }
288
289 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700290 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700291 }
292
293 /**
294 * @brief Does the instruction clobber memory?
295 * @details Clobber means that the instruction changes the memory not in a punctual way.
296 * Therefore any supposition on memory aliasing or memory contents should be disregarded
297 * when crossing such an instruction.
298 */
299 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700300 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700301 }
302
303 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700304 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700305 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700306
307 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700308 } dalvikInsn;
309
buzbee0d829482013-10-11 15:24:55 -0700310 NarrowDexOffset offset; // Offset of the instruction in code units.
311 uint16_t optimization_flags;
312 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700313 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700314 MIR* next;
315 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700316 union {
buzbee0d829482013-10-11 15:24:55 -0700317 // Incoming edges for phi node.
318 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000319 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700320 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000321 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000322 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000323 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
324 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
325 uint32_t ifield_lowering_info;
326 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
327 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
328 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000329 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
330 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700331 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700332
Ian Rogers832336b2014-10-08 15:35:22 -0700333 explicit MIR() : offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700334 next(nullptr), ssa_rep(nullptr) {
335 memset(&meta, 0, sizeof(meta));
336 }
337
338 uint32_t GetStartUseIndex() const {
339 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
340 }
341
342 MIR* Copy(CompilationUnit *c_unit);
343 MIR* Copy(MIRGraph* mir_Graph);
344
345 static void* operator new(size_t size, ArenaAllocator* arena) {
346 return arena->Alloc(sizeof(MIR), kArenaAllocMIR);
347 }
348 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700349};
350
buzbee862a7602013-04-05 10:58:54 -0700351struct SuccessorBlockInfo;
352
buzbee1fd33462013-03-25 13:40:45 -0700353struct BasicBlock {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100354 BasicBlock(BasicBlockId block_id, BBType type, ArenaAllocator* allocator)
355 : id(block_id),
356 dfs_id(), start_offset(), fall_through(), taken(), i_dom(), nesting_depth(),
357 block_type(type),
358 successor_block_list_type(kNotUsed),
359 visited(), hidden(), catch_entry(), explicit_throw(), conditional_branch(),
360 terminated_by_return(), dominates_return(), use_lvn(), first_mir_insn(),
361 last_mir_insn(), data_flow_info(), dominators(), i_dominated(), dom_frontier(),
362 predecessors(allocator->Adapter(kArenaAllocBBPredecessors)),
363 successor_blocks(allocator->Adapter(kArenaAllocSuccessor)) {
364 }
buzbee0d829482013-10-11 15:24:55 -0700365 BasicBlockId id;
366 BasicBlockId dfs_id;
367 NarrowDexOffset start_offset; // Offset in code units.
368 BasicBlockId fall_through;
369 BasicBlockId taken;
370 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700371 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700372 BBType block_type:4;
373 BlockListType successor_block_list_type:4;
374 bool visited:1;
375 bool hidden:1;
376 bool catch_entry:1;
377 bool explicit_throw:1;
378 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800379 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
380 bool dominates_return:1; // Is a member of return extended basic block.
381 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700382 MIR* first_mir_insn;
383 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700384 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700385 ArenaBitVector* dominators;
386 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
387 ArenaBitVector* dom_frontier; // Dominance frontier.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100388 ArenaVector<BasicBlockId> predecessors;
389 ArenaVector<SuccessorBlockInfo*> successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700390
391 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700392 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
393 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700394 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700395 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
396 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700397 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700398 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700399 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700400 void InsertMIRBefore(MIR* insert_before, MIR* list);
401 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
402 bool RemoveMIR(MIR* mir);
403 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
404
405 BasicBlock* Copy(CompilationUnit* c_unit);
406 BasicBlock* Copy(MIRGraph* mir_graph);
407
408 /**
409 * @brief Reset the optimization_flags field of each MIR.
410 */
411 void ResetOptimizationFlags(uint16_t reset_flags);
412
413 /**
414 * @brief Hide the BasicBlock.
415 * @details Set it to kDalvikByteCode, set hidden to true, remove all MIRs,
416 * remove itself from any predecessor edges, remove itself from any
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100417 * child's predecessor array.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700418 */
Vladimir Marko312eb252014-10-07 15:01:57 +0100419 void Hide(MIRGraph* mir_graph);
420
421 /**
422 * @brief Kill the unreachable block and all blocks that become unreachable by killing this one.
423 */
424 void KillUnreachable(MIRGraph* mir_graph);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700425
426 /**
427 * @brief Is ssa_reg the last SSA definition of that VR in the block?
428 */
429 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
430
431 /**
432 * @brief Replace the edge going to old_bb to now go towards new_bb.
433 */
434 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
435
436 /**
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100437 * @brief Erase the predecessor old_pred.
438 */
439 void ErasePredecessor(BasicBlockId old_pred);
440
441 /**
442 * @brief Update the predecessor array from old_pred to new_pred.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700443 */
444 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700445
446 /**
447 * @brief Used to obtain the next MIR that follows unconditionally.
448 * @details The implementation does not guarantee that a MIR does not
449 * follow even if this method returns nullptr.
450 * @param mir_graph the MIRGraph.
451 * @param current The MIR for which to find an unconditional follower.
452 * @return Returns the following MIR if one can be found.
453 */
454 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700455 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700456
457 static void* operator new(size_t size, ArenaAllocator* arena) {
458 return arena->Alloc(sizeof(BasicBlock), kArenaAllocBB);
459 }
460 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700461};
462
463/*
464 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700465 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700466 * blocks, key is the case value.
467 */
468struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700469 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700470 int key;
471};
472
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700473/**
474 * @class ChildBlockIterator
475 * @brief Enable an easy iteration of the children.
476 */
477class ChildBlockIterator {
478 public:
479 /**
480 * @brief Constructs a child iterator.
481 * @param bb The basic whose children we need to iterate through.
482 * @param mir_graph The MIRGraph used to get the basic block during iteration.
483 */
484 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
485 BasicBlock* Next();
486
487 private:
488 BasicBlock* basic_block_;
489 MIRGraph* mir_graph_;
490 bool visited_fallthrough_;
491 bool visited_taken_;
492 bool have_successors_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100493 ArenaVector<SuccessorBlockInfo*>::const_iterator successor_iter_;
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700494};
495
buzbee1fd33462013-03-25 13:40:45 -0700496/*
buzbee1fd33462013-03-25 13:40:45 -0700497 * Collection of information describing an invoke, and the destination of
498 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
499 * more efficient invoke code generation.
500 */
501struct CallInfo {
502 int num_arg_words; // Note: word count, not arg count.
503 RegLocation* args; // One for each word of arguments.
504 RegLocation result; // Eventual target of MOVE_RESULT.
505 int opt_flags;
506 InvokeType type;
507 uint32_t dex_idx;
508 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
509 uintptr_t direct_code;
510 uintptr_t direct_method;
511 RegLocation target; // Target of following move_result.
512 bool skip_this;
513 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700514 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000515 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700516};
517
518
buzbee091cc402014-03-31 10:14:40 -0700519const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
520 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800521
522class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700523 public:
buzbee862a7602013-04-05 10:58:54 -0700524 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -0700525 virtual ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800526
Ian Rogers71fe2672013-03-19 20:45:02 -0700527 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700528 * Examine the graph to determine whether it's worthwile to spend the time compiling
529 * this method.
530 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700531 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700532
533 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800534 * Should we skip the compilation of this method based on its name?
535 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700536 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800537
538 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700539 * Parse dex method and add MIR at current insert point. Returns id (which is
540 * actually the index of the method in the m_units_ array).
541 */
542 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700543 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700544 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800545
Ian Rogers71fe2672013-03-19 20:45:02 -0700546 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700547 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700548 return FindBlock(code_offset, false, false, NULL);
549 }
buzbee311ca162013-02-28 15:56:43 -0800550
Ian Rogers71fe2672013-03-19 20:45:02 -0700551 const uint16_t* GetCurrentInsns() const {
552 return current_code_item_->insns_;
553 }
buzbee311ca162013-02-28 15:56:43 -0800554
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700555 /**
556 * @brief Used to obtain the raw dex bytecode instruction pointer.
557 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
558 * This is guaranteed to contain index 0 which is the base method being compiled.
559 * @return Returns the raw instruction pointer.
560 */
Ian Rogers71fe2672013-03-19 20:45:02 -0700561 const uint16_t* GetInsns(int m_unit_index) const {
562 return m_units_[m_unit_index]->GetCodeItem()->insns_;
563 }
buzbee311ca162013-02-28 15:56:43 -0800564
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700565 /**
566 * @brief Used to obtain the raw data table.
567 * @param mir sparse switch, packed switch, of fill-array-data
568 * @param table_offset The table offset from start of method.
569 * @return Returns the raw table pointer.
570 */
571 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
Ian Rogers832336b2014-10-08 15:35:22 -0700572 return GetInsns(mir->m_unit_index) + mir->offset + static_cast<int32_t>(table_offset);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700573 }
574
Andreas Gampe44395962014-06-13 13:44:40 -0700575 unsigned int GetNumBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700576 return num_blocks_;
577 }
buzbee311ca162013-02-28 15:56:43 -0800578
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700579 /**
580 * @brief Provides the total size in code units of all instructions in MIRGraph.
581 * @details Includes the sizes of all methods in compilation unit.
582 * @return Returns the cumulative sum of all insn sizes (in code units).
583 */
584 size_t GetNumDalvikInsns() const;
buzbeeee17e0a2013-07-31 10:47:37 -0700585
Ian Rogers71fe2672013-03-19 20:45:02 -0700586 ArenaBitVector* GetTryBlockAddr() const {
587 return try_block_addr_;
588 }
buzbee311ca162013-02-28 15:56:43 -0800589
Ian Rogers71fe2672013-03-19 20:45:02 -0700590 BasicBlock* GetEntryBlock() const {
591 return entry_block_;
592 }
buzbee311ca162013-02-28 15:56:43 -0800593
Ian Rogers71fe2672013-03-19 20:45:02 -0700594 BasicBlock* GetExitBlock() const {
595 return exit_block_;
596 }
buzbee311ca162013-02-28 15:56:43 -0800597
Andreas Gampe44395962014-06-13 13:44:40 -0700598 BasicBlock* GetBasicBlock(unsigned int block_id) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100599 DCHECK_LT(block_id, block_list_.size()); // NOTE: NullBasicBlockId is 0.
600 return (block_id == NullBasicBlockId) ? NULL : block_list_[block_id];
Ian Rogers71fe2672013-03-19 20:45:02 -0700601 }
buzbee311ca162013-02-28 15:56:43 -0800602
Ian Rogers71fe2672013-03-19 20:45:02 -0700603 size_t GetBasicBlockListCount() const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100604 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700605 }
buzbee311ca162013-02-28 15:56:43 -0800606
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100607 const ArenaVector<BasicBlock*>& GetBlockList() {
608 return block_list_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700609 }
buzbee311ca162013-02-28 15:56:43 -0800610
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100611 const ArenaVector<BasicBlockId>& GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700612 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700613 }
buzbee311ca162013-02-28 15:56:43 -0800614
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100615 const ArenaVector<BasicBlockId>& GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700616 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700617 }
buzbee311ca162013-02-28 15:56:43 -0800618
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100619 const ArenaVector<BasicBlockId>& GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700620 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700621 }
buzbee311ca162013-02-28 15:56:43 -0800622
Ian Rogers71fe2672013-03-19 20:45:02 -0700623 int GetDefCount() const {
624 return def_count_;
625 }
buzbee311ca162013-02-28 15:56:43 -0800626
buzbee862a7602013-04-05 10:58:54 -0700627 ArenaAllocator* GetArena() {
628 return arena_;
629 }
630
Ian Rogers71fe2672013-03-19 20:45:02 -0700631 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700632 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000633 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700634 }
buzbee311ca162013-02-28 15:56:43 -0800635
Ian Rogers71fe2672013-03-19 20:45:02 -0700636 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800637
Ian Rogers71fe2672013-03-19 20:45:02 -0700638 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
639 return m_units_[current_method_];
640 }
buzbee311ca162013-02-28 15:56:43 -0800641
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800642 /**
643 * @brief Dump a CFG into a dot file format.
644 * @param dir_prefix the directory the file will be created in.
645 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
646 * @param suffix does the filename require a suffix or not (default = nullptr).
647 */
648 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800649
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000650 bool HasFieldAccess() const {
651 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
652 }
653
Vladimir Markobfea9c22014-01-17 17:49:33 +0000654 bool HasStaticFieldAccess() const {
655 return (merged_df_flags_ & DF_SFIELD) != 0u;
656 }
657
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000658 bool HasInvokes() const {
659 // NOTE: These formats include the rare filled-new-array/range.
660 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
661 }
662
Vladimir Markobe0e5462014-02-26 11:24:15 +0000663 void DoCacheFieldLoweringInfo();
664
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000665 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100666 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.size());
667 return ifield_lowering_infos_[mir->meta.ifield_lowering_info];
Vladimir Markobe0e5462014-02-26 11:24:15 +0000668 }
669
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000670 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100671 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.size());
672 return sfield_lowering_infos_[mir->meta.sfield_lowering_info];
Vladimir Markobe0e5462014-02-26 11:24:15 +0000673 }
674
Vladimir Markof096aad2014-01-23 15:51:58 +0000675 void DoCacheMethodLoweringInfo();
676
677 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100678 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.size());
679 return method_lowering_infos_[mir->meta.method_lowering_info];
Vladimir Markof096aad2014-01-23 15:51:58 +0000680 }
681
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000682 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
683
buzbee1da1e2f2013-11-15 13:37:01 -0800684 void InitRegLocations();
685
686 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800687
Ian Rogers71fe2672013-03-19 20:45:02 -0700688 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800689
Ian Rogers71fe2672013-03-19 20:45:02 -0700690 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800691
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100692 const ArenaVector<BasicBlockId>& GetTopologicalSortOrder() {
693 DCHECK(!topological_order_.empty());
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700694 return topological_order_;
695 }
696
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100697 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderLoopEnds() {
698 DCHECK(!topological_order_loop_ends_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100699 return topological_order_loop_ends_;
700 }
701
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100702 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderIndexes() {
703 DCHECK(!topological_order_indexes_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100704 return topological_order_indexes_;
705 }
706
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100707 ArenaVector<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
708 DCHECK(!topological_order_.empty()); // Checking the main array, not the stack.
709 return &topological_order_loop_head_stack_;
Vladimir Marko55fff042014-07-10 12:42:52 +0100710 }
711
Vladimir Marko415ac882014-09-30 18:09:14 +0100712 size_t GetMaxNestedLoops() const {
713 return max_nested_loops_;
714 }
715
Ian Rogers71fe2672013-03-19 20:45:02 -0700716 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700717 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700718 }
buzbee311ca162013-02-28 15:56:43 -0800719
Ian Rogers71fe2672013-03-19 20:45:02 -0700720 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800721 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700722 }
buzbee311ca162013-02-28 15:56:43 -0800723
Ian Rogers71fe2672013-03-19 20:45:02 -0700724 int32_t ConstantValue(RegLocation loc) const {
725 DCHECK(IsConst(loc));
726 return constant_values_[loc.orig_sreg];
727 }
buzbee311ca162013-02-28 15:56:43 -0800728
Ian Rogers71fe2672013-03-19 20:45:02 -0700729 int32_t ConstantValue(int32_t s_reg) const {
730 DCHECK(IsConst(s_reg));
731 return constant_values_[s_reg];
732 }
buzbee311ca162013-02-28 15:56:43 -0800733
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700734 /**
735 * @brief Used to obtain 64-bit value of a pair of ssa registers.
736 * @param s_reg_low The ssa register representing the low bits.
737 * @param s_reg_high The ssa register representing the high bits.
738 * @return Retusn the 64-bit constant value.
739 */
740 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
741 DCHECK(IsConst(s_reg_low));
742 DCHECK(IsConst(s_reg_high));
743 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
744 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
745 }
746
Ian Rogers71fe2672013-03-19 20:45:02 -0700747 int64_t ConstantValueWide(RegLocation loc) const {
748 DCHECK(IsConst(loc));
Andreas Gampede0b9962014-08-27 14:24:42 -0700749 DCHECK(!loc.high_word); // Do not allow asking for the high partner.
750 DCHECK_LT(loc.orig_sreg + 1, GetNumSSARegs());
Ian Rogers71fe2672013-03-19 20:45:02 -0700751 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
752 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
753 }
buzbee311ca162013-02-28 15:56:43 -0800754
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700755 /**
756 * @brief Used to mark ssa register as being constant.
757 * @param ssa_reg The ssa register.
758 * @param value The constant value of ssa register.
759 */
760 void SetConstant(int32_t ssa_reg, int32_t value);
761
762 /**
763 * @brief Used to mark ssa register and its wide counter-part as being constant.
764 * @param ssa_reg The ssa register.
765 * @param value The 64-bit constant value of ssa register and its pair.
766 */
767 void SetConstantWide(int32_t ssa_reg, int64_t value);
768
Ian Rogers71fe2672013-03-19 20:45:02 -0700769 bool IsConstantNullRef(RegLocation loc) const {
770 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
771 }
buzbee311ca162013-02-28 15:56:43 -0800772
Ian Rogers71fe2672013-03-19 20:45:02 -0700773 int GetNumSSARegs() const {
774 return num_ssa_regs_;
775 }
buzbee311ca162013-02-28 15:56:43 -0800776
Ian Rogers71fe2672013-03-19 20:45:02 -0700777 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700778 /*
779 * TODO: It's theoretically possible to exceed 32767, though any cases which did
780 * would be filtered out with current settings. When orig_sreg field is removed
781 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
782 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700783 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700784 num_ssa_regs_ = new_num;
785 }
buzbee311ca162013-02-28 15:56:43 -0800786
buzbee862a7602013-04-05 10:58:54 -0700787 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700788 return num_reachable_blocks_;
789 }
buzbee311ca162013-02-28 15:56:43 -0800790
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100791 uint32_t GetUseCount(int sreg) const {
792 DCHECK_LT(static_cast<size_t>(sreg), use_counts_.size());
793 return use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700794 }
buzbee311ca162013-02-28 15:56:43 -0800795
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100796 uint32_t GetRawUseCount(int sreg) const {
797 DCHECK_LT(static_cast<size_t>(sreg), raw_use_counts_.size());
798 return raw_use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700799 }
buzbee311ca162013-02-28 15:56:43 -0800800
Ian Rogers71fe2672013-03-19 20:45:02 -0700801 int GetSSASubscript(int ssa_reg) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100802 DCHECK_LT(static_cast<size_t>(ssa_reg), ssa_subscripts_.size());
803 return ssa_subscripts_[ssa_reg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700804 }
buzbee311ca162013-02-28 15:56:43 -0800805
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700806 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700807 DCHECK(num < mir->ssa_rep->num_uses);
808 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
809 return res;
810 }
811
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700812 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700813 DCHECK_GT(mir->ssa_rep->num_defs, 0);
814 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
815 return res;
816 }
817
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700818 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700819 RegLocation res = GetRawDest(mir);
820 DCHECK(!res.wide);
821 return res;
822 }
823
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700824 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700825 RegLocation res = GetRawSrc(mir, num);
826 DCHECK(!res.wide);
827 return res;
828 }
829
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700830 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700831 RegLocation res = GetRawDest(mir);
832 DCHECK(res.wide);
833 return res;
834 }
835
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700836 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700837 RegLocation res = GetRawSrc(mir, low);
838 DCHECK(res.wide);
839 return res;
840 }
841
842 RegLocation GetBadLoc() {
843 return bad_loc;
844 }
845
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800846 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700847 return method_sreg_;
848 }
849
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800850 /**
851 * @brief Used to obtain the number of compiler temporaries being used.
852 * @return Returns the number of compiler temporaries.
853 */
854 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700855 // Assume that the special temps will always be used.
856 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
857 }
858
859 /**
860 * @brief Used to obtain number of bytes needed for special temps.
861 * @details This space is always needed because temps have special location on stack.
862 * @return Returns number of bytes for the special temps.
863 */
864 size_t GetNumBytesForSpecialTemps() const;
865
866 /**
867 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
868 * @details Returns 4 bytes for each temp because that is the maximum amount needed
869 * for storing each temp. The BE could be smarter though and allocate a smaller
870 * spill region.
871 * @return Returns the maximum number of bytes needed for non-special temps.
872 */
873 size_t GetMaximumBytesForNonSpecialTemps() const {
874 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800875 }
876
877 /**
878 * @brief Used to obtain the number of non-special compiler temporaries being used.
879 * @return Returns the number of non-special compiler temporaries.
880 */
881 size_t GetNumNonSpecialCompilerTemps() const {
882 return num_non_special_compiler_temps_;
883 }
884
885 /**
886 * @brief Used to set the total number of available non-special compiler temporaries.
887 * @details Can fail setting the new max if there are more temps being used than the new_max.
888 * @param new_max The new maximum number of non-special compiler temporaries.
889 * @return Returns true if the max was set and false if failed to set.
890 */
891 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700892 // Make sure that enough temps still exist for backend and also that the
893 // new max can still keep around all of the already requested temps.
894 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800895 return false;
896 } else {
897 max_available_non_special_compiler_temps_ = new_max;
898 return true;
899 }
900 }
901
902 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700903 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800904 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700905 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800906 * @return Returns the number of available temps.
907 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700908 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800909
910 /**
911 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
912 * @return Returns the maximum number of compiler temporaries, whether used or not.
913 */
914 size_t GetMaxPossibleCompilerTemps() const {
915 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
916 }
917
918 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700919 * @brief Used to signal that the compiler temps have been committed.
920 * @details This should be used once the number of temps can no longer change,
921 * such as after frame size is committed and cannot be changed.
922 */
923 void CommitCompilerTemps() {
924 compiler_temps_committed_ = true;
925 }
926
927 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800928 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700929 * @details Two things are done for convenience when allocating a new compiler
930 * temporary. The ssa register is automatically requested and the information
931 * about reg location is filled. This helps when the temp is requested post
932 * ssa initialization, such as when temps are requested by the backend.
933 * @warning If the temp requested will be used for ME and have multiple versions,
934 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800935 * @param ct_type Type of compiler temporary requested.
936 * @param wide Whether we should allocate a wide temporary.
937 * @return Returns the newly created compiler temporary.
938 */
939 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
940
buzbee1fd33462013-03-25 13:40:45 -0700941 bool MethodIsLeaf() {
942 return attributes_ & METHOD_IS_LEAF;
943 }
944
945 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800946 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700947 return reg_location_[index];
948 }
949
950 RegLocation GetMethodLoc() {
951 return reg_location_[method_sreg_];
952 }
953
buzbee0d829482013-10-11 15:24:55 -0700954 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
955 return ((target_bb_id != NullBasicBlockId) &&
956 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700957 }
958
959 bool IsBackwardsBranch(BasicBlock* branch_bb) {
960 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
961 }
962
buzbee0d829482013-10-11 15:24:55 -0700963 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700964 if (target_offset <= current_offset_) {
965 backward_branches_++;
966 } else {
967 forward_branches_++;
968 }
969 }
970
971 int GetBranchCount() {
972 return backward_branches_ + forward_branches_;
973 }
974
buzbeeb1f1d642014-02-27 12:55:32 -0800975 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700976 bool IsInVReg(uint32_t vreg) {
977 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
978 }
979
980 uint32_t GetNumOfCodeVRs() const {
981 return current_code_item_->registers_size_;
982 }
983
984 uint32_t GetNumOfCodeAndTempVRs() const {
985 // Include all of the possible temps so that no structures overflow when initialized.
986 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
987 }
988
989 uint32_t GetNumOfLocalCodeVRs() const {
990 // This also refers to the first "in" VR.
991 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
992 }
993
994 uint32_t GetNumOfInVRs() const {
995 return current_code_item_->ins_size_;
996 }
997
998 uint32_t GetNumOfOutVRs() const {
999 return current_code_item_->outs_size_;
1000 }
1001
1002 uint32_t GetFirstInVR() const {
1003 return GetNumOfLocalCodeVRs();
1004 }
1005
1006 uint32_t GetFirstTempVR() const {
1007 // Temp VRs immediately follow code VRs.
1008 return GetNumOfCodeVRs();
1009 }
1010
1011 uint32_t GetFirstSpecialTempVR() const {
1012 // Special temps appear first in the ordering before non special temps.
1013 return GetFirstTempVR();
1014 }
1015
1016 uint32_t GetFirstNonSpecialTempVR() const {
1017 // We always leave space for all the special temps before the non-special ones.
1018 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001019 }
1020
Vladimir Marko312eb252014-10-07 15:01:57 +01001021 bool HasTryCatchBlocks() const {
1022 return current_code_item_->tries_size_ != 0;
1023 }
1024
Ian Rogers71fe2672013-03-19 20:45:02 -07001025 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001026 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
1027 int SRegToVReg(int ssa_reg) const;
1028 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001029 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Marko67c72b82014-10-09 12:26:10 +01001030 bool EliminateNullChecksGate();
1031 bool EliminateNullChecks(BasicBlock* bb);
1032 void EliminateNullChecksEnd();
1033 bool InferTypes(BasicBlock* bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001034 bool EliminateClassInitChecksGate();
1035 bool EliminateClassInitChecks(BasicBlock* bb);
1036 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001037 bool ApplyGlobalValueNumberingGate();
1038 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1039 void ApplyGlobalValueNumberingEnd();
buzbee28c23002013-09-07 09:12:27 -07001040 /*
1041 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
1042 * we have to do some work to figure out the sreg type. For some operations it is
1043 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
1044 * may never know the "real" type.
1045 *
1046 * We perform the type inference operation by using an iterative walk over
1047 * the graph, propagating types "defined" by typed opcodes to uses and defs in
1048 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
1049 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
1050 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
1051 * tells whether our guess of the type is based on a previously typed definition.
1052 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
1053 * show multiple defined types because dx treats constants as untyped bit patterns.
1054 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
1055 * the current guess, and is used to know when to terminate the iterative walk.
1056 */
buzbee1fd33462013-03-25 13:40:45 -07001057 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -07001058 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -07001059 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -07001060 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -07001061 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -07001062 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -07001063 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -07001064 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -07001065 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -07001066 bool SetHigh(int index);
1067
buzbee8c7a02a2014-06-14 12:33:09 -07001068 bool PuntToInterpreter() {
1069 return punt_to_interpreter_;
1070 }
1071
1072 void SetPuntToInterpreter(bool val) {
1073 punt_to_interpreter_ = val;
1074 }
1075
Razvan A Lupusoru1500e6f2014-08-22 15:39:50 -07001076 void DisassembleExtendedInstr(const MIR* mir, std::string* decoded_mir);
buzbee1fd33462013-03-25 13:40:45 -07001077 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001078 void ReplaceSpecialChars(std::string& str);
1079 std::string GetSSAName(int ssa_reg);
1080 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1081 void GetBlockName(BasicBlock* bb, char* name);
1082 const char* GetShortyFromTargetIdx(int);
1083 void DumpMIRGraph();
1084 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001085 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001086 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001087 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1088 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1089 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001090 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001091 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001092
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001093 bool InlineSpecialMethodsGate();
1094 void InlineSpecialMethodsStart();
1095 void InlineSpecialMethods(BasicBlock* bb);
1096 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001097
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001098 /**
1099 * @brief Perform the initial preparation for the Method Uses.
1100 */
1101 void InitializeMethodUses();
1102
1103 /**
1104 * @brief Perform the initial preparation for the Constant Propagation.
1105 */
1106 void InitializeConstantPropagation();
1107
1108 /**
1109 * @brief Perform the initial preparation for the SSA Transformation.
1110 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001111 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001112
1113 /**
1114 * @brief Insert a the operands for the Phi nodes.
1115 * @param bb the considered BasicBlock.
1116 * @return true
1117 */
1118 bool InsertPhiNodeOperands(BasicBlock* bb);
1119
1120 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001121 * @brief Perform the cleanup after the SSA Transformation.
1122 */
1123 void SSATransformationEnd();
1124
1125 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001126 * @brief Perform constant propagation on a BasicBlock.
1127 * @param bb the considered BasicBlock.
1128 */
1129 void DoConstantPropagation(BasicBlock* bb);
1130
1131 /**
1132 * @brief Count the uses in the BasicBlock
1133 * @param bb the BasicBlock
1134 */
1135 void CountUses(struct BasicBlock* bb);
1136
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001137 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1138 static uint64_t GetDataFlowAttributes(MIR* mir);
1139
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001140 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001141 * @brief Combine BasicBlocks
1142 * @param the BasicBlock we are considering
1143 */
1144 void CombineBlocks(BasicBlock* bb);
1145
1146 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001147
1148 void AllocateSSAUseData(MIR *mir, int num_uses);
1149 void AllocateSSADefData(MIR *mir, int num_defs);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001150 void CalculateBasicBlockInformation();
1151 void InitializeBasicBlockData();
1152 void ComputeDFSOrders();
1153 void ComputeDefBlockMatrix();
1154 void ComputeDominators();
1155 void CompilerInitializeSSAConversion();
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -07001156 virtual void InitializeBasicBlockDataFlow();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001157 void InsertPhiNodes();
1158 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001159
Vladimir Marko312eb252014-10-07 15:01:57 +01001160 bool DfsOrdersUpToDate() const {
1161 return dfs_orders_up_to_date_;
1162 }
1163
Ian Rogers71fe2672013-03-19 20:45:02 -07001164 /*
1165 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1166 * we can verify that all catch entries have native PC entries.
1167 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001168 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001169
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001170 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001171 RegLocation* reg_location_; // Map SSA names to location.
1172 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001173
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001174 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbee1fd33462013-03-25 13:40:45 -07001175
Mark Mendelle87f9b52014-04-30 14:13:18 -04001176 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1177 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001178
Wei Jin04f4d8a2014-05-29 18:04:29 -07001179 // Used for removing redudant suspend tests
1180 void AppendGenSuspendTestList(BasicBlock* bb) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001181 if (gen_suspend_test_list_.size() == 0 ||
1182 gen_suspend_test_list_.back() != bb) {
1183 gen_suspend_test_list_.push_back(bb);
Wei Jin04f4d8a2014-05-29 18:04:29 -07001184 }
1185 }
1186
1187 /* This is used to check if there is already a method call dominating the
1188 * source basic block of a backedge and being dominated by the target basic
1189 * block of the backedge.
1190 */
1191 bool HasSuspendTestBetween(BasicBlock* source, BasicBlockId target_id);
1192
Mark Mendelle87f9b52014-04-30 14:13:18 -04001193 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001194 int FindCommonParent(int block1, int block2);
1195 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1196 const ArenaBitVector* src2);
1197 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1198 ArenaBitVector* live_in_v, int dalvik_reg_id);
1199 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001200 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1201 ArenaBitVector* live_in_v,
1202 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001203 bool DoSSAConversion(BasicBlock* bb);
Ian Rogers29a26482014-05-02 15:27:29 -07001204 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001205 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001206 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001207 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -07001208 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001209 BasicBlock** immed_pred_block_p);
1210 void ProcessTryCatchBlocks();
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001211 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001212 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001213 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001214 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1215 int flags);
buzbee0d829482013-10-11 15:24:55 -07001216 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001217 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1218 const uint16_t* code_end);
1219 int AddNewSReg(int v_reg);
1220 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001221 void DataFlowSSAFormat35C(MIR* mir);
1222 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001223 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001224 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001225 bool VerifyPredInfo(BasicBlock* bb);
1226 BasicBlock* NeedsVisit(BasicBlock* bb);
1227 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1228 void MarkPreOrder(BasicBlock* bb);
1229 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001230 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001231 int GetSSAUseCount(int s_reg);
1232 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001233 bool BuildExtendedBBList(struct BasicBlock* bb);
1234 bool FillDefBlockMatrix(BasicBlock* bb);
1235 void InitializeDominationInfo(BasicBlock* bb);
1236 bool ComputeblockIDom(BasicBlock* bb);
1237 bool ComputeBlockDominators(BasicBlock* bb);
1238 bool SetDominators(BasicBlock* bb);
1239 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001240 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001241
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001242 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001243 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001244 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1245 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001246
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001247 CompilationUnit* const cu_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001248 ArenaVector<int> ssa_base_vregs_;
1249 ArenaVector<int> ssa_subscripts_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001250 // Map original Dalvik virtual reg i to the current SSA name.
1251 int* vreg_to_ssa_map_; // length == method->registers_size
1252 int* ssa_last_defs_; // length == method->registers_size
1253 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1254 int* constant_values_; // length == num_ssa_reg
1255 // Use counts of ssa names.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001256 ArenaVector<uint32_t> use_counts_; // Weighted by nesting depth
1257 ArenaVector<uint32_t> raw_use_counts_; // Not weighted
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001258 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001259 unsigned int max_num_reachable_blocks_;
Vladimir Marko312eb252014-10-07 15:01:57 +01001260 bool dfs_orders_up_to_date_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001261 ArenaVector<BasicBlockId> dfs_order_;
1262 ArenaVector<BasicBlockId> dfs_post_order_;
1263 ArenaVector<BasicBlockId> dom_post_order_traversal_;
1264 ArenaVector<BasicBlockId> topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001265 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
1266 COMPILE_ASSERT(sizeof(BasicBlockId) == sizeof(uint16_t), assuming_16_bit_BasicBlockId);
1267 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001268 ArenaVector<uint16_t> topological_order_loop_ends_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001269 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001270 ArenaVector<uint16_t> topological_order_indexes_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001271 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001272 ArenaVector<std::pair<uint16_t, bool>> topological_order_loop_head_stack_;
Vladimir Marko415ac882014-09-30 18:09:14 +01001273 size_t max_nested_loops_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001274 int* i_dom_list_;
Ian Rogers700a4022014-05-19 16:49:03 -07001275 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001276 uint16_t* temp_insn_data_;
1277 uint32_t temp_bit_vector_size_;
1278 ArenaBitVector* temp_bit_vector_;
Vladimir Marko5229cf12014-10-09 14:57:59 +01001279 // temp_bit_matrix_ used as one of
1280 // - def_block_matrix: original num registers x num_blocks_,
1281 // - ending_null_check_matrix: num_blocks_ x original num registers,
1282 // - ending_clinit_check_matrix: num_blocks_ x unique class count.
1283 ArenaBitVector** temp_bit_matrix_;
Vladimir Marko95a05972014-05-30 10:01:32 +01001284 std::unique_ptr<GlobalValueNumbering> temp_gvn_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001285 static const int kInvalidEntry = -1;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001286 ArenaVector<BasicBlock*> block_list_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001287 ArenaBitVector* try_block_addr_;
1288 BasicBlock* entry_block_;
1289 BasicBlock* exit_block_;
Andreas Gampe44395962014-06-13 13:44:40 -07001290 unsigned int num_blocks_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001291 const DexFile::CodeItem* current_code_item_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001292 ArenaVector<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001293 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001294 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001295 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001296 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001297 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001298 int def_count_; // Used to estimate size of ssa name storage.
1299 int* opcode_count_; // Dex opcode coverage stats.
1300 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001301 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001302 int method_sreg_;
1303 unsigned int attributes_;
1304 Checkstats* checkstats_;
1305 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001306 int backward_branches_;
1307 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001308 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1309 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1310 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1311 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1312 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1313 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1314 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001315 uint64_t merged_df_flags_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001316 ArenaVector<MirIFieldLoweringInfo> ifield_lowering_infos_;
1317 ArenaVector<MirSFieldLoweringInfo> sfield_lowering_infos_;
1318 ArenaVector<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001319 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001320 ArenaVector<BasicBlock*> gen_suspend_test_list_; // List of blocks containing suspend tests
Vladimir Markof59f18b2014-02-17 15:53:57 +00001321
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001322 friend class MirOptimizationTest;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001323 friend class ClassInitCheckEliminationTest;
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001324 friend class NullCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001325 friend class GlobalValueNumberingTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001326 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001327 friend class TopologicalSortOrderTest;
buzbee311ca162013-02-28 15:56:43 -08001328};
1329
1330} // namespace art
1331
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001332#endif // ART_COMPILER_DEX_MIR_GRAPH_H_