blob: a7069b00e177f2b587bbbc0bcc7755215213ab01 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "compiler_ir.h"
buzbee311ca162013-02-28 15:56:43 -080023#include "dex_file.h"
24#include "dex_instruction.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070025#include "driver/dex_compilation_unit.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000026#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000027#include "mir_field_info.h"
28#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000029#include "utils/arena_bit_vector.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010030#include "utils/arena_containers.h"
Vladimir Marko55fff042014-07-10 12:42:52 +010031#include "utils/scoped_arena_containers.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070032#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000033#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080034
35namespace art {
36
Vladimir Marko95a05972014-05-30 10:01:32 +010037class GlobalValueNumbering;
38
buzbee311ca162013-02-28 15:56:43 -080039enum DataFlowAttributePos {
40 kUA = 0,
41 kUB,
42 kUC,
43 kAWide,
44 kBWide,
45 kCWide,
46 kDA,
47 kIsMove,
48 kSetsConst,
49 kFormat35c,
50 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070051 kFormatExtended, // Extended format for extended MIRs.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010052 kNullCheckA, // Null check of A.
53 kNullCheckB, // Null check of B.
buzbee311ca162013-02-28 15:56:43 -080054 kNullCheckOut0, // Null check out outgoing arg0.
55 kDstNonNull, // May assume dst is non-null.
56 kRetNonNull, // May assume retval is non-null.
57 kNullTransferSrc0, // Object copy src[0] -> dst.
58 kNullTransferSrcN, // Phi null check state transfer.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010059 kRangeCheckC, // Range check of C.
buzbee311ca162013-02-28 15:56:43 -080060 kFPA,
61 kFPB,
62 kFPC,
63 kCoreA,
64 kCoreB,
65 kCoreC,
66 kRefA,
67 kRefB,
68 kRefC,
69 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +000070 kUsesIField, // Accesses an instance field (IGET/IPUT).
71 kUsesSField, // Accesses a static field (SGET/SPUT).
buzbee1da1e2f2013-11-15 13:37:01 -080072 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080073};
74
Ian Rogers0f678472014-03-10 16:18:37 -070075#define DF_NOP UINT64_C(0)
76#define DF_UA (UINT64_C(1) << kUA)
77#define DF_UB (UINT64_C(1) << kUB)
78#define DF_UC (UINT64_C(1) << kUC)
79#define DF_A_WIDE (UINT64_C(1) << kAWide)
80#define DF_B_WIDE (UINT64_C(1) << kBWide)
81#define DF_C_WIDE (UINT64_C(1) << kCWide)
82#define DF_DA (UINT64_C(1) << kDA)
83#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
84#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
85#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
86#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -070087#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010088#define DF_NULL_CHK_A (UINT64_C(1) << kNullCheckA)
89#define DF_NULL_CHK_B (UINT64_C(1) << kNullCheckB)
Ian Rogers0f678472014-03-10 16:18:37 -070090#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
91#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
92#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
93#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
94#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010095#define DF_RANGE_CHK_C (UINT64_C(1) << kRangeCheckC)
Ian Rogers0f678472014-03-10 16:18:37 -070096#define DF_FP_A (UINT64_C(1) << kFPA)
97#define DF_FP_B (UINT64_C(1) << kFPB)
98#define DF_FP_C (UINT64_C(1) << kFPC)
99#define DF_CORE_A (UINT64_C(1) << kCoreA)
100#define DF_CORE_B (UINT64_C(1) << kCoreB)
101#define DF_CORE_C (UINT64_C(1) << kCoreC)
102#define DF_REF_A (UINT64_C(1) << kRefA)
103#define DF_REF_B (UINT64_C(1) << kRefB)
104#define DF_REF_C (UINT64_C(1) << kRefC)
105#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000106#define DF_IFIELD (UINT64_C(1) << kUsesIField)
107#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Ian Rogers0f678472014-03-10 16:18:37 -0700108#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800109
110#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
111
112#define DF_HAS_DEFS (DF_DA)
113
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100114#define DF_HAS_NULL_CHKS (DF_NULL_CHK_A | \
115 DF_NULL_CHK_B | \
buzbee311ca162013-02-28 15:56:43 -0800116 DF_NULL_CHK_OUT0)
117
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100118#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_C)
buzbee311ca162013-02-28 15:56:43 -0800119
120#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
121 DF_HAS_RANGE_CHKS)
122
123#define DF_A_IS_REG (DF_UA | DF_DA)
124#define DF_B_IS_REG (DF_UB)
125#define DF_C_IS_REG (DF_UC)
buzbee311ca162013-02-28 15:56:43 -0800126#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000127#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100128#define DF_IS_INVOKE (DF_FORMAT_35C | DF_FORMAT_3RC)
129
buzbee1fd33462013-03-25 13:40:45 -0700130enum OatMethodAttributes {
131 kIsLeaf, // Method is leaf.
132 kHasLoop, // Method contains simple loop.
133};
134
135#define METHOD_IS_LEAF (1 << kIsLeaf)
136#define METHOD_HAS_LOOP (1 << kHasLoop)
137
138// Minimum field size to contain Dalvik v_reg number.
139#define VREG_NUM_WIDTH 16
140
141#define INVALID_SREG (-1)
142#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700143#define INVALID_OFFSET (0xDEADF00FU)
144
buzbee1fd33462013-03-25 13:40:45 -0700145#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
146#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
147#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
148#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Vladimir Markobfea9c22014-01-17 17:49:33 +0000149#define MIR_IGNORE_CLINIT_CHECK (1 << kMIRIgnoreClInitCheck)
buzbee1fd33462013-03-25 13:40:45 -0700150#define MIR_INLINED (1 << kMIRInlined)
151#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
152#define MIR_CALLEE (1 << kMIRCallee)
153#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
154#define MIR_DUP (1 << kMIRDup)
Yevgeny Rouban423b1372014-10-15 17:32:25 +0700155#define MIR_MARK (1 << kMIRMark)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700156#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700157
buzbee862a7602013-04-05 10:58:54 -0700158#define BLOCK_NAME_LEN 80
159
buzbee0d829482013-10-11 15:24:55 -0700160typedef uint16_t BasicBlockId;
161static const BasicBlockId NullBasicBlockId = 0;
Wei Jin04f4d8a2014-05-29 18:04:29 -0700162static constexpr bool kLeafOptimization = false;
buzbee0d829482013-10-11 15:24:55 -0700163
buzbee1fd33462013-03-25 13:40:45 -0700164/*
165 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
166 * it is useful to have compiler-generated temporary registers and have them treated
167 * in the same manner as dx-generated virtual registers. This struct records the SSA
168 * name of compiler-introduced temporaries.
169 */
170struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800171 int32_t v_reg; // Virtual register number for temporary.
172 int32_t s_reg_low; // SSA name for low Dalvik word.
173};
174
175enum CompilerTempType {
176 kCompilerTempVR, // A virtual register temporary.
177 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700178 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700179};
180
181// When debug option enabled, records effectiveness of null and range check elimination.
182struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700183 int32_t null_checks;
184 int32_t null_checks_eliminated;
185 int32_t range_checks;
186 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700187};
188
189// Dataflow attributes of a basic block.
190struct BasicBlockDataFlow {
191 ArenaBitVector* use_v;
192 ArenaBitVector* def_v;
193 ArenaBitVector* live_in_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700194 int32_t* vreg_to_ssa_map_exit;
buzbee1fd33462013-03-25 13:40:45 -0700195};
196
197/*
198 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
199 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
200 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
201 * Following SSA renaming, this is the primary struct used by code generators to locate
202 * operand and result registers. This is a somewhat confusing and unhelpful convention that
203 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700204 *
205 * TODO:
206 * 1. Add accessors for uses/defs and make data private
207 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
208 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700209 */
210struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700211 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700212 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700213 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700214 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700215 int16_t num_uses_allocated;
216 int16_t num_defs_allocated;
217 int16_t num_uses;
218 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700219
220 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700221};
222
223/*
224 * The Midlevel Intermediate Representation node, which may be largely considered a
225 * wrapper around a Dalvik byte code.
226 */
227struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700228 /*
229 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
230 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
231 * need to carry aux data pointer.
232 */
Ian Rogers29a26482014-05-02 15:27:29 -0700233 struct DecodedInstruction {
234 uint32_t vA;
235 uint32_t vB;
236 uint64_t vB_wide; /* for k51l */
237 uint32_t vC;
238 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
239 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700240
241 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
242 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700243
244 /*
245 * Given a decoded instruction representing a const bytecode, it updates
246 * the out arguments with proper values as dictated by the constant bytecode.
247 */
248 bool GetConstant(int64_t* ptr_value, bool* wide) const;
249
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700250 static bool IsPseudoMirOp(Instruction::Code opcode) {
251 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
252 }
253
254 static bool IsPseudoMirOp(int opcode) {
255 return opcode >= static_cast<int>(kMirOpFirst);
256 }
257
258 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700259 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700260 }
261
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700262 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700263 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700264 }
265
266 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700267 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700268 }
269
270 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700271 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700272 }
273
274 /**
275 * @brief Is the register C component of the decoded instruction a constant?
276 */
277 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700278 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700279 }
280
281 /**
282 * @brief Is the register C component of the decoded instruction a constant?
283 */
284 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700285 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700286 }
287
288 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700289 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700290 }
291
292 /**
293 * @brief Does the instruction clobber memory?
294 * @details Clobber means that the instruction changes the memory not in a punctual way.
295 * Therefore any supposition on memory aliasing or memory contents should be disregarded
296 * when crossing such an instruction.
297 */
298 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700299 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700300 }
301
302 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700303 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700304 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700305
306 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700307 } dalvikInsn;
308
buzbee0d829482013-10-11 15:24:55 -0700309 NarrowDexOffset offset; // Offset of the instruction in code units.
310 uint16_t optimization_flags;
311 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700312 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700313 MIR* next;
314 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700315 union {
buzbee0d829482013-10-11 15:24:55 -0700316 // Incoming edges for phi node.
317 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000318 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700319 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000320 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000321 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000322 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
323 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
324 uint32_t ifield_lowering_info;
325 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
326 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
327 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000328 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
329 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700330 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700331
Ian Rogers832336b2014-10-08 15:35:22 -0700332 explicit MIR() : offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700333 next(nullptr), ssa_rep(nullptr) {
334 memset(&meta, 0, sizeof(meta));
335 }
336
337 uint32_t GetStartUseIndex() const {
338 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
339 }
340
341 MIR* Copy(CompilationUnit *c_unit);
342 MIR* Copy(MIRGraph* mir_Graph);
343
344 static void* operator new(size_t size, ArenaAllocator* arena) {
345 return arena->Alloc(sizeof(MIR), kArenaAllocMIR);
346 }
347 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700348};
349
buzbee862a7602013-04-05 10:58:54 -0700350struct SuccessorBlockInfo;
351
buzbee1fd33462013-03-25 13:40:45 -0700352struct BasicBlock {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100353 BasicBlock(BasicBlockId block_id, BBType type, ArenaAllocator* allocator)
354 : id(block_id),
355 dfs_id(), start_offset(), fall_through(), taken(), i_dom(), nesting_depth(),
356 block_type(type),
357 successor_block_list_type(kNotUsed),
358 visited(), hidden(), catch_entry(), explicit_throw(), conditional_branch(),
359 terminated_by_return(), dominates_return(), use_lvn(), first_mir_insn(),
360 last_mir_insn(), data_flow_info(), dominators(), i_dominated(), dom_frontier(),
361 predecessors(allocator->Adapter(kArenaAllocBBPredecessors)),
362 successor_blocks(allocator->Adapter(kArenaAllocSuccessor)) {
363 }
buzbee0d829482013-10-11 15:24:55 -0700364 BasicBlockId id;
365 BasicBlockId dfs_id;
366 NarrowDexOffset start_offset; // Offset in code units.
367 BasicBlockId fall_through;
368 BasicBlockId taken;
369 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700370 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700371 BBType block_type:4;
372 BlockListType successor_block_list_type:4;
373 bool visited:1;
374 bool hidden:1;
375 bool catch_entry:1;
376 bool explicit_throw:1;
377 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800378 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
379 bool dominates_return:1; // Is a member of return extended basic block.
380 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700381 MIR* first_mir_insn;
382 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700383 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700384 ArenaBitVector* dominators;
385 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
386 ArenaBitVector* dom_frontier; // Dominance frontier.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100387 ArenaVector<BasicBlockId> predecessors;
388 ArenaVector<SuccessorBlockInfo*> successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700389
390 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700391 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
392 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700393 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700394 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
395 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700396 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700397 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700398 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700399 void InsertMIRBefore(MIR* insert_before, MIR* list);
400 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
401 bool RemoveMIR(MIR* mir);
402 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
403
404 BasicBlock* Copy(CompilationUnit* c_unit);
405 BasicBlock* Copy(MIRGraph* mir_graph);
406
407 /**
408 * @brief Reset the optimization_flags field of each MIR.
409 */
410 void ResetOptimizationFlags(uint16_t reset_flags);
411
412 /**
413 * @brief Hide the BasicBlock.
414 * @details Set it to kDalvikByteCode, set hidden to true, remove all MIRs,
415 * remove itself from any predecessor edges, remove itself from any
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100416 * child's predecessor array.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700417 */
418 void Hide(CompilationUnit* c_unit);
419
420 /**
421 * @brief Is ssa_reg the last SSA definition of that VR in the block?
422 */
423 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
424
425 /**
426 * @brief Replace the edge going to old_bb to now go towards new_bb.
427 */
428 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
429
430 /**
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100431 * @brief Erase the predecessor old_pred.
432 */
433 void ErasePredecessor(BasicBlockId old_pred);
434
435 /**
436 * @brief Update the predecessor array from old_pred to new_pred.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700437 */
438 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700439
440 /**
441 * @brief Used to obtain the next MIR that follows unconditionally.
442 * @details The implementation does not guarantee that a MIR does not
443 * follow even if this method returns nullptr.
444 * @param mir_graph the MIRGraph.
445 * @param current The MIR for which to find an unconditional follower.
446 * @return Returns the following MIR if one can be found.
447 */
448 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700449 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700450
451 static void* operator new(size_t size, ArenaAllocator* arena) {
452 return arena->Alloc(sizeof(BasicBlock), kArenaAllocBB);
453 }
454 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700455};
456
457/*
458 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700459 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700460 * blocks, key is the case value.
461 */
462struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700463 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700464 int key;
465};
466
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700467/**
468 * @class ChildBlockIterator
469 * @brief Enable an easy iteration of the children.
470 */
471class ChildBlockIterator {
472 public:
473 /**
474 * @brief Constructs a child iterator.
475 * @param bb The basic whose children we need to iterate through.
476 * @param mir_graph The MIRGraph used to get the basic block during iteration.
477 */
478 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
479 BasicBlock* Next();
480
481 private:
482 BasicBlock* basic_block_;
483 MIRGraph* mir_graph_;
484 bool visited_fallthrough_;
485 bool visited_taken_;
486 bool have_successors_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100487 ArenaVector<SuccessorBlockInfo*>::const_iterator successor_iter_;
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700488};
489
buzbee1fd33462013-03-25 13:40:45 -0700490/*
buzbee1fd33462013-03-25 13:40:45 -0700491 * Collection of information describing an invoke, and the destination of
492 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
493 * more efficient invoke code generation.
494 */
495struct CallInfo {
496 int num_arg_words; // Note: word count, not arg count.
497 RegLocation* args; // One for each word of arguments.
498 RegLocation result; // Eventual target of MOVE_RESULT.
499 int opt_flags;
500 InvokeType type;
501 uint32_t dex_idx;
502 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
503 uintptr_t direct_code;
504 uintptr_t direct_method;
505 RegLocation target; // Target of following move_result.
506 bool skip_this;
507 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700508 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000509 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700510};
511
512
buzbee091cc402014-03-31 10:14:40 -0700513const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
514 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800515
516class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700517 public:
buzbee862a7602013-04-05 10:58:54 -0700518 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -0700519 virtual ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800520
Ian Rogers71fe2672013-03-19 20:45:02 -0700521 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700522 * Examine the graph to determine whether it's worthwile to spend the time compiling
523 * this method.
524 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700525 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700526
527 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800528 * Should we skip the compilation of this method based on its name?
529 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700530 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800531
532 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700533 * Parse dex method and add MIR at current insert point. Returns id (which is
534 * actually the index of the method in the m_units_ array).
535 */
536 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700537 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700538 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800539
Ian Rogers71fe2672013-03-19 20:45:02 -0700540 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700541 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700542 return FindBlock(code_offset, false, false, NULL);
543 }
buzbee311ca162013-02-28 15:56:43 -0800544
Ian Rogers71fe2672013-03-19 20:45:02 -0700545 const uint16_t* GetCurrentInsns() const {
546 return current_code_item_->insns_;
547 }
buzbee311ca162013-02-28 15:56:43 -0800548
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700549 /**
550 * @brief Used to obtain the raw dex bytecode instruction pointer.
551 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
552 * This is guaranteed to contain index 0 which is the base method being compiled.
553 * @return Returns the raw instruction pointer.
554 */
Ian Rogers71fe2672013-03-19 20:45:02 -0700555 const uint16_t* GetInsns(int m_unit_index) const {
556 return m_units_[m_unit_index]->GetCodeItem()->insns_;
557 }
buzbee311ca162013-02-28 15:56:43 -0800558
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700559 /**
560 * @brief Used to obtain the raw data table.
561 * @param mir sparse switch, packed switch, of fill-array-data
562 * @param table_offset The table offset from start of method.
563 * @return Returns the raw table pointer.
564 */
565 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
Ian Rogers832336b2014-10-08 15:35:22 -0700566 return GetInsns(mir->m_unit_index) + mir->offset + static_cast<int32_t>(table_offset);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700567 }
568
Andreas Gampe44395962014-06-13 13:44:40 -0700569 unsigned int GetNumBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700570 return num_blocks_;
571 }
buzbee311ca162013-02-28 15:56:43 -0800572
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700573 /**
574 * @brief Provides the total size in code units of all instructions in MIRGraph.
575 * @details Includes the sizes of all methods in compilation unit.
576 * @return Returns the cumulative sum of all insn sizes (in code units).
577 */
578 size_t GetNumDalvikInsns() const;
buzbeeee17e0a2013-07-31 10:47:37 -0700579
Ian Rogers71fe2672013-03-19 20:45:02 -0700580 ArenaBitVector* GetTryBlockAddr() const {
581 return try_block_addr_;
582 }
buzbee311ca162013-02-28 15:56:43 -0800583
Ian Rogers71fe2672013-03-19 20:45:02 -0700584 BasicBlock* GetEntryBlock() const {
585 return entry_block_;
586 }
buzbee311ca162013-02-28 15:56:43 -0800587
Ian Rogers71fe2672013-03-19 20:45:02 -0700588 BasicBlock* GetExitBlock() const {
589 return exit_block_;
590 }
buzbee311ca162013-02-28 15:56:43 -0800591
Andreas Gampe44395962014-06-13 13:44:40 -0700592 BasicBlock* GetBasicBlock(unsigned int block_id) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100593 DCHECK_LT(block_id, block_list_.size()); // NOTE: NullBasicBlockId is 0.
594 return (block_id == NullBasicBlockId) ? NULL : block_list_[block_id];
Ian Rogers71fe2672013-03-19 20:45:02 -0700595 }
buzbee311ca162013-02-28 15:56:43 -0800596
Ian Rogers71fe2672013-03-19 20:45:02 -0700597 size_t GetBasicBlockListCount() const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100598 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700599 }
buzbee311ca162013-02-28 15:56:43 -0800600
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100601 const ArenaVector<BasicBlock*>& GetBlockList() {
602 return block_list_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700603 }
buzbee311ca162013-02-28 15:56:43 -0800604
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100605 const ArenaVector<BasicBlockId>& GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700606 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700607 }
buzbee311ca162013-02-28 15:56:43 -0800608
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100609 const ArenaVector<BasicBlockId>& GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700610 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700611 }
buzbee311ca162013-02-28 15:56:43 -0800612
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100613 const ArenaVector<BasicBlockId>& GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700614 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700615 }
buzbee311ca162013-02-28 15:56:43 -0800616
Ian Rogers71fe2672013-03-19 20:45:02 -0700617 int GetDefCount() const {
618 return def_count_;
619 }
buzbee311ca162013-02-28 15:56:43 -0800620
buzbee862a7602013-04-05 10:58:54 -0700621 ArenaAllocator* GetArena() {
622 return arena_;
623 }
624
Ian Rogers71fe2672013-03-19 20:45:02 -0700625 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700626 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000627 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700628 }
buzbee311ca162013-02-28 15:56:43 -0800629
Ian Rogers71fe2672013-03-19 20:45:02 -0700630 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800631
Ian Rogers71fe2672013-03-19 20:45:02 -0700632 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
633 return m_units_[current_method_];
634 }
buzbee311ca162013-02-28 15:56:43 -0800635
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800636 /**
637 * @brief Dump a CFG into a dot file format.
638 * @param dir_prefix the directory the file will be created in.
639 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
640 * @param suffix does the filename require a suffix or not (default = nullptr).
641 */
642 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800643
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000644 bool HasFieldAccess() const {
645 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
646 }
647
Vladimir Markobfea9c22014-01-17 17:49:33 +0000648 bool HasStaticFieldAccess() const {
649 return (merged_df_flags_ & DF_SFIELD) != 0u;
650 }
651
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000652 bool HasInvokes() const {
653 // NOTE: These formats include the rare filled-new-array/range.
654 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
655 }
656
Vladimir Markobe0e5462014-02-26 11:24:15 +0000657 void DoCacheFieldLoweringInfo();
658
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000659 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100660 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.size());
661 return ifield_lowering_infos_[mir->meta.ifield_lowering_info];
Vladimir Markobe0e5462014-02-26 11:24:15 +0000662 }
663
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000664 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100665 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.size());
666 return sfield_lowering_infos_[mir->meta.sfield_lowering_info];
Vladimir Markobe0e5462014-02-26 11:24:15 +0000667 }
668
Vladimir Markof096aad2014-01-23 15:51:58 +0000669 void DoCacheMethodLoweringInfo();
670
671 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100672 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.size());
673 return method_lowering_infos_[mir->meta.method_lowering_info];
Vladimir Markof096aad2014-01-23 15:51:58 +0000674 }
675
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000676 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
677
buzbee1da1e2f2013-11-15 13:37:01 -0800678 void InitRegLocations();
679
680 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800681
Ian Rogers71fe2672013-03-19 20:45:02 -0700682 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800683
Ian Rogers71fe2672013-03-19 20:45:02 -0700684 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800685
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100686 const ArenaVector<BasicBlockId>& GetTopologicalSortOrder() {
687 DCHECK(!topological_order_.empty());
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700688 return topological_order_;
689 }
690
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100691 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderLoopEnds() {
692 DCHECK(!topological_order_loop_ends_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100693 return topological_order_loop_ends_;
694 }
695
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100696 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderIndexes() {
697 DCHECK(!topological_order_indexes_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100698 return topological_order_indexes_;
699 }
700
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100701 ArenaVector<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
702 DCHECK(!topological_order_.empty()); // Checking the main array, not the stack.
703 return &topological_order_loop_head_stack_;
Vladimir Marko55fff042014-07-10 12:42:52 +0100704 }
705
Ian Rogers71fe2672013-03-19 20:45:02 -0700706 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700707 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700708 }
buzbee311ca162013-02-28 15:56:43 -0800709
Ian Rogers71fe2672013-03-19 20:45:02 -0700710 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800711 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700712 }
buzbee311ca162013-02-28 15:56:43 -0800713
Ian Rogers71fe2672013-03-19 20:45:02 -0700714 int32_t ConstantValue(RegLocation loc) const {
715 DCHECK(IsConst(loc));
716 return constant_values_[loc.orig_sreg];
717 }
buzbee311ca162013-02-28 15:56:43 -0800718
Ian Rogers71fe2672013-03-19 20:45:02 -0700719 int32_t ConstantValue(int32_t s_reg) const {
720 DCHECK(IsConst(s_reg));
721 return constant_values_[s_reg];
722 }
buzbee311ca162013-02-28 15:56:43 -0800723
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700724 /**
725 * @brief Used to obtain 64-bit value of a pair of ssa registers.
726 * @param s_reg_low The ssa register representing the low bits.
727 * @param s_reg_high The ssa register representing the high bits.
728 * @return Retusn the 64-bit constant value.
729 */
730 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
731 DCHECK(IsConst(s_reg_low));
732 DCHECK(IsConst(s_reg_high));
733 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
734 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
735 }
736
Ian Rogers71fe2672013-03-19 20:45:02 -0700737 int64_t ConstantValueWide(RegLocation loc) const {
738 DCHECK(IsConst(loc));
Andreas Gampede0b9962014-08-27 14:24:42 -0700739 DCHECK(!loc.high_word); // Do not allow asking for the high partner.
740 DCHECK_LT(loc.orig_sreg + 1, GetNumSSARegs());
Ian Rogers71fe2672013-03-19 20:45:02 -0700741 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
742 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
743 }
buzbee311ca162013-02-28 15:56:43 -0800744
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700745 /**
746 * @brief Used to mark ssa register as being constant.
747 * @param ssa_reg The ssa register.
748 * @param value The constant value of ssa register.
749 */
750 void SetConstant(int32_t ssa_reg, int32_t value);
751
752 /**
753 * @brief Used to mark ssa register and its wide counter-part as being constant.
754 * @param ssa_reg The ssa register.
755 * @param value The 64-bit constant value of ssa register and its pair.
756 */
757 void SetConstantWide(int32_t ssa_reg, int64_t value);
758
Ian Rogers71fe2672013-03-19 20:45:02 -0700759 bool IsConstantNullRef(RegLocation loc) const {
760 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
761 }
buzbee311ca162013-02-28 15:56:43 -0800762
Ian Rogers71fe2672013-03-19 20:45:02 -0700763 int GetNumSSARegs() const {
764 return num_ssa_regs_;
765 }
buzbee311ca162013-02-28 15:56:43 -0800766
Ian Rogers71fe2672013-03-19 20:45:02 -0700767 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700768 /*
769 * TODO: It's theoretically possible to exceed 32767, though any cases which did
770 * would be filtered out with current settings. When orig_sreg field is removed
771 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
772 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700773 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700774 num_ssa_regs_ = new_num;
775 }
buzbee311ca162013-02-28 15:56:43 -0800776
buzbee862a7602013-04-05 10:58:54 -0700777 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700778 return num_reachable_blocks_;
779 }
buzbee311ca162013-02-28 15:56:43 -0800780
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100781 uint32_t GetUseCount(int sreg) const {
782 DCHECK_LT(static_cast<size_t>(sreg), use_counts_.size());
783 return use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700784 }
buzbee311ca162013-02-28 15:56:43 -0800785
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100786 uint32_t GetRawUseCount(int sreg) const {
787 DCHECK_LT(static_cast<size_t>(sreg), raw_use_counts_.size());
788 return raw_use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700789 }
buzbee311ca162013-02-28 15:56:43 -0800790
Ian Rogers71fe2672013-03-19 20:45:02 -0700791 int GetSSASubscript(int ssa_reg) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100792 DCHECK_LT(static_cast<size_t>(ssa_reg), ssa_subscripts_.size());
793 return ssa_subscripts_[ssa_reg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700794 }
buzbee311ca162013-02-28 15:56:43 -0800795
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700796 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700797 DCHECK(num < mir->ssa_rep->num_uses);
798 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
799 return res;
800 }
801
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700802 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700803 DCHECK_GT(mir->ssa_rep->num_defs, 0);
804 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
805 return res;
806 }
807
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700808 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700809 RegLocation res = GetRawDest(mir);
810 DCHECK(!res.wide);
811 return res;
812 }
813
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700814 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700815 RegLocation res = GetRawSrc(mir, num);
816 DCHECK(!res.wide);
817 return res;
818 }
819
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700820 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700821 RegLocation res = GetRawDest(mir);
822 DCHECK(res.wide);
823 return res;
824 }
825
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700826 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700827 RegLocation res = GetRawSrc(mir, low);
828 DCHECK(res.wide);
829 return res;
830 }
831
832 RegLocation GetBadLoc() {
833 return bad_loc;
834 }
835
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800836 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700837 return method_sreg_;
838 }
839
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800840 /**
841 * @brief Used to obtain the number of compiler temporaries being used.
842 * @return Returns the number of compiler temporaries.
843 */
844 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700845 // Assume that the special temps will always be used.
846 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
847 }
848
849 /**
850 * @brief Used to obtain number of bytes needed for special temps.
851 * @details This space is always needed because temps have special location on stack.
852 * @return Returns number of bytes for the special temps.
853 */
854 size_t GetNumBytesForSpecialTemps() const;
855
856 /**
857 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
858 * @details Returns 4 bytes for each temp because that is the maximum amount needed
859 * for storing each temp. The BE could be smarter though and allocate a smaller
860 * spill region.
861 * @return Returns the maximum number of bytes needed for non-special temps.
862 */
863 size_t GetMaximumBytesForNonSpecialTemps() const {
864 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800865 }
866
867 /**
868 * @brief Used to obtain the number of non-special compiler temporaries being used.
869 * @return Returns the number of non-special compiler temporaries.
870 */
871 size_t GetNumNonSpecialCompilerTemps() const {
872 return num_non_special_compiler_temps_;
873 }
874
875 /**
876 * @brief Used to set the total number of available non-special compiler temporaries.
877 * @details Can fail setting the new max if there are more temps being used than the new_max.
878 * @param new_max The new maximum number of non-special compiler temporaries.
879 * @return Returns true if the max was set and false if failed to set.
880 */
881 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700882 // Make sure that enough temps still exist for backend and also that the
883 // new max can still keep around all of the already requested temps.
884 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800885 return false;
886 } else {
887 max_available_non_special_compiler_temps_ = new_max;
888 return true;
889 }
890 }
891
892 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700893 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800894 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700895 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800896 * @return Returns the number of available temps.
897 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700898 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800899
900 /**
901 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
902 * @return Returns the maximum number of compiler temporaries, whether used or not.
903 */
904 size_t GetMaxPossibleCompilerTemps() const {
905 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
906 }
907
908 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700909 * @brief Used to signal that the compiler temps have been committed.
910 * @details This should be used once the number of temps can no longer change,
911 * such as after frame size is committed and cannot be changed.
912 */
913 void CommitCompilerTemps() {
914 compiler_temps_committed_ = true;
915 }
916
917 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800918 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700919 * @details Two things are done for convenience when allocating a new compiler
920 * temporary. The ssa register is automatically requested and the information
921 * about reg location is filled. This helps when the temp is requested post
922 * ssa initialization, such as when temps are requested by the backend.
923 * @warning If the temp requested will be used for ME and have multiple versions,
924 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800925 * @param ct_type Type of compiler temporary requested.
926 * @param wide Whether we should allocate a wide temporary.
927 * @return Returns the newly created compiler temporary.
928 */
929 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
930
buzbee1fd33462013-03-25 13:40:45 -0700931 bool MethodIsLeaf() {
932 return attributes_ & METHOD_IS_LEAF;
933 }
934
935 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800936 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700937 return reg_location_[index];
938 }
939
940 RegLocation GetMethodLoc() {
941 return reg_location_[method_sreg_];
942 }
943
buzbee0d829482013-10-11 15:24:55 -0700944 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
945 return ((target_bb_id != NullBasicBlockId) &&
946 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700947 }
948
949 bool IsBackwardsBranch(BasicBlock* branch_bb) {
950 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
951 }
952
buzbee0d829482013-10-11 15:24:55 -0700953 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700954 if (target_offset <= current_offset_) {
955 backward_branches_++;
956 } else {
957 forward_branches_++;
958 }
959 }
960
961 int GetBranchCount() {
962 return backward_branches_ + forward_branches_;
963 }
964
buzbeeb1f1d642014-02-27 12:55:32 -0800965 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700966 bool IsInVReg(uint32_t vreg) {
967 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
968 }
969
970 uint32_t GetNumOfCodeVRs() const {
971 return current_code_item_->registers_size_;
972 }
973
974 uint32_t GetNumOfCodeAndTempVRs() const {
975 // Include all of the possible temps so that no structures overflow when initialized.
976 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
977 }
978
979 uint32_t GetNumOfLocalCodeVRs() const {
980 // This also refers to the first "in" VR.
981 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
982 }
983
984 uint32_t GetNumOfInVRs() const {
985 return current_code_item_->ins_size_;
986 }
987
988 uint32_t GetNumOfOutVRs() const {
989 return current_code_item_->outs_size_;
990 }
991
992 uint32_t GetFirstInVR() const {
993 return GetNumOfLocalCodeVRs();
994 }
995
996 uint32_t GetFirstTempVR() const {
997 // Temp VRs immediately follow code VRs.
998 return GetNumOfCodeVRs();
999 }
1000
1001 uint32_t GetFirstSpecialTempVR() const {
1002 // Special temps appear first in the ordering before non special temps.
1003 return GetFirstTempVR();
1004 }
1005
1006 uint32_t GetFirstNonSpecialTempVR() const {
1007 // We always leave space for all the special temps before the non-special ones.
1008 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001009 }
1010
Ian Rogers71fe2672013-03-19 20:45:02 -07001011 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001012 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
1013 int SRegToVReg(int ssa_reg) const;
1014 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001015 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Marko67c72b82014-10-09 12:26:10 +01001016 bool EliminateNullChecksGate();
1017 bool EliminateNullChecks(BasicBlock* bb);
1018 void EliminateNullChecksEnd();
1019 bool InferTypes(BasicBlock* bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001020 bool EliminateClassInitChecksGate();
1021 bool EliminateClassInitChecks(BasicBlock* bb);
1022 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001023 bool ApplyGlobalValueNumberingGate();
1024 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1025 void ApplyGlobalValueNumberingEnd();
buzbee28c23002013-09-07 09:12:27 -07001026 /*
1027 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
1028 * we have to do some work to figure out the sreg type. For some operations it is
1029 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
1030 * may never know the "real" type.
1031 *
1032 * We perform the type inference operation by using an iterative walk over
1033 * the graph, propagating types "defined" by typed opcodes to uses and defs in
1034 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
1035 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
1036 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
1037 * tells whether our guess of the type is based on a previously typed definition.
1038 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
1039 * show multiple defined types because dx treats constants as untyped bit patterns.
1040 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
1041 * the current guess, and is used to know when to terminate the iterative walk.
1042 */
buzbee1fd33462013-03-25 13:40:45 -07001043 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -07001044 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -07001045 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -07001046 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -07001047 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -07001048 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -07001049 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -07001050 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -07001051 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -07001052 bool SetHigh(int index);
1053
buzbee8c7a02a2014-06-14 12:33:09 -07001054 bool PuntToInterpreter() {
1055 return punt_to_interpreter_;
1056 }
1057
1058 void SetPuntToInterpreter(bool val) {
1059 punt_to_interpreter_ = val;
1060 }
1061
Razvan A Lupusoru1500e6f2014-08-22 15:39:50 -07001062 void DisassembleExtendedInstr(const MIR* mir, std::string* decoded_mir);
buzbee1fd33462013-03-25 13:40:45 -07001063 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001064 void ReplaceSpecialChars(std::string& str);
1065 std::string GetSSAName(int ssa_reg);
1066 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1067 void GetBlockName(BasicBlock* bb, char* name);
1068 const char* GetShortyFromTargetIdx(int);
1069 void DumpMIRGraph();
1070 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001071 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001072 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001073 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1074 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1075 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001076 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001077 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001078
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001079 bool InlineSpecialMethodsGate();
1080 void InlineSpecialMethodsStart();
1081 void InlineSpecialMethods(BasicBlock* bb);
1082 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001083
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001084 /**
1085 * @brief Perform the initial preparation for the Method Uses.
1086 */
1087 void InitializeMethodUses();
1088
1089 /**
1090 * @brief Perform the initial preparation for the Constant Propagation.
1091 */
1092 void InitializeConstantPropagation();
1093
1094 /**
1095 * @brief Perform the initial preparation for the SSA Transformation.
1096 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001097 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001098
1099 /**
1100 * @brief Insert a the operands for the Phi nodes.
1101 * @param bb the considered BasicBlock.
1102 * @return true
1103 */
1104 bool InsertPhiNodeOperands(BasicBlock* bb);
1105
1106 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001107 * @brief Perform the cleanup after the SSA Transformation.
1108 */
1109 void SSATransformationEnd();
1110
1111 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001112 * @brief Perform constant propagation on a BasicBlock.
1113 * @param bb the considered BasicBlock.
1114 */
1115 void DoConstantPropagation(BasicBlock* bb);
1116
1117 /**
1118 * @brief Count the uses in the BasicBlock
1119 * @param bb the BasicBlock
1120 */
1121 void CountUses(struct BasicBlock* bb);
1122
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001123 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1124 static uint64_t GetDataFlowAttributes(MIR* mir);
1125
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001126 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001127 * @brief Combine BasicBlocks
1128 * @param the BasicBlock we are considering
1129 */
1130 void CombineBlocks(BasicBlock* bb);
1131
1132 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001133
1134 void AllocateSSAUseData(MIR *mir, int num_uses);
1135 void AllocateSSADefData(MIR *mir, int num_defs);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001136 void CalculateBasicBlockInformation();
1137 void InitializeBasicBlockData();
1138 void ComputeDFSOrders();
1139 void ComputeDefBlockMatrix();
1140 void ComputeDominators();
1141 void CompilerInitializeSSAConversion();
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -07001142 virtual void InitializeBasicBlockDataFlow();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001143 void InsertPhiNodes();
1144 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001145
Ian Rogers71fe2672013-03-19 20:45:02 -07001146 /*
1147 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1148 * we can verify that all catch entries have native PC entries.
1149 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001150 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001151
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001152 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001153 RegLocation* reg_location_; // Map SSA names to location.
1154 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001155
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001156 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbee1fd33462013-03-25 13:40:45 -07001157
Mark Mendelle87f9b52014-04-30 14:13:18 -04001158 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1159 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001160
Wei Jin04f4d8a2014-05-29 18:04:29 -07001161 // Used for removing redudant suspend tests
1162 void AppendGenSuspendTestList(BasicBlock* bb) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001163 if (gen_suspend_test_list_.size() == 0 ||
1164 gen_suspend_test_list_.back() != bb) {
1165 gen_suspend_test_list_.push_back(bb);
Wei Jin04f4d8a2014-05-29 18:04:29 -07001166 }
1167 }
1168
1169 /* This is used to check if there is already a method call dominating the
1170 * source basic block of a backedge and being dominated by the target basic
1171 * block of the backedge.
1172 */
1173 bool HasSuspendTestBetween(BasicBlock* source, BasicBlockId target_id);
1174
Mark Mendelle87f9b52014-04-30 14:13:18 -04001175 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001176 int FindCommonParent(int block1, int block2);
1177 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1178 const ArenaBitVector* src2);
1179 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1180 ArenaBitVector* live_in_v, int dalvik_reg_id);
1181 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001182 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1183 ArenaBitVector* live_in_v,
1184 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001185 bool DoSSAConversion(BasicBlock* bb);
Ian Rogers29a26482014-05-02 15:27:29 -07001186 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001187 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001188 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001189 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -07001190 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001191 BasicBlock** immed_pred_block_p);
1192 void ProcessTryCatchBlocks();
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001193 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001194 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001195 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001196 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1197 int flags);
buzbee0d829482013-10-11 15:24:55 -07001198 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001199 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1200 const uint16_t* code_end);
1201 int AddNewSReg(int v_reg);
1202 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001203 void DataFlowSSAFormat35C(MIR* mir);
1204 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001205 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001206 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001207 bool VerifyPredInfo(BasicBlock* bb);
1208 BasicBlock* NeedsVisit(BasicBlock* bb);
1209 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1210 void MarkPreOrder(BasicBlock* bb);
1211 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001212 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001213 int GetSSAUseCount(int s_reg);
1214 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001215 bool BuildExtendedBBList(struct BasicBlock* bb);
1216 bool FillDefBlockMatrix(BasicBlock* bb);
1217 void InitializeDominationInfo(BasicBlock* bb);
1218 bool ComputeblockIDom(BasicBlock* bb);
1219 bool ComputeBlockDominators(BasicBlock* bb);
1220 bool SetDominators(BasicBlock* bb);
1221 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001222 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001223
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001224 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001225 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001226 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1227 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001228
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001229 CompilationUnit* const cu_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001230 ArenaVector<int> ssa_base_vregs_;
1231 ArenaVector<int> ssa_subscripts_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001232 // Map original Dalvik virtual reg i to the current SSA name.
1233 int* vreg_to_ssa_map_; // length == method->registers_size
1234 int* ssa_last_defs_; // length == method->registers_size
1235 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1236 int* constant_values_; // length == num_ssa_reg
1237 // Use counts of ssa names.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001238 ArenaVector<uint32_t> use_counts_; // Weighted by nesting depth
1239 ArenaVector<uint32_t> raw_use_counts_; // Not weighted
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001240 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001241 unsigned int max_num_reachable_blocks_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001242 ArenaVector<BasicBlockId> dfs_order_;
1243 ArenaVector<BasicBlockId> dfs_post_order_;
1244 ArenaVector<BasicBlockId> dom_post_order_traversal_;
1245 ArenaVector<BasicBlockId> topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001246 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
1247 COMPILE_ASSERT(sizeof(BasicBlockId) == sizeof(uint16_t), assuming_16_bit_BasicBlockId);
1248 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001249 ArenaVector<uint16_t> topological_order_loop_ends_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001250 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001251 ArenaVector<uint16_t> topological_order_indexes_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001252 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001253 ArenaVector<std::pair<uint16_t, bool>> topological_order_loop_head_stack_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001254 int* i_dom_list_;
Ian Rogers700a4022014-05-19 16:49:03 -07001255 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001256 uint16_t* temp_insn_data_;
1257 uint32_t temp_bit_vector_size_;
1258 ArenaBitVector* temp_bit_vector_;
Vladimir Marko5229cf12014-10-09 14:57:59 +01001259 // temp_bit_matrix_ used as one of
1260 // - def_block_matrix: original num registers x num_blocks_,
1261 // - ending_null_check_matrix: num_blocks_ x original num registers,
1262 // - ending_clinit_check_matrix: num_blocks_ x unique class count.
1263 ArenaBitVector** temp_bit_matrix_;
Vladimir Marko95a05972014-05-30 10:01:32 +01001264 std::unique_ptr<GlobalValueNumbering> temp_gvn_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001265 static const int kInvalidEntry = -1;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001266 ArenaVector<BasicBlock*> block_list_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001267 ArenaBitVector* try_block_addr_;
1268 BasicBlock* entry_block_;
1269 BasicBlock* exit_block_;
Andreas Gampe44395962014-06-13 13:44:40 -07001270 unsigned int num_blocks_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001271 const DexFile::CodeItem* current_code_item_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001272 ArenaVector<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001273 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001274 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001275 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001276 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001277 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001278 int def_count_; // Used to estimate size of ssa name storage.
1279 int* opcode_count_; // Dex opcode coverage stats.
1280 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001281 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001282 int method_sreg_;
1283 unsigned int attributes_;
1284 Checkstats* checkstats_;
1285 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001286 int backward_branches_;
1287 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001288 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1289 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1290 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1291 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1292 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1293 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1294 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001295 uint64_t merged_df_flags_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001296 ArenaVector<MirIFieldLoweringInfo> ifield_lowering_infos_;
1297 ArenaVector<MirSFieldLoweringInfo> sfield_lowering_infos_;
1298 ArenaVector<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001299 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001300 ArenaVector<BasicBlock*> gen_suspend_test_list_; // List of blocks containing suspend tests
Vladimir Markof59f18b2014-02-17 15:53:57 +00001301
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001302 friend class MirOptimizationTest;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001303 friend class ClassInitCheckEliminationTest;
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001304 friend class NullCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001305 friend class GlobalValueNumberingTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001306 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001307 friend class TopologicalSortOrderTest;
buzbee311ca162013-02-28 15:56:43 -08001308};
1309
1310} // namespace art
1311
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001312#endif // ART_COMPILER_DEX_MIR_GRAPH_H_