blob: 9d35667b512492fb8fb575af684fff2d21219eba [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
24#include "dex/backend.h"
25#include "dex/growable_array.h"
26#include "dex/arena_allocator.h"
27#include "driver/compiler_driver.h"
Ian Rogers96faf5b2013-08-09 22:05:32 -070028#include "leb128_encoder.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070029#include "safe_map.h"
30
31namespace art {
32
buzbee0d829482013-10-11 15:24:55 -070033/*
34 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
35 * add type safety (see runtime/offsets.h).
36 */
37typedef uint32_t DexOffset; // Dex offset in code units.
38typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
39typedef uint32_t CodeOffset; // Native code offset in bytes.
40
Brian Carlstrom7940e442013-07-12 13:46:57 -070041// Set to 1 to measure cost of suspend check.
42#define NO_SUSPEND 0
43
44#define IS_BINARY_OP (1ULL << kIsBinaryOp)
45#define IS_BRANCH (1ULL << kIsBranch)
46#define IS_IT (1ULL << kIsIT)
47#define IS_LOAD (1ULL << kMemLoad)
48#define IS_QUAD_OP (1ULL << kIsQuadOp)
49#define IS_QUIN_OP (1ULL << kIsQuinOp)
50#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
51#define IS_STORE (1ULL << kMemStore)
52#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
53#define IS_UNARY_OP (1ULL << kIsUnaryOp)
54#define NEEDS_FIXUP (1ULL << kPCRelFixup)
55#define NO_OPERAND (1ULL << kNoOperand)
56#define REG_DEF0 (1ULL << kRegDef0)
57#define REG_DEF1 (1ULL << kRegDef1)
58#define REG_DEFA (1ULL << kRegDefA)
59#define REG_DEFD (1ULL << kRegDefD)
60#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
61#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
62#define REG_DEF_LIST0 (1ULL << kRegDefList0)
63#define REG_DEF_LIST1 (1ULL << kRegDefList1)
64#define REG_DEF_LR (1ULL << kRegDefLR)
65#define REG_DEF_SP (1ULL << kRegDefSP)
66#define REG_USE0 (1ULL << kRegUse0)
67#define REG_USE1 (1ULL << kRegUse1)
68#define REG_USE2 (1ULL << kRegUse2)
69#define REG_USE3 (1ULL << kRegUse3)
70#define REG_USE4 (1ULL << kRegUse4)
71#define REG_USEA (1ULL << kRegUseA)
72#define REG_USEC (1ULL << kRegUseC)
73#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000074#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070075#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
76#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
77#define REG_USE_LIST0 (1ULL << kRegUseList0)
78#define REG_USE_LIST1 (1ULL << kRegUseList1)
79#define REG_USE_LR (1ULL << kRegUseLR)
80#define REG_USE_PC (1ULL << kRegUsePC)
81#define REG_USE_SP (1ULL << kRegUseSP)
82#define SETS_CCODES (1ULL << kSetsCCodes)
83#define USES_CCODES (1ULL << kUsesCCodes)
84
85// Common combo register usage patterns.
86#define REG_DEF01 (REG_DEF0 | REG_DEF1)
87#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
88#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
89#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
90#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +000091#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -070092#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
93#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
94#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
95#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
96#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
97#define REG_USE012 (REG_USE01 | REG_USE2)
98#define REG_USE014 (REG_USE01 | REG_USE4)
99#define REG_USE01 (REG_USE0 | REG_USE1)
100#define REG_USE02 (REG_USE0 | REG_USE2)
101#define REG_USE12 (REG_USE1 | REG_USE2)
102#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000103#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104
105struct BasicBlock;
106struct CallInfo;
107struct CompilationUnit;
108struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700109struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110struct RegLocation;
111struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000112class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113class MIRGraph;
114class Mir2Lir;
115
116typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
117 const MethodReference& target_method,
118 uint32_t method_idx, uintptr_t direct_code,
119 uintptr_t direct_method, InvokeType type);
120
121typedef std::vector<uint8_t> CodeBuffer;
122
buzbeeb48819d2013-09-14 16:15:25 -0700123struct UseDefMasks {
124 uint64_t use_mask; // Resource mask for use.
125 uint64_t def_mask; // Resource mask for def.
126};
127
128struct AssemblyInfo {
129 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
130 uint8_t bytes[16]; // Encoded instruction bytes.
131};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132
133struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700134 CodeOffset offset; // Offset of this instruction.
135 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700136 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 LIR* next;
138 LIR* prev;
139 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700141 unsigned int alias_info:17; // For Dalvik register disambiguation.
142 bool is_nop:1; // LIR is optimized away.
143 unsigned int size:4; // Note: size of encoded instruction is in bytes.
144 bool use_def_invalid:1; // If true, masks should not be used.
145 unsigned int generation:1; // Used to track visitation state during fixup pass.
146 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700148 union {
buzbee0d829482013-10-11 15:24:55 -0700149 UseDefMasks m; // Use & Def masks used during optimization.
150 AssemblyInfo a; // Instruction encoding used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700151 } u;
buzbee0d829482013-10-11 15:24:55 -0700152 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153};
154
155// Target-specific initialization.
156Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
157 ArenaAllocator* const arena);
158Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
159 ArenaAllocator* const arena);
160Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
161 ArenaAllocator* const arena);
162
163// Utility macros to traverse the LIR list.
164#define NEXT_LIR(lir) (lir->next)
165#define PREV_LIR(lir) (lir->prev)
166
167// Defines for alias_info (tracks Dalvik register references).
168#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700169#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
171#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
172
173// Common resource macros.
174#define ENCODE_CCODE (1ULL << kCCode)
175#define ENCODE_FP_STATUS (1ULL << kFPStatus)
176
177// Abstract memory locations.
178#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
179#define ENCODE_LITERAL (1ULL << kLiteral)
180#define ENCODE_HEAP_REF (1ULL << kHeapRef)
181#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
182
183#define ENCODE_ALL (~0ULL)
184#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
185 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700186
187// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
188#define STARTING_DOUBLE_SREG 0x10000
189
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700190// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
192#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
193#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
194#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
195#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196
197class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700198 public:
buzbee0d829482013-10-11 15:24:55 -0700199 /*
200 * Auxiliary information describing the location of data embedded in the Dalvik
201 * byte code stream.
202 */
203 struct EmbeddedData {
204 CodeOffset offset; // Code offset of data block.
205 const uint16_t* table; // Original dex data.
206 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207 };
208
buzbee0d829482013-10-11 15:24:55 -0700209 struct FillArrayData : EmbeddedData {
210 int32_t size;
211 };
212
213 struct SwitchTable : EmbeddedData {
214 LIR* anchor; // Reference instruction for relative offsets.
215 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216 };
217
218 /* Static register use counts */
219 struct RefCounts {
220 int count;
221 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222 };
223
224 /*
225 * Data structure tracking the mapping between a Dalvik register (pair) and a
226 * native register (pair). The idea is to reuse the previously loaded value
227 * if possible, otherwise to keep the value in a native register as long as
228 * possible.
229 */
230 struct RegisterInfo {
231 int reg; // Reg number
232 bool in_use; // Has it been allocated?
233 bool is_temp; // Can allocate as temp?
234 bool pair; // Part of a register pair?
235 int partner; // If pair, other reg of pair.
236 bool live; // Is there an associated SSA name?
237 bool dirty; // If live, is it dirty?
238 int s_reg; // Name of live value.
239 LIR *def_start; // Starting inst in last def sequence.
240 LIR *def_end; // Ending inst in last def sequence.
241 };
242
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700243 struct RegisterPool {
244 int num_core_regs;
245 RegisterInfo *core_regs;
246 int next_core_reg;
247 int num_fp_regs;
248 RegisterInfo *FPRegs;
249 int next_fp_reg;
250 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700251
252 struct PromotionMap {
253 RegLocationType core_location:3;
254 uint8_t core_reg;
255 RegLocationType fp_location:3;
256 uint8_t FpReg;
257 bool first_in_pair;
258 };
259
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700260 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261
262 int32_t s4FromSwitchData(const void* switch_data) {
263 return *reinterpret_cast<const int32_t*>(switch_data);
264 }
265
266 RegisterClass oat_reg_class_by_size(OpSize size) {
267 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700268 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700269 }
270
271 size_t CodeBufferSizeInBytes() {
272 return code_buffer_.size() / sizeof(code_buffer_[0]);
273 }
274
buzbee409fe942013-10-11 10:49:56 -0700275 bool IsPseudoLirOp(int opcode) {
276 return (opcode < 0);
277 }
278
buzbee0d829482013-10-11 15:24:55 -0700279 /*
280 * LIR operands are 32-bit integers. Sometimes, (especially for managing
281 * instructions which require PC-relative fixups), we need the operands to carry
282 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
283 * hold that index in the operand array.
284 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
285 * may be worth conditionally-compiling a set of identity functions here.
286 */
287 uint32_t WrapPointer(void* pointer) {
288 uint32_t res = pointer_storage_.Size();
289 pointer_storage_.Insert(pointer);
290 return res;
291 }
292
293 void* UnwrapPointer(size_t index) {
294 return pointer_storage_.Get(index);
295 }
296
297 // strdup(), but allocates from the arena.
298 char* ArenaStrdup(const char* str) {
299 size_t len = strlen(str) + 1;
300 char* res = reinterpret_cast<char*>(arena_->Alloc(len, ArenaAllocator::kAllocMisc));
301 if (res != NULL) {
302 strncpy(res, str, len);
303 }
304 return res;
305 }
306
Brian Carlstrom7940e442013-07-12 13:46:57 -0700307 // Shared by all targets - implemented in codegen_util.cc
308 void AppendLIR(LIR* lir);
309 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
310 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
311
312 int ComputeFrameSize();
313 virtual void Materialize();
314 virtual CompiledMethod* GetCompiledMethod();
315 void MarkSafepointPC(LIR* inst);
Ian Rogers9b297bf2013-09-06 11:11:25 -0700316 bool FastInstance(uint32_t field_idx, bool is_put, int* field_offset, bool* is_volatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
319 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
320 void SetupRegMask(uint64_t* mask, int reg);
321 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
322 void DumpPromotionMap();
323 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700324 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700325 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
326 LIR* NewLIR0(int opcode);
327 LIR* NewLIR1(int opcode, int dest);
328 LIR* NewLIR2(int opcode, int dest, int src1);
329 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
330 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
331 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
332 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
333 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
334 LIR* AddWordData(LIR* *constant_list_p, int value);
335 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
336 void ProcessSwitchTables();
337 void DumpSparseSwitchTable(const uint16_t* table);
338 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700339 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700341 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700342 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
343 bool IsInexpensiveConstant(RegLocation rl_src);
344 ConditionCode FlipComparisonOrder(ConditionCode before);
Ian Rogersd91d6d62013-09-25 20:26:14 -0700345 void DumpMappingTable(const char* table_name, const char* descriptor,
346 const char* name, const Signature& signature,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700347 const std::vector<uint32_t>& v);
348 void InstallLiteralPools();
349 void InstallSwitchTables();
350 void InstallFillArrayData();
351 bool VerifyCatchEntries();
352 void CreateMappingTables();
353 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700354 int AssignLiteralOffset(CodeOffset offset);
355 int AssignSwitchTablesOffset(CodeOffset offset);
356 int AssignFillArrayDataOffset(CodeOffset offset);
357 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
358 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
359 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360
361 // Shared by all targets - implemented in local_optimizations.cc
362 void ConvertMemOpIntoMove(LIR* orig_lir, int dest, int src);
363 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
364 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
365 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700366
367 // Shared by all targets - implemented in ralloc_util.cc
368 int GetSRegHi(int lowSreg);
369 bool oat_live_out(int s_reg);
370 int oatSSASrc(MIR* mir, int num);
371 void SimpleRegAlloc();
372 void ResetRegPool();
373 void CompilerInitPool(RegisterInfo* regs, int* reg_nums, int num);
374 void DumpRegPool(RegisterInfo* p, int num_regs);
375 void DumpCoreRegPool();
376 void DumpFpRegPool();
377 /* Mark a temp register as dead. Does not affect allocation state. */
378 void Clobber(int reg) {
379 ClobberBody(GetRegInfo(reg));
380 }
381 void ClobberSRegBody(RegisterInfo* p, int num_regs, int s_reg);
382 void ClobberSReg(int s_reg);
383 int SRegToPMap(int s_reg);
384 void RecordCorePromotion(int reg, int s_reg);
385 int AllocPreservedCoreReg(int s_reg);
386 void RecordFpPromotion(int reg, int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700387 int AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 int AllocPreservedDouble(int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700389 int AllocTempBody(RegisterInfo* p, int num_regs, int* next_temp, bool required);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700390 int AllocTempDouble();
391 int AllocFreeTemp();
392 int AllocTemp();
393 int AllocTempFloat();
394 RegisterInfo* AllocLiveBody(RegisterInfo* p, int num_regs, int s_reg);
395 RegisterInfo* AllocLive(int s_reg, int reg_class);
396 void FreeTemp(int reg);
397 RegisterInfo* IsLive(int reg);
398 RegisterInfo* IsTemp(int reg);
399 RegisterInfo* IsPromoted(int reg);
400 bool IsDirty(int reg);
401 void LockTemp(int reg);
402 void ResetDef(int reg);
403 void NullifyRange(LIR *start, LIR *finish, int s_reg1, int s_reg2);
404 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
405 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
406 RegLocation WideToNarrow(RegLocation rl);
407 void ResetDefLoc(RegLocation rl);
408 void ResetDefLocWide(RegLocation rl);
409 void ResetDefTracking();
410 void ClobberAllRegs();
411 void FlushAllRegsBody(RegisterInfo* info, int num_regs);
412 void FlushAllRegs();
413 bool RegClassMatches(int reg_class, int reg);
414 void MarkLive(int reg, int s_reg);
415 void MarkTemp(int reg);
416 void UnmarkTemp(int reg);
417 void MarkPair(int low_reg, int high_reg);
418 void MarkClean(RegLocation loc);
419 void MarkDirty(RegLocation loc);
420 void MarkInUse(int reg);
421 void CopyRegInfo(int new_reg, int old_reg);
422 bool CheckCorePoolSanity();
423 RegLocation UpdateLoc(RegLocation loc);
424 RegLocation UpdateLocWide(RegLocation loc);
425 RegLocation UpdateRawLoc(RegLocation loc);
426 RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
427 RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
buzbeec729a6b2013-09-14 16:04:31 -0700428 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700429 void DumpCounts(const RefCounts* arr, int size, const char* msg);
430 void DoPromotion();
431 int VRegOffset(int v_reg);
432 int SRegOffset(int s_reg);
433 RegLocation GetReturnWide(bool is_double);
434 RegLocation GetReturn(bool is_float);
buzbeebd663de2013-09-10 15:41:31 -0700435 RegisterInfo* GetRegInfo(int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436
437 // Shared by all targets - implemented in gen_common.cc.
buzbee11b63d12013-08-27 07:34:17 -0700438 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439 RegLocation rl_src, RegLocation rl_dest, int lit);
440 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
441 void HandleSuspendLaunchPads();
442 void HandleIntrinsicLaunchPads();
443 void HandleThrowLaunchPads();
444 void GenBarrier();
445 LIR* GenCheck(ConditionCode c_code, ThrowKind kind);
446 LIR* GenImmedCheck(ConditionCode c_code, int reg, int imm_val,
447 ThrowKind kind);
448 LIR* GenNullCheck(int s_reg, int m_reg, int opt_flags);
449 LIR* GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
450 ThrowKind kind);
451 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
452 RegLocation rl_src2, LIR* taken, LIR* fall_through);
453 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
454 LIR* taken, LIR* fall_through);
455 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
456 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
457 RegLocation rl_src);
458 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
459 RegLocation rl_src);
460 void GenFilledNewArray(CallInfo* info);
461 void GenSput(uint32_t field_idx, RegLocation rl_src,
462 bool is_long_or_double, bool is_object);
463 void GenSget(uint32_t field_idx, RegLocation rl_dest,
464 bool is_long_or_double, bool is_object);
465 void GenIGet(uint32_t field_idx, int opt_flags, OpSize size,
466 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
467 void GenIPut(uint32_t field_idx, int opt_flags, OpSize size,
468 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700469 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
470 RegLocation rl_src);
471
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
473 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
474 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
475 void GenThrow(RegLocation rl_src);
476 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest,
477 RegLocation rl_src);
478 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx,
479 RegLocation rl_src);
480 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
481 RegLocation rl_src1, RegLocation rl_src2);
482 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
483 RegLocation rl_src1, RegLocation rl_shift);
484 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
485 RegLocation rl_src1, RegLocation rl_src2);
486 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
487 RegLocation rl_src, int lit);
488 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
489 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogers468532e2013-08-05 10:56:33 -0700490 void GenConversionCall(ThreadOffset func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 RegLocation rl_src);
492 void GenSuspendTest(int opt_flags);
493 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
494
495 // Shared by all targets - implemented in gen_invoke.cc.
Ian Rogers468532e2013-08-05 10:56:33 -0700496 int CallHelperSetup(ThreadOffset helper_offset);
497 LIR* CallHelper(int r_tgt, ThreadOffset helper_offset, bool safepoint_pc);
498 void CallRuntimeHelperImm(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
499 void CallRuntimeHelperReg(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
500 void CallRuntimeHelperRegLocation(ThreadOffset helper_offset, RegLocation arg0,
501 bool safepoint_pc);
502 void CallRuntimeHelperImmImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700503 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700504 void CallRuntimeHelperImmRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700505 RegLocation arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700506 void CallRuntimeHelperRegLocationImm(ThreadOffset helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700507 int arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700508 void CallRuntimeHelperImmReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700510 void CallRuntimeHelperRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700511 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700512 void CallRuntimeHelperImmMethod(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700513 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700514 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 RegLocation arg0, RegLocation arg1,
516 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700517 void CallRuntimeHelperRegReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700518 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700519 void CallRuntimeHelperRegRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 int arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700521 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700523 void CallRuntimeHelperImmMethodImm(ThreadOffset helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700524 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700525 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700526 int arg0, RegLocation arg1, RegLocation arg2,
527 bool safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700528 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset helper_offset,
529 RegLocation arg0, RegLocation arg1,
530 RegLocation arg2,
531 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 void GenInvoke(CallInfo* info);
533 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
534 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
535 NextCallInsn next_call_insn,
536 const MethodReference& target_method,
537 uint32_t vtable_idx,
538 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
539 bool skip_this);
540 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
541 NextCallInsn next_call_insn,
542 const MethodReference& target_method,
543 uint32_t vtable_idx,
544 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
545 bool skip_this);
546 RegLocation InlineTarget(CallInfo* info);
547 RegLocation InlineTargetWide(CallInfo* info);
548
549 bool GenInlinedCharAt(CallInfo* info);
550 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000551 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700552 bool GenInlinedAbsInt(CallInfo* info);
553 bool GenInlinedAbsLong(CallInfo* info);
554 bool GenInlinedFloatCvt(CallInfo* info);
555 bool GenInlinedDoubleCvt(CallInfo* info);
556 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
557 bool GenInlinedStringCompareTo(CallInfo* info);
558 bool GenInlinedCurrentThread(CallInfo* info);
559 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
560 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
561 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 int LoadArgRegs(CallInfo* info, int call_state,
563 NextCallInsn next_call_insn,
564 const MethodReference& target_method,
565 uint32_t vtable_idx,
566 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
567 bool skip_this);
568
569 // Shared by all targets - implemented in gen_loadstore.cc.
570 RegLocation LoadCurrMethod();
571 void LoadCurrMethodDirect(int r_tgt);
572 LIR* LoadConstant(int r_dest, int value);
573 LIR* LoadWordDisp(int rBase, int displacement, int r_dest);
574 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
575 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
576 void LoadValueDirect(RegLocation rl_src, int r_dest);
577 void LoadValueDirectFixed(RegLocation rl_src, int r_dest);
578 void LoadValueDirectWide(RegLocation rl_src, int reg_lo, int reg_hi);
579 void LoadValueDirectWideFixed(RegLocation rl_src, int reg_lo, int reg_hi);
580 LIR* StoreWordDisp(int rBase, int displacement, int r_src);
581 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
582 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
583
584 // Shared by all targets - implemented in mir_to_lir.cc.
585 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
586 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
587 bool MethodBlockCodeGen(BasicBlock* bb);
588 void SpecialMIR2LIR(SpecialCaseHandler special_case);
589 void MethodMIR2LIR();
590
591
592
593 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700594 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700596 virtual int LoadHelper(ThreadOffset offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 virtual LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg) = 0;
598 virtual LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
599 int s_reg) = 0;
600 virtual LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size) = 0;
601 virtual LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
602 int r_dest, int r_dest_hi, OpSize size, int s_reg) = 0;
603 virtual LIR* LoadConstantNoClobber(int r_dest, int value) = 0;
604 virtual LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value) = 0;
605 virtual LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size) = 0;
606 virtual LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi) = 0;
607 virtual LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size) = 0;
608 virtual LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
609 int r_src, int r_src_hi, OpSize size, int s_reg) = 0;
610 virtual void MarkGCCard(int val_reg, int tgt_addr_reg) = 0;
611
612 // Required for target - register utilities.
613 virtual bool IsFpReg(int reg) = 0;
614 virtual bool SameRegType(int reg1, int reg2) = 0;
615 virtual int AllocTypedTemp(bool fp_hint, int reg_class) = 0;
616 virtual int AllocTypedTempPair(bool fp_hint, int reg_class) = 0;
617 virtual int S2d(int low_reg, int high_reg) = 0;
618 virtual int TargetReg(SpecialTargetRegister reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619 virtual RegLocation GetReturnAlt() = 0;
620 virtual RegLocation GetReturnWideAlt() = 0;
621 virtual RegLocation LocCReturn() = 0;
622 virtual RegLocation LocCReturnDouble() = 0;
623 virtual RegLocation LocCReturnFloat() = 0;
624 virtual RegLocation LocCReturnWide() = 0;
625 virtual uint32_t FpRegMask() = 0;
626 virtual uint64_t GetRegMaskCommon(int reg) = 0;
627 virtual void AdjustSpillMask() = 0;
628 virtual void ClobberCalleeSave() = 0;
629 virtual void FlushReg(int reg) = 0;
630 virtual void FlushRegWide(int reg1, int reg2) = 0;
631 virtual void FreeCallTemps() = 0;
632 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
633 virtual void LockCallTemps() = 0;
634 virtual void MarkPreservedSingle(int v_reg, int reg) = 0;
635 virtual void CompilerInitializeRegAlloc() = 0;
636
637 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700638 virtual void AssembleLIR() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
buzbeeb48819d2013-09-14 16:15:25 -0700640 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 virtual const char* GetTargetInstFmt(int opcode) = 0;
642 virtual const char* GetTargetInstName(int opcode) = 0;
643 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
644 virtual uint64_t GetPCUseDefEncoding() = 0;
645 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
646 virtual int GetInsnSize(LIR* lir) = 0;
647 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
648
649 // Required for target - Dalvik-level generators.
650 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
651 RegLocation rl_src1, RegLocation rl_src2) = 0;
652 virtual void GenMulLong(RegLocation rl_dest, RegLocation rl_src1,
653 RegLocation rl_src2) = 0;
654 virtual void GenAddLong(RegLocation rl_dest, RegLocation rl_src1,
655 RegLocation rl_src2) = 0;
656 virtual void GenAndLong(RegLocation rl_dest, RegLocation rl_src1,
657 RegLocation rl_src2) = 0;
658 virtual void GenArithOpDouble(Instruction::Code opcode,
659 RegLocation rl_dest, RegLocation rl_src1,
660 RegLocation rl_src2) = 0;
661 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
662 RegLocation rl_src1, RegLocation rl_src2) = 0;
663 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
664 RegLocation rl_src1, RegLocation rl_src2) = 0;
665 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
666 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000667 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
669 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +0000670 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
671 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700672 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
673 virtual void GenOrLong(RegLocation rl_dest, RegLocation rl_src1,
674 RegLocation rl_src2) = 0;
675 virtual void GenSubLong(RegLocation rl_dest, RegLocation rl_src1,
676 RegLocation rl_src2) = 0;
677 virtual void GenXorLong(RegLocation rl_dest, RegLocation rl_src1,
678 RegLocation rl_src2) = 0;
679 virtual LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base,
680 int offset, ThrowKind kind) = 0;
681 virtual RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi,
682 bool is_div) = 0;
683 virtual RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit,
684 bool is_div) = 0;
685 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
686 RegLocation rl_src2) = 0;
687 virtual void GenDivZeroCheck(int reg_lo, int reg_hi) = 0;
688 virtual void GenEntrySequence(RegLocation* ArgLocs,
689 RegLocation rl_method) = 0;
690 virtual void GenExitSequence() = 0;
buzbee0d829482013-10-11 15:24:55 -0700691 virtual void GenFillArrayData(DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700692 RegLocation rl_src) = 0;
693 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias,
694 bool is_double) = 0;
695 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
696 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
697 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 virtual void GenMoveException(RegLocation rl_dest) = 0;
699 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
700 RegLocation rl_result, int lit, int first_bit,
701 int second_bit) = 0;
702 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
703 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee0d829482013-10-11 15:24:55 -0700704 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 RegLocation rl_src) = 0;
buzbee0d829482013-10-11 15:24:55 -0700706 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 RegLocation rl_src) = 0;
708 virtual void GenSpecialCase(BasicBlock* bb, MIR* mir,
709 SpecialCaseHandler special_case) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
711 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
712 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700713 RegLocation rl_index, RegLocation rl_src, int scale,
714 bool card_mark) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700715 virtual void GenShiftImmOpLong(Instruction::Code opcode,
716 RegLocation rl_dest, RegLocation rl_src1,
717 RegLocation rl_shift) = 0;
718
719 // Required for target - single operation generators.
720 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee0d829482013-10-11 15:24:55 -0700721 virtual LIR* OpCmpBranch(ConditionCode cond, int src1, int src2, LIR* target) = 0;
722 virtual LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value, LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee0d829482013-10-11 15:24:55 -0700724 virtual LIR* OpDecAndBranch(ConditionCode c_code, int reg, LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 virtual LIR* OpFpRegCopy(int r_dest, int r_src) = 0;
726 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
727 virtual LIR* OpMem(OpKind op, int rBase, int disp) = 0;
728 virtual LIR* OpPcRelLoad(int reg, LIR* target) = 0;
729 virtual LIR* OpReg(OpKind op, int r_dest_src) = 0;
730 virtual LIR* OpRegCopy(int r_dest, int r_src) = 0;
731 virtual LIR* OpRegCopyNoInsert(int r_dest, int r_src) = 0;
732 virtual LIR* OpRegImm(OpKind op, int r_dest_src1, int value) = 0;
733 virtual LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset) = 0;
734 virtual LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2) = 0;
735 virtual LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value) = 0;
buzbee0d829482013-10-11 15:24:55 -0700736 virtual LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1, int r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700737 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700738 virtual LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 virtual LIR* OpVldm(int rBase, int count) = 0;
740 virtual LIR* OpVstm(int rBase, int count) = 0;
buzbee0d829482013-10-11 15:24:55 -0700741 virtual void OpLea(int rBase, int reg1, int reg2, int scale, int offset) = 0;
742 virtual void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo, int src_hi) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700743 virtual void OpTlsCmp(ThreadOffset offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 virtual bool InexpensiveConstantInt(int32_t value) = 0;
745 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
746 virtual bool InexpensiveConstantLong(int64_t value) = 0;
747 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
748
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700749 // May be optimized by targets.
750 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
751 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
752
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753 // Temp workaround
754 void Workaround7250540(RegLocation rl_dest, int value);
755
756 protected:
757 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
758
759 CompilationUnit* GetCompilationUnit() {
760 return cu_;
761 }
762
763 private:
764 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
765 RegLocation rl_src);
766 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
767 bool type_known_abstract, bool use_declaring_class,
768 bool can_assume_type_is_in_dex_cache,
769 uint32_t type_idx, RegLocation rl_dest,
770 RegLocation rl_src);
771
772 void ClobberBody(RegisterInfo* p);
773 void ResetDefBody(RegisterInfo* p) {
774 p->def_start = NULL;
775 p->def_end = NULL;
776 }
777
778 public:
779 // TODO: add accessors for these.
780 LIR* literal_list_; // Constants.
781 LIR* method_literal_list_; // Method literals requiring patching.
782 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -0700783 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784
785 protected:
786 CompilationUnit* const cu_;
787 MIRGraph* const mir_graph_;
788 GrowableArray<SwitchTable*> switch_tables_;
789 GrowableArray<FillArrayData*> fill_array_data_;
790 GrowableArray<LIR*> throw_launchpads_;
791 GrowableArray<LIR*> suspend_launchpads_;
792 GrowableArray<LIR*> intrinsic_launchpads_;
buzbeebd663de2013-09-10 15:41:31 -0700793 GrowableArray<RegisterInfo*> tempreg_info_;
794 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -0700795 GrowableArray<void*> pointer_storage_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 /*
797 * Holds mapping from native PC to dex PC for safepoints where we may deoptimize.
798 * Native PC is on the return address of the safepointed operation. Dex PC is for
799 * the instruction being executed at the safepoint.
800 */
801 std::vector<uint32_t> pc2dex_mapping_table_;
802 /*
803 * Holds mapping from Dex PC to native PC for catch entry points. Native PC and Dex PC
804 * immediately preceed the instruction.
805 */
806 std::vector<uint32_t> dex2pc_mapping_table_;
buzbee0d829482013-10-11 15:24:55 -0700807 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
808 CodeOffset data_offset_; // starting offset of literal pool.
809 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700810 LIR* block_label_list_;
811 PromotionMap* promotion_map_;
812 /*
813 * TODO: The code generation utilities don't have a built-in
814 * mechanism to propagate the original Dalvik opcode address to the
815 * associated generated instructions. For the trace compiler, this wasn't
816 * necessary because the interpreter handled all throws and debugging
817 * requests. For now we'll handle this by placing the Dalvik offset
818 * in the CompilationUnit struct before codegen for each instruction.
819 * The low-level LIR creation utilites will pull it from here. Rework this.
820 */
buzbee0d829482013-10-11 15:24:55 -0700821 DexOffset current_dalvik_offset_;
822 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 RegisterPool* reg_pool_;
824 /*
825 * Sanity checking for the register temp tracking. The same ssa
826 * name should never be associated with one temp register per
827 * instruction compilation.
828 */
829 int live_sreg_;
830 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -0700831 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko1e6cb632013-11-28 16:27:29 +0000832 Leb128EncodingVector encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700833 std::vector<uint32_t> core_vmap_table_;
834 std::vector<uint32_t> fp_vmap_table_;
835 std::vector<uint8_t> native_gc_map_;
836 int num_core_spills_;
837 int num_fp_spills_;
838 int frame_size_;
839 unsigned int core_spill_mask_;
840 unsigned int fp_spill_mask_;
841 LIR* first_lir_insn_;
842 LIR* last_lir_insn_;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000843 // Lazily retrieved method inliner for intrinsics.
844 const DexFileMethodInliner* inliner_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845}; // Class Mir2Lir
846
847} // namespace art
848
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700849#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_