blob: 579f069f5eb65c1cb32b3671ad1ebbaeb848e854 [file] [log] [blame]
Nicolas Geoffraya7062e02014-05-22 12:50:17 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_REGISTER_ALLOCATOR_H_
18#define ART_COMPILER_OPTIMIZING_REGISTER_ALLOCATOR_H_
19
20#include "base/macros.h"
Ian Rogerse63db272014-07-15 15:36:11 -070021#include "primitive.h"
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010022#include "utils/growable_array.h"
23
24namespace art {
25
26class CodeGenerator;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010027class HBasicBlock;
28class HGraph;
29class HInstruction;
30class HParallelMove;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010031class LiveInterval;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010032class Location;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010033class SsaLivenessAnalysis;
34
35/**
36 * An implementation of a linear scan register allocator on an `HGraph` with SSA form.
37 */
38class RegisterAllocator {
39 public:
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010040 RegisterAllocator(ArenaAllocator* allocator,
41 CodeGenerator* codegen,
42 const SsaLivenessAnalysis& analysis);
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010043
44 // Main entry point for the register allocator. Given the liveness analysis,
45 // allocates registers to live intervals.
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010046 void AllocateRegisters();
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010047
48 // Validate that the register allocator did not allocate the same register to
49 // intervals that intersect each other. Returns false if it did not.
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010050 bool Validate(bool log_fatal_on_failure) {
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010051 processing_core_registers_ = true;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010052 if (!ValidateInternal(log_fatal_on_failure)) {
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010053 return false;
54 }
55 processing_core_registers_ = false;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010056 return ValidateInternal(log_fatal_on_failure);
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010057 }
58
59 // Helper method for validation. Used by unit testing.
60 static bool ValidateIntervals(const GrowableArray<LiveInterval*>& intervals,
Nicolas Geoffray31d76b42014-06-09 15:02:22 +010061 size_t number_of_spill_slots,
Nicolas Geoffray39468442014-09-02 15:17:15 +010062 size_t number_of_out_slots,
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010063 const CodeGenerator& codegen,
64 ArenaAllocator* allocator,
65 bool processing_core_registers,
66 bool log_fatal_on_failure);
67
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010068 static bool CanAllocateRegistersFor(const HGraph& graph, InstructionSet instruction_set);
69 static bool Supports(InstructionSet instruction_set) {
Alexandre Rames3e69f162014-12-10 10:36:50 +000070 return instruction_set == kArm
71 || instruction_set == kArm64
72 || instruction_set == kThumb2
73 || instruction_set == kX86
74 || instruction_set == kX86_64;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010075 }
76
77 size_t GetNumberOfSpillSlots() const {
Nicolas Geoffray776b3182015-02-23 14:14:57 +000078 return int_spill_slots_.Size()
79 + long_spill_slots_.Size()
80 + float_spill_slots_.Size()
81 + double_spill_slots_.Size();
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010082 }
83
Andreas Gampe7c3952f2015-02-19 18:21:24 -080084 static constexpr const char* kRegisterAllocatorPassName = "register";
85
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010086 private:
87 // Main methods of the allocator.
88 void LinearScan();
89 bool TryAllocateFreeReg(LiveInterval* interval);
90 bool AllocateBlockedReg(LiveInterval* interval);
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +010091 void Resolve();
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010092
Nicolas Geoffray39468442014-09-02 15:17:15 +010093 // Add `interval` in the given sorted list.
94 static void AddSorted(GrowableArray<LiveInterval*>* array, LiveInterval* interval);
Nicolas Geoffraya7062e02014-05-22 12:50:17 +010095
96 // Split `interval` at the position `at`. The new interval starts at `at`.
97 LiveInterval* Split(LiveInterval* interval, size_t at);
98
99 // Returns whether `reg` is blocked by the code generator.
100 bool IsBlocked(int reg) const;
101
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100102 // Update the interval for the register in `location` to cover [start, end).
Nicolas Geoffray102cbed2014-10-15 18:31:05 +0100103 void BlockRegister(Location location, size_t start, size_t end);
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100104
Nicolas Geoffray31d76b42014-06-09 15:02:22 +0100105 // Allocate a spill slot for the given interval.
106 void AllocateSpillSlotFor(LiveInterval* interval);
107
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100108 // Connect adjacent siblings within blocks.
109 void ConnectSiblings(LiveInterval* interval);
110
111 // Connect siblings between block entries and exits.
112 void ConnectSplitSiblings(LiveInterval* interval, HBasicBlock* from, HBasicBlock* to) const;
113
114 // Helper methods to insert parallel moves in the graph.
Nicolas Geoffray740475d2014-09-29 10:33:25 +0100115 void InsertParallelMoveAtExitOf(HBasicBlock* block,
116 HInstruction* instruction,
117 Location source,
118 Location destination) const;
119 void InsertParallelMoveAtEntryOf(HBasicBlock* block,
120 HInstruction* instruction,
121 Location source,
122 Location destination) const;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100123 void InsertMoveAfter(HInstruction* instruction, Location source, Location destination) const;
Nicolas Geoffray740475d2014-09-29 10:33:25 +0100124 void AddInputMoveFor(HInstruction* user, Location source, Location destination) const;
125 void InsertParallelMoveAt(size_t position,
126 HInstruction* instruction,
127 Location source,
128 Location destination) const;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100129
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100130 // Helper methods.
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100131 void AllocateRegistersInternal();
Nicolas Geoffray39468442014-09-02 15:17:15 +0100132 void ProcessInstruction(HInstruction* instruction);
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100133 bool ValidateInternal(bool log_fatal_on_failure) const;
134 void DumpInterval(std::ostream& stream, LiveInterval* interval) const;
Mingyao Yang296bd602014-10-06 16:47:28 -0700135 void DumpAllIntervals(std::ostream& stream) const;
Nicolas Geoffray6c2dff82015-01-21 14:56:54 +0000136 int FindAvailableRegisterPair(size_t* next_use, size_t starting_at) const;
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000137 int FindAvailableRegister(size_t* next_use) const;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100138
Nicolas Geoffray6c2dff82015-01-21 14:56:54 +0000139 // Try splitting an active non-pair interval at the given `position`.
140 // Returns whether it was successful at finding such an interval.
141 bool TrySplitNonPairIntervalAt(size_t position, size_t first_register_use, size_t* next_use);
142
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100143 ArenaAllocator* const allocator_;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100144 CodeGenerator* const codegen_;
145 const SsaLivenessAnalysis& liveness_;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100146
Nicolas Geoffray39468442014-09-02 15:17:15 +0100147 // List of intervals for core registers that must be processed, ordered by start
148 // position. Last entry is the interval that has the lowest start position.
149 // This list is initially populated before doing the linear scan.
150 GrowableArray<LiveInterval*> unhandled_core_intervals_;
151
152 // List of intervals for floating-point registers. Same comments as above.
153 GrowableArray<LiveInterval*> unhandled_fp_intervals_;
154
155 // Currently processed list of unhandled intervals. Either `unhandled_core_intervals_`
156 // or `unhandled_fp_intervals_`.
157 GrowableArray<LiveInterval*>* unhandled_;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100158
159 // List of intervals that have been processed.
160 GrowableArray<LiveInterval*> handled_;
161
162 // List of intervals that are currently active when processing a new live interval.
163 // That is, they have a live range that spans the start of the new interval.
164 GrowableArray<LiveInterval*> active_;
165
166 // List of intervals that are currently inactive when processing a new live interval.
167 // That is, they have a lifetime hole that spans the start of the new interval.
168 GrowableArray<LiveInterval*> inactive_;
169
Nicolas Geoffray39468442014-09-02 15:17:15 +0100170 // Fixed intervals for physical registers. Such intervals cover the positions
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100171 // where an instruction requires a specific register.
Nicolas Geoffray102cbed2014-10-15 18:31:05 +0100172 GrowableArray<LiveInterval*> physical_core_register_intervals_;
173 GrowableArray<LiveInterval*> physical_fp_register_intervals_;
Nicolas Geoffray86dbb9a2014-06-04 11:12:39 +0100174
Nicolas Geoffray39468442014-09-02 15:17:15 +0100175 // Intervals for temporaries. Such intervals cover the positions
176 // where an instruction requires a temporary.
177 GrowableArray<LiveInterval*> temp_intervals_;
178
Nicolas Geoffray776b3182015-02-23 14:14:57 +0000179 // The spill slots allocated for live intervals. We ensure spill slots
180 // are typed to avoid (1) doing moves and swaps between two different kinds
181 // of registers, and (2) swapping between a single stack slot and a double
182 // stack slot. This simplifies the parallel move resolver.
183 GrowableArray<size_t> int_spill_slots_;
184 GrowableArray<size_t> long_spill_slots_;
185 GrowableArray<size_t> float_spill_slots_;
186 GrowableArray<size_t> double_spill_slots_;
Nicolas Geoffray31d76b42014-06-09 15:02:22 +0100187
Nicolas Geoffray39468442014-09-02 15:17:15 +0100188 // Instructions that need a safepoint.
189 GrowableArray<HInstruction*> safepoints_;
190
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100191 // True if processing core registers. False if processing floating
192 // point registers.
193 bool processing_core_registers_;
194
195 // Number of registers for the current register kind (core or floating point).
196 size_t number_of_registers_;
197
198 // Temporary array, allocated ahead of time for simplicity.
199 size_t* registers_array_;
200
201 // Blocked registers, as decided by the code generator.
Nicolas Geoffray102cbed2014-10-15 18:31:05 +0100202 bool* const blocked_core_registers_;
203 bool* const blocked_fp_registers_;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100204
Nicolas Geoffray39468442014-09-02 15:17:15 +0100205 // Slots reserved for out arguments.
206 size_t reserved_out_slots_;
207
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500208 // The maximum live core registers at safepoints.
209 size_t maximum_number_of_live_core_registers_;
210
211 // The maximum live FP registers at safepoints.
212 size_t maximum_number_of_live_fp_registers_;
Nicolas Geoffray3bca0df2014-09-19 11:01:00 +0100213
Ian Rogers6f3dbba2014-10-14 17:41:57 -0700214 ART_FRIEND_TEST(RegisterAllocatorTest, FreeUntil);
Nicolas Geoffraydd8f8872015-01-15 15:37:37 +0000215 ART_FRIEND_TEST(RegisterAllocatorTest, SpillInactive);
Nicolas Geoffrayaac0f392014-09-16 14:11:14 +0100216
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100217 DISALLOW_COPY_AND_ASSIGN(RegisterAllocator);
218};
219
220} // namespace art
221
222#endif // ART_COMPILER_OPTIMIZING_REGISTER_ALLOCATOR_H_