blob: 183b5e507b6a75b74fe841a59d6edaa333d7881e [file] [log] [blame]
Andreas Gampe57b34292015-01-14 15:45:59 -08001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips64.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Andreas Gampe57b34292015-01-14 15:45:59 -080020#include "base/casts.h"
21#include "entrypoints/quick/quick_entrypoints.h"
Alexey Frunzea0e87b02015-09-24 22:57:20 -070022#include "entrypoints/quick/quick_entrypoints_enum.h"
Andreas Gampe57b34292015-01-14 15:45:59 -080023#include "memory_region.h"
24#include "thread.h"
25
26namespace art {
27namespace mips64 {
28
Andreas Gampe542451c2016-07-26 09:02:02 -070029static_assert(static_cast<size_t>(kMips64PointerSize) == kMips64DoublewordSize,
30 "Unexpected Mips64 pointer size.");
31static_assert(kMips64PointerSize == PointerSize::k64, "Unexpected Mips64 pointer size.");
32
33
Alexey Frunzea0e87b02015-09-24 22:57:20 -070034void Mips64Assembler::FinalizeCode() {
35 for (auto& exception_block : exception_blocks_) {
36 EmitExceptionPoll(&exception_block);
37 }
Alexey Frunze0960ac52016-12-20 17:24:59 -080038 ReserveJumpTableSpace();
Alexey Frunze19f6c692016-11-30 19:19:55 -080039 EmitLiterals();
Alexey Frunzea0e87b02015-09-24 22:57:20 -070040 PromoteBranches();
41}
42
43void Mips64Assembler::FinalizeInstructions(const MemoryRegion& region) {
44 EmitBranches();
Alexey Frunze0960ac52016-12-20 17:24:59 -080045 EmitJumpTables();
Alexey Frunzea0e87b02015-09-24 22:57:20 -070046 Assembler::FinalizeInstructions(region);
47 PatchCFI();
48}
49
50void Mips64Assembler::PatchCFI() {
51 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
52 return;
53 }
54
55 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
56 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
57 const std::vector<uint8_t>& old_stream = data.first;
58 const std::vector<DelayedAdvancePC>& advances = data.second;
59
60 // Refill our data buffer with patched opcodes.
61 cfi().ReserveCFIStream(old_stream.size() + advances.size() + 16);
62 size_t stream_pos = 0;
63 for (const DelayedAdvancePC& advance : advances) {
64 DCHECK_GE(advance.stream_pos, stream_pos);
65 // Copy old data up to the point where advance was issued.
66 cfi().AppendRawData(old_stream, stream_pos, advance.stream_pos);
67 stream_pos = advance.stream_pos;
68 // Insert the advance command with its final offset.
69 size_t final_pc = GetAdjustedPosition(advance.pc);
70 cfi().AdvancePC(final_pc);
71 }
72 // Copy the final segment if any.
73 cfi().AppendRawData(old_stream, stream_pos, old_stream.size());
74}
75
76void Mips64Assembler::EmitBranches() {
77 CHECK(!overwriting_);
78 // Switch from appending instructions at the end of the buffer to overwriting
79 // existing instructions (branch placeholders) in the buffer.
80 overwriting_ = true;
81 for (auto& branch : branches_) {
82 EmitBranch(&branch);
83 }
84 overwriting_ = false;
85}
86
Alexey Frunze4dda3372015-06-01 18:31:49 -070087void Mips64Assembler::Emit(uint32_t value) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -070088 if (overwriting_) {
89 // Branches to labels are emitted into their placeholders here.
90 buffer_.Store<uint32_t>(overwrite_location_, value);
91 overwrite_location_ += sizeof(uint32_t);
92 } else {
93 // Other instructions are simply appended at the end here.
94 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 buffer_.Emit<uint32_t>(value);
96 }
Andreas Gampe57b34292015-01-14 15:45:59 -080097}
98
99void Mips64Assembler::EmitR(int opcode, GpuRegister rs, GpuRegister rt, GpuRegister rd,
100 int shamt, int funct) {
101 CHECK_NE(rs, kNoGpuRegister);
102 CHECK_NE(rt, kNoGpuRegister);
103 CHECK_NE(rd, kNoGpuRegister);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700104 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
105 static_cast<uint32_t>(rs) << kRsShift |
106 static_cast<uint32_t>(rt) << kRtShift |
107 static_cast<uint32_t>(rd) << kRdShift |
108 shamt << kShamtShift |
109 funct;
Andreas Gampe57b34292015-01-14 15:45:59 -0800110 Emit(encoding);
111}
112
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700113void Mips64Assembler::EmitRsd(int opcode, GpuRegister rs, GpuRegister rd,
114 int shamt, int funct) {
115 CHECK_NE(rs, kNoGpuRegister);
116 CHECK_NE(rd, kNoGpuRegister);
117 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
118 static_cast<uint32_t>(rs) << kRsShift |
119 static_cast<uint32_t>(ZERO) << kRtShift |
120 static_cast<uint32_t>(rd) << kRdShift |
121 shamt << kShamtShift |
122 funct;
123 Emit(encoding);
124}
125
126void Mips64Assembler::EmitRtd(int opcode, GpuRegister rt, GpuRegister rd,
127 int shamt, int funct) {
128 CHECK_NE(rt, kNoGpuRegister);
129 CHECK_NE(rd, kNoGpuRegister);
130 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
131 static_cast<uint32_t>(ZERO) << kRsShift |
132 static_cast<uint32_t>(rt) << kRtShift |
133 static_cast<uint32_t>(rd) << kRdShift |
134 shamt << kShamtShift |
135 funct;
136 Emit(encoding);
137}
138
Andreas Gampe57b34292015-01-14 15:45:59 -0800139void Mips64Assembler::EmitI(int opcode, GpuRegister rs, GpuRegister rt, uint16_t imm) {
140 CHECK_NE(rs, kNoGpuRegister);
141 CHECK_NE(rt, kNoGpuRegister);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700142 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
143 static_cast<uint32_t>(rs) << kRsShift |
144 static_cast<uint32_t>(rt) << kRtShift |
145 imm;
Andreas Gampe57b34292015-01-14 15:45:59 -0800146 Emit(encoding);
147}
148
Alexey Frunze4dda3372015-06-01 18:31:49 -0700149void Mips64Assembler::EmitI21(int opcode, GpuRegister rs, uint32_t imm21) {
150 CHECK_NE(rs, kNoGpuRegister);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700151 CHECK(IsUint<21>(imm21)) << imm21;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700152 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
153 static_cast<uint32_t>(rs) << kRsShift |
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700154 imm21;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700155 Emit(encoding);
156}
157
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700158void Mips64Assembler::EmitI26(int opcode, uint32_t imm26) {
159 CHECK(IsUint<26>(imm26)) << imm26;
160 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
Andreas Gampe57b34292015-01-14 15:45:59 -0800161 Emit(encoding);
162}
163
164void Mips64Assembler::EmitFR(int opcode, int fmt, FpuRegister ft, FpuRegister fs, FpuRegister fd,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700165 int funct) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800166 CHECK_NE(ft, kNoFpuRegister);
167 CHECK_NE(fs, kNoFpuRegister);
168 CHECK_NE(fd, kNoFpuRegister);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700169 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
170 fmt << kFmtShift |
171 static_cast<uint32_t>(ft) << kFtShift |
172 static_cast<uint32_t>(fs) << kFsShift |
173 static_cast<uint32_t>(fd) << kFdShift |
174 funct;
Andreas Gampe57b34292015-01-14 15:45:59 -0800175 Emit(encoding);
176}
177
Alexey Frunze4dda3372015-06-01 18:31:49 -0700178void Mips64Assembler::EmitFI(int opcode, int fmt, FpuRegister ft, uint16_t imm) {
179 CHECK_NE(ft, kNoFpuRegister);
180 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
181 fmt << kFmtShift |
182 static_cast<uint32_t>(ft) << kFtShift |
183 imm;
Andreas Gampe57b34292015-01-14 15:45:59 -0800184 Emit(encoding);
185}
186
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +0000187void Mips64Assembler::EmitMsa3R(int operation,
188 int df,
189 VectorRegister wt,
190 VectorRegister ws,
191 VectorRegister wd,
192 int minor_opcode) {
193 CHECK_NE(wt, kNoVectorRegister);
194 CHECK_NE(ws, kNoVectorRegister);
195 CHECK_NE(wd, kNoVectorRegister);
196 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
197 operation << kMsaOperationShift |
198 df << kDfShift |
199 static_cast<uint32_t>(wt) << kWtShift |
200 static_cast<uint32_t>(ws) << kWsShift |
201 static_cast<uint32_t>(wd) << kWdShift |
202 minor_opcode;
203 Emit(encoding);
204}
205
206void Mips64Assembler::EmitMsaBIT(int operation,
207 int df_m,
208 VectorRegister ws,
209 VectorRegister wd,
210 int minor_opcode) {
211 CHECK_NE(ws, kNoVectorRegister);
212 CHECK_NE(wd, kNoVectorRegister);
213 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
214 operation << kMsaOperationShift |
215 df_m << kDfMShift |
216 static_cast<uint32_t>(ws) << kWsShift |
217 static_cast<uint32_t>(wd) << kWdShift |
218 minor_opcode;
219 Emit(encoding);
220}
221
222void Mips64Assembler::EmitMsaELM(int operation,
223 int df_n,
224 VectorRegister ws,
225 VectorRegister wd,
226 int minor_opcode) {
227 CHECK_NE(ws, kNoVectorRegister);
228 CHECK_NE(wd, kNoVectorRegister);
229 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
230 operation << kMsaELMOperationShift |
231 df_n << kDfNShift |
232 static_cast<uint32_t>(ws) << kWsShift |
233 static_cast<uint32_t>(wd) << kWdShift |
234 minor_opcode;
235 Emit(encoding);
236}
237
238void Mips64Assembler::EmitMsaMI10(int s10,
239 GpuRegister rs,
240 VectorRegister wd,
241 int minor_opcode,
242 int df) {
243 CHECK_NE(rs, kNoGpuRegister);
244 CHECK_NE(wd, kNoVectorRegister);
245 CHECK(IsUint<10>(s10)) << s10;
246 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
247 s10 << kS10Shift |
248 static_cast<uint32_t>(rs) << kWsShift |
249 static_cast<uint32_t>(wd) << kWdShift |
250 minor_opcode << kS10MinorShift |
251 df;
252 Emit(encoding);
253}
254
Goran Jakovljevic3f444032017-03-31 14:38:20 +0200255void Mips64Assembler::EmitMsaI10(int operation,
256 int df,
257 int i10,
258 VectorRegister wd,
259 int minor_opcode) {
260 CHECK_NE(wd, kNoVectorRegister);
261 CHECK(IsUint<10>(i10)) << i10;
262 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
263 operation << kMsaOperationShift |
264 df << kDfShift |
265 i10 << kI10Shift |
266 static_cast<uint32_t>(wd) << kWdShift |
267 minor_opcode;
268 Emit(encoding);
269}
270
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +0000271void Mips64Assembler::EmitMsa2R(int operation,
272 int df,
273 VectorRegister ws,
274 VectorRegister wd,
275 int minor_opcode) {
276 CHECK_NE(ws, kNoVectorRegister);
277 CHECK_NE(wd, kNoVectorRegister);
278 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
279 operation << kMsa2ROperationShift |
280 df << kDf2RShift |
281 static_cast<uint32_t>(ws) << kWsShift |
282 static_cast<uint32_t>(wd) << kWdShift |
283 minor_opcode;
284 Emit(encoding);
285}
286
287void Mips64Assembler::EmitMsa2RF(int operation,
288 int df,
289 VectorRegister ws,
290 VectorRegister wd,
291 int minor_opcode) {
292 CHECK_NE(ws, kNoVectorRegister);
293 CHECK_NE(wd, kNoVectorRegister);
294 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
295 operation << kMsa2RFOperationShift |
296 df << kDf2RShift |
297 static_cast<uint32_t>(ws) << kWsShift |
298 static_cast<uint32_t>(wd) << kWdShift |
299 minor_opcode;
300 Emit(encoding);
301}
302
Andreas Gampe57b34292015-01-14 15:45:59 -0800303void Mips64Assembler::Addu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
304 EmitR(0, rs, rt, rd, 0, 0x21);
305}
306
307void Mips64Assembler::Addiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
308 EmitI(0x9, rs, rt, imm16);
309}
310
Alexey Frunze4dda3372015-06-01 18:31:49 -0700311void Mips64Assembler::Daddu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
312 EmitR(0, rs, rt, rd, 0, 0x2d);
313}
314
Andreas Gampe57b34292015-01-14 15:45:59 -0800315void Mips64Assembler::Daddiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
316 EmitI(0x19, rs, rt, imm16);
317}
318
Andreas Gampe57b34292015-01-14 15:45:59 -0800319void Mips64Assembler::Subu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
320 EmitR(0, rs, rt, rd, 0, 0x23);
321}
322
Alexey Frunze4dda3372015-06-01 18:31:49 -0700323void Mips64Assembler::Dsubu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
324 EmitR(0, rs, rt, rd, 0, 0x2f);
325}
326
Alexey Frunze4dda3372015-06-01 18:31:49 -0700327void Mips64Assembler::MulR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
328 EmitR(0, rs, rt, rd, 2, 0x18);
329}
330
Alexey Frunzec857c742015-09-23 15:12:39 -0700331void Mips64Assembler::MuhR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
332 EmitR(0, rs, rt, rd, 3, 0x18);
333}
334
Alexey Frunze4dda3372015-06-01 18:31:49 -0700335void Mips64Assembler::DivR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
336 EmitR(0, rs, rt, rd, 2, 0x1a);
337}
338
339void Mips64Assembler::ModR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
340 EmitR(0, rs, rt, rd, 3, 0x1a);
341}
342
343void Mips64Assembler::DivuR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
344 EmitR(0, rs, rt, rd, 2, 0x1b);
345}
346
347void Mips64Assembler::ModuR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
348 EmitR(0, rs, rt, rd, 3, 0x1b);
349}
350
351void Mips64Assembler::Dmul(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
352 EmitR(0, rs, rt, rd, 2, 0x1c);
353}
354
Alexey Frunzec857c742015-09-23 15:12:39 -0700355void Mips64Assembler::Dmuh(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
356 EmitR(0, rs, rt, rd, 3, 0x1c);
357}
358
Alexey Frunze4dda3372015-06-01 18:31:49 -0700359void Mips64Assembler::Ddiv(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
360 EmitR(0, rs, rt, rd, 2, 0x1e);
361}
362
363void Mips64Assembler::Dmod(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
364 EmitR(0, rs, rt, rd, 3, 0x1e);
365}
366
367void Mips64Assembler::Ddivu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
368 EmitR(0, rs, rt, rd, 2, 0x1f);
369}
370
371void Mips64Assembler::Dmodu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
372 EmitR(0, rs, rt, rd, 3, 0x1f);
373}
374
Andreas Gampe57b34292015-01-14 15:45:59 -0800375void Mips64Assembler::And(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
376 EmitR(0, rs, rt, rd, 0, 0x24);
377}
378
379void Mips64Assembler::Andi(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
380 EmitI(0xc, rs, rt, imm16);
381}
382
383void Mips64Assembler::Or(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
384 EmitR(0, rs, rt, rd, 0, 0x25);
385}
386
387void Mips64Assembler::Ori(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
388 EmitI(0xd, rs, rt, imm16);
389}
390
391void Mips64Assembler::Xor(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
392 EmitR(0, rs, rt, rd, 0, 0x26);
393}
394
395void Mips64Assembler::Xori(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
396 EmitI(0xe, rs, rt, imm16);
397}
398
399void Mips64Assembler::Nor(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
400 EmitR(0, rs, rt, rd, 0, 0x27);
401}
402
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700403void Mips64Assembler::Bitswap(GpuRegister rd, GpuRegister rt) {
404 EmitRtd(0x1f, rt, rd, 0x0, 0x20);
405}
406
407void Mips64Assembler::Dbitswap(GpuRegister rd, GpuRegister rt) {
408 EmitRtd(0x1f, rt, rd, 0x0, 0x24);
409}
410
Alexey Frunze4dda3372015-06-01 18:31:49 -0700411void Mips64Assembler::Seb(GpuRegister rd, GpuRegister rt) {
412 EmitR(0x1f, static_cast<GpuRegister>(0), rt, rd, 0x10, 0x20);
Andreas Gampe57b34292015-01-14 15:45:59 -0800413}
414
Alexey Frunze4dda3372015-06-01 18:31:49 -0700415void Mips64Assembler::Seh(GpuRegister rd, GpuRegister rt) {
416 EmitR(0x1f, static_cast<GpuRegister>(0), rt, rd, 0x18, 0x20);
Andreas Gampe57b34292015-01-14 15:45:59 -0800417}
418
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700419void Mips64Assembler::Dsbh(GpuRegister rd, GpuRegister rt) {
420 EmitRtd(0x1f, rt, rd, 0x2, 0x24);
421}
422
423void Mips64Assembler::Dshd(GpuRegister rd, GpuRegister rt) {
424 EmitRtd(0x1f, rt, rd, 0x5, 0x24);
425}
426
Lazar Trsicd9672662015-09-03 17:33:01 +0200427void Mips64Assembler::Dext(GpuRegister rt, GpuRegister rs, int pos, int size) {
428 CHECK(IsUint<5>(pos)) << pos;
429 CHECK(IsUint<5>(size - 1)) << size;
430 EmitR(0x1f, rs, rt, static_cast<GpuRegister>(size - 1), pos, 0x3);
431}
432
433void Mips64Assembler::Dinsu(GpuRegister rt, GpuRegister rs, int pos, int size) {
434 CHECK(IsUint<5>(pos - 32)) << pos;
435 CHECK(IsUint<5>(size - 1)) << size;
436 CHECK(IsUint<5>(pos + size - 33)) << pos << " + " << size;
437 EmitR(0x1f, rs, rt, static_cast<GpuRegister>(pos + size - 33), pos - 32, 0x6);
Andreas Gampe57b34292015-01-14 15:45:59 -0800438}
439
Chris Larsene3660592016-11-09 11:13:42 -0800440void Mips64Assembler::Lsa(GpuRegister rd, GpuRegister rs, GpuRegister rt, int saPlusOne) {
441 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
442 int sa = saPlusOne - 1;
443 EmitR(0x0, rs, rt, rd, sa, 0x05);
444}
445
446void Mips64Assembler::Dlsa(GpuRegister rd, GpuRegister rs, GpuRegister rt, int saPlusOne) {
447 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
448 int sa = saPlusOne - 1;
449 EmitR(0x0, rs, rt, rd, sa, 0x15);
450}
451
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700452void Mips64Assembler::Wsbh(GpuRegister rd, GpuRegister rt) {
453 EmitRtd(0x1f, rt, rd, 2, 0x20);
454}
455
456void Mips64Assembler::Sc(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200457 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700458 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x26);
459}
460
461void Mips64Assembler::Scd(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200462 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700463 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x27);
464}
465
466void Mips64Assembler::Ll(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200467 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700468 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x36);
469}
470
471void Mips64Assembler::Lld(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200472 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700473 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x37);
474}
475
Alexey Frunze4dda3372015-06-01 18:31:49 -0700476void Mips64Assembler::Sll(GpuRegister rd, GpuRegister rt, int shamt) {
477 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x00);
478}
479
480void Mips64Assembler::Srl(GpuRegister rd, GpuRegister rt, int shamt) {
481 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x02);
482}
483
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700484void Mips64Assembler::Rotr(GpuRegister rd, GpuRegister rt, int shamt) {
485 EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x02);
486}
487
Alexey Frunze4dda3372015-06-01 18:31:49 -0700488void Mips64Assembler::Sra(GpuRegister rd, GpuRegister rt, int shamt) {
489 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x03);
490}
491
492void Mips64Assembler::Sllv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800493 EmitR(0, rs, rt, rd, 0, 0x04);
494}
495
Chris Larsen9aebff22015-09-22 17:54:15 -0700496void Mips64Assembler::Rotrv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
497 EmitR(0, rs, rt, rd, 1, 0x06);
498}
499
Alexey Frunze4dda3372015-06-01 18:31:49 -0700500void Mips64Assembler::Srlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800501 EmitR(0, rs, rt, rd, 0, 0x06);
502}
503
Alexey Frunze4dda3372015-06-01 18:31:49 -0700504void Mips64Assembler::Srav(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800505 EmitR(0, rs, rt, rd, 0, 0x07);
506}
507
Alexey Frunze4dda3372015-06-01 18:31:49 -0700508void Mips64Assembler::Dsll(GpuRegister rd, GpuRegister rt, int shamt) {
509 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x38);
510}
511
512void Mips64Assembler::Dsrl(GpuRegister rd, GpuRegister rt, int shamt) {
513 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3a);
514}
515
Chris Larsen9aebff22015-09-22 17:54:15 -0700516void Mips64Assembler::Drotr(GpuRegister rd, GpuRegister rt, int shamt) {
517 EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x3a);
518}
519
Alexey Frunze4dda3372015-06-01 18:31:49 -0700520void Mips64Assembler::Dsra(GpuRegister rd, GpuRegister rt, int shamt) {
521 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3b);
522}
523
524void Mips64Assembler::Dsll32(GpuRegister rd, GpuRegister rt, int shamt) {
525 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3c);
526}
527
528void Mips64Assembler::Dsrl32(GpuRegister rd, GpuRegister rt, int shamt) {
529 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3e);
530}
531
Chris Larsen9aebff22015-09-22 17:54:15 -0700532void Mips64Assembler::Drotr32(GpuRegister rd, GpuRegister rt, int shamt) {
533 EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x3e);
534}
535
Alexey Frunze4dda3372015-06-01 18:31:49 -0700536void Mips64Assembler::Dsra32(GpuRegister rd, GpuRegister rt, int shamt) {
537 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3f);
538}
539
540void Mips64Assembler::Dsllv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
541 EmitR(0, rs, rt, rd, 0, 0x14);
542}
543
544void Mips64Assembler::Dsrlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
545 EmitR(0, rs, rt, rd, 0, 0x16);
546}
547
Chris Larsen9aebff22015-09-22 17:54:15 -0700548void Mips64Assembler::Drotrv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
549 EmitR(0, rs, rt, rd, 1, 0x16);
550}
551
Alexey Frunze4dda3372015-06-01 18:31:49 -0700552void Mips64Assembler::Dsrav(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
553 EmitR(0, rs, rt, rd, 0, 0x17);
554}
555
Andreas Gampe57b34292015-01-14 15:45:59 -0800556void Mips64Assembler::Lb(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
557 EmitI(0x20, rs, rt, imm16);
558}
559
560void Mips64Assembler::Lh(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
561 EmitI(0x21, rs, rt, imm16);
562}
563
564void Mips64Assembler::Lw(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
565 EmitI(0x23, rs, rt, imm16);
566}
567
568void Mips64Assembler::Ld(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
569 EmitI(0x37, rs, rt, imm16);
570}
571
572void Mips64Assembler::Lbu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
573 EmitI(0x24, rs, rt, imm16);
574}
575
576void Mips64Assembler::Lhu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
577 EmitI(0x25, rs, rt, imm16);
578}
579
Douglas Leungd90957f2015-04-30 19:22:49 -0700580void Mips64Assembler::Lwu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
581 EmitI(0x27, rs, rt, imm16);
582}
583
Alexey Frunze19f6c692016-11-30 19:19:55 -0800584void Mips64Assembler::Lwpc(GpuRegister rs, uint32_t imm19) {
585 CHECK(IsUint<19>(imm19)) << imm19;
586 EmitI21(0x3B, rs, (0x01 << 19) | imm19);
587}
588
589void Mips64Assembler::Lwupc(GpuRegister rs, uint32_t imm19) {
590 CHECK(IsUint<19>(imm19)) << imm19;
591 EmitI21(0x3B, rs, (0x02 << 19) | imm19);
592}
593
594void Mips64Assembler::Ldpc(GpuRegister rs, uint32_t imm18) {
595 CHECK(IsUint<18>(imm18)) << imm18;
596 EmitI21(0x3B, rs, (0x06 << 18) | imm18);
597}
598
Andreas Gampe57b34292015-01-14 15:45:59 -0800599void Mips64Assembler::Lui(GpuRegister rt, uint16_t imm16) {
600 EmitI(0xf, static_cast<GpuRegister>(0), rt, imm16);
601}
602
Alexey Frunze0960ac52016-12-20 17:24:59 -0800603void Mips64Assembler::Aui(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
604 EmitI(0xf, rs, rt, imm16);
605}
606
Alexey Frunzec061de12017-02-14 13:27:23 -0800607void Mips64Assembler::Daui(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
608 CHECK_NE(rs, ZERO);
609 EmitI(0x1d, rs, rt, imm16);
610}
611
Alexey Frunze4dda3372015-06-01 18:31:49 -0700612void Mips64Assembler::Dahi(GpuRegister rs, uint16_t imm16) {
613 EmitI(1, rs, static_cast<GpuRegister>(6), imm16);
614}
615
616void Mips64Assembler::Dati(GpuRegister rs, uint16_t imm16) {
617 EmitI(1, rs, static_cast<GpuRegister>(0x1e), imm16);
618}
619
620void Mips64Assembler::Sync(uint32_t stype) {
621 EmitR(0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0),
622 static_cast<GpuRegister>(0), stype & 0x1f, 0xf);
623}
624
Andreas Gampe57b34292015-01-14 15:45:59 -0800625void Mips64Assembler::Sb(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
626 EmitI(0x28, rs, rt, imm16);
627}
628
629void Mips64Assembler::Sh(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
630 EmitI(0x29, rs, rt, imm16);
631}
632
633void Mips64Assembler::Sw(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
634 EmitI(0x2b, rs, rt, imm16);
635}
636
637void Mips64Assembler::Sd(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
638 EmitI(0x3f, rs, rt, imm16);
639}
640
641void Mips64Assembler::Slt(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
642 EmitR(0, rs, rt, rd, 0, 0x2a);
643}
644
645void Mips64Assembler::Sltu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
646 EmitR(0, rs, rt, rd, 0, 0x2b);
647}
648
649void Mips64Assembler::Slti(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
650 EmitI(0xa, rs, rt, imm16);
651}
652
653void Mips64Assembler::Sltiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
654 EmitI(0xb, rs, rt, imm16);
655}
656
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700657void Mips64Assembler::Seleqz(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
658 EmitR(0, rs, rt, rd, 0, 0x35);
659}
660
661void Mips64Assembler::Selnez(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
662 EmitR(0, rs, rt, rd, 0, 0x37);
663}
664
665void Mips64Assembler::Clz(GpuRegister rd, GpuRegister rs) {
666 EmitRsd(0, rs, rd, 0x01, 0x10);
667}
668
669void Mips64Assembler::Clo(GpuRegister rd, GpuRegister rs) {
670 EmitRsd(0, rs, rd, 0x01, 0x11);
671}
672
673void Mips64Assembler::Dclz(GpuRegister rd, GpuRegister rs) {
674 EmitRsd(0, rs, rd, 0x01, 0x12);
675}
676
677void Mips64Assembler::Dclo(GpuRegister rd, GpuRegister rs) {
678 EmitRsd(0, rs, rd, 0x01, 0x13);
679}
680
Alexey Frunze4dda3372015-06-01 18:31:49 -0700681void Mips64Assembler::Jalr(GpuRegister rd, GpuRegister rs) {
682 EmitR(0, rs, static_cast<GpuRegister>(0), rd, 0, 0x09);
Andreas Gampe57b34292015-01-14 15:45:59 -0800683}
684
685void Mips64Assembler::Jalr(GpuRegister rs) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700686 Jalr(RA, rs);
687}
688
689void Mips64Assembler::Jr(GpuRegister rs) {
690 Jalr(ZERO, rs);
691}
692
693void Mips64Assembler::Auipc(GpuRegister rs, uint16_t imm16) {
694 EmitI(0x3B, rs, static_cast<GpuRegister>(0x1E), imm16);
695}
696
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700697void Mips64Assembler::Addiupc(GpuRegister rs, uint32_t imm19) {
698 CHECK(IsUint<19>(imm19)) << imm19;
699 EmitI21(0x3B, rs, imm19);
700}
701
702void Mips64Assembler::Bc(uint32_t imm26) {
703 EmitI26(0x32, imm26);
704}
705
Alexey Frunze19f6c692016-11-30 19:19:55 -0800706void Mips64Assembler::Balc(uint32_t imm26) {
707 EmitI26(0x3A, imm26);
708}
709
Alexey Frunze4dda3372015-06-01 18:31:49 -0700710void Mips64Assembler::Jic(GpuRegister rt, uint16_t imm16) {
711 EmitI(0x36, static_cast<GpuRegister>(0), rt, imm16);
712}
713
714void Mips64Assembler::Jialc(GpuRegister rt, uint16_t imm16) {
715 EmitI(0x3E, static_cast<GpuRegister>(0), rt, imm16);
716}
717
718void Mips64Assembler::Bltc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
719 CHECK_NE(rs, ZERO);
720 CHECK_NE(rt, ZERO);
721 CHECK_NE(rs, rt);
722 EmitI(0x17, rs, rt, imm16);
723}
724
725void Mips64Assembler::Bltzc(GpuRegister rt, uint16_t imm16) {
726 CHECK_NE(rt, ZERO);
727 EmitI(0x17, rt, rt, imm16);
728}
729
730void Mips64Assembler::Bgtzc(GpuRegister rt, uint16_t imm16) {
731 CHECK_NE(rt, ZERO);
732 EmitI(0x17, static_cast<GpuRegister>(0), rt, imm16);
733}
734
735void Mips64Assembler::Bgec(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
736 CHECK_NE(rs, ZERO);
737 CHECK_NE(rt, ZERO);
738 CHECK_NE(rs, rt);
739 EmitI(0x16, rs, rt, imm16);
740}
741
742void Mips64Assembler::Bgezc(GpuRegister rt, uint16_t imm16) {
743 CHECK_NE(rt, ZERO);
744 EmitI(0x16, rt, rt, imm16);
745}
746
747void Mips64Assembler::Blezc(GpuRegister rt, uint16_t imm16) {
748 CHECK_NE(rt, ZERO);
749 EmitI(0x16, static_cast<GpuRegister>(0), rt, imm16);
750}
751
752void Mips64Assembler::Bltuc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
753 CHECK_NE(rs, ZERO);
754 CHECK_NE(rt, ZERO);
755 CHECK_NE(rs, rt);
756 EmitI(0x7, rs, rt, imm16);
757}
758
759void Mips64Assembler::Bgeuc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
760 CHECK_NE(rs, ZERO);
761 CHECK_NE(rt, ZERO);
762 CHECK_NE(rs, rt);
763 EmitI(0x6, rs, rt, imm16);
764}
765
766void Mips64Assembler::Beqc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
767 CHECK_NE(rs, ZERO);
768 CHECK_NE(rt, ZERO);
769 CHECK_NE(rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700770 EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700771}
772
773void Mips64Assembler::Bnec(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
774 CHECK_NE(rs, ZERO);
775 CHECK_NE(rt, ZERO);
776 CHECK_NE(rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700777 EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700778}
779
780void Mips64Assembler::Beqzc(GpuRegister rs, uint32_t imm21) {
781 CHECK_NE(rs, ZERO);
782 EmitI21(0x36, rs, imm21);
783}
784
785void Mips64Assembler::Bnezc(GpuRegister rs, uint32_t imm21) {
786 CHECK_NE(rs, ZERO);
787 EmitI21(0x3E, rs, imm21);
Andreas Gampe57b34292015-01-14 15:45:59 -0800788}
789
Alexey Frunze299a9392015-12-08 16:08:02 -0800790void Mips64Assembler::Bc1eqz(FpuRegister ft, uint16_t imm16) {
791 EmitFI(0x11, 0x9, ft, imm16);
792}
793
794void Mips64Assembler::Bc1nez(FpuRegister ft, uint16_t imm16) {
795 EmitFI(0x11, 0xD, ft, imm16);
796}
797
Alexey Frunze0cab6562017-07-25 15:19:36 -0700798void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
799 EmitI(0x4, rs, rt, imm16);
Alexey Frunze4147fcc2017-06-17 19:57:27 -0700800}
801
Alexey Frunze0cab6562017-07-25 15:19:36 -0700802void Mips64Assembler::Bne(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
803 EmitI(0x5, rs, rt, imm16);
804}
805
806void Mips64Assembler::Beqz(GpuRegister rt, uint16_t imm16) {
807 Beq(rt, ZERO, imm16);
808}
809
810void Mips64Assembler::Bnez(GpuRegister rt, uint16_t imm16) {
811 Bne(rt, ZERO, imm16);
812}
813
814void Mips64Assembler::Bltz(GpuRegister rt, uint16_t imm16) {
815 EmitI(0x1, rt, static_cast<GpuRegister>(0), imm16);
816}
817
818void Mips64Assembler::Bgez(GpuRegister rt, uint16_t imm16) {
819 EmitI(0x1, rt, static_cast<GpuRegister>(0x1), imm16);
820}
821
822void Mips64Assembler::Blez(GpuRegister rt, uint16_t imm16) {
823 EmitI(0x6, rt, static_cast<GpuRegister>(0), imm16);
824}
825
826void Mips64Assembler::Bgtz(GpuRegister rt, uint16_t imm16) {
827 EmitI(0x7, rt, static_cast<GpuRegister>(0), imm16);
828}
829
830void Mips64Assembler::EmitBcondR6(BranchCondition cond,
831 GpuRegister rs,
832 GpuRegister rt,
833 uint32_t imm16_21) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700834 switch (cond) {
835 case kCondLT:
836 Bltc(rs, rt, imm16_21);
837 break;
838 case kCondGE:
839 Bgec(rs, rt, imm16_21);
840 break;
841 case kCondLE:
842 Bgec(rt, rs, imm16_21);
843 break;
844 case kCondGT:
845 Bltc(rt, rs, imm16_21);
846 break;
847 case kCondLTZ:
848 CHECK_EQ(rt, ZERO);
849 Bltzc(rs, imm16_21);
850 break;
851 case kCondGEZ:
852 CHECK_EQ(rt, ZERO);
853 Bgezc(rs, imm16_21);
854 break;
855 case kCondLEZ:
856 CHECK_EQ(rt, ZERO);
857 Blezc(rs, imm16_21);
858 break;
859 case kCondGTZ:
860 CHECK_EQ(rt, ZERO);
861 Bgtzc(rs, imm16_21);
862 break;
863 case kCondEQ:
864 Beqc(rs, rt, imm16_21);
865 break;
866 case kCondNE:
867 Bnec(rs, rt, imm16_21);
868 break;
869 case kCondEQZ:
870 CHECK_EQ(rt, ZERO);
871 Beqzc(rs, imm16_21);
872 break;
873 case kCondNEZ:
874 CHECK_EQ(rt, ZERO);
875 Bnezc(rs, imm16_21);
876 break;
877 case kCondLTU:
878 Bltuc(rs, rt, imm16_21);
879 break;
880 case kCondGEU:
881 Bgeuc(rs, rt, imm16_21);
882 break;
Alexey Frunze299a9392015-12-08 16:08:02 -0800883 case kCondF:
884 CHECK_EQ(rt, ZERO);
885 Bc1eqz(static_cast<FpuRegister>(rs), imm16_21);
886 break;
887 case kCondT:
888 CHECK_EQ(rt, ZERO);
889 Bc1nez(static_cast<FpuRegister>(rs), imm16_21);
890 break;
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700891 case kUncond:
892 LOG(FATAL) << "Unexpected branch condition " << cond;
893 UNREACHABLE();
894 }
895}
896
Alexey Frunze0cab6562017-07-25 15:19:36 -0700897void Mips64Assembler::EmitBcondR2(BranchCondition cond,
898 GpuRegister rs,
899 GpuRegister rt,
900 uint16_t imm16) {
901 switch (cond) {
902 case kCondLTZ:
903 CHECK_EQ(rt, ZERO);
904 Bltz(rs, imm16);
905 break;
906 case kCondGEZ:
907 CHECK_EQ(rt, ZERO);
908 Bgez(rs, imm16);
909 break;
910 case kCondLEZ:
911 CHECK_EQ(rt, ZERO);
912 Blez(rs, imm16);
913 break;
914 case kCondGTZ:
915 CHECK_EQ(rt, ZERO);
916 Bgtz(rs, imm16);
917 break;
918 case kCondEQ:
919 Beq(rs, rt, imm16);
920 break;
921 case kCondNE:
922 Bne(rs, rt, imm16);
923 break;
924 case kCondEQZ:
925 CHECK_EQ(rt, ZERO);
926 Beqz(rs, imm16);
927 break;
928 case kCondNEZ:
929 CHECK_EQ(rt, ZERO);
930 Bnez(rs, imm16);
931 break;
932 case kCondF:
933 case kCondT:
934 case kCondLT:
935 case kCondGE:
936 case kCondLE:
937 case kCondGT:
938 case kCondLTU:
939 case kCondGEU:
940 case kUncond:
941 LOG(FATAL) << "Unexpected branch condition " << cond;
942 UNREACHABLE();
943 }
944}
945
Andreas Gampe57b34292015-01-14 15:45:59 -0800946void Mips64Assembler::AddS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
947 EmitFR(0x11, 0x10, ft, fs, fd, 0x0);
948}
949
950void Mips64Assembler::SubS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
951 EmitFR(0x11, 0x10, ft, fs, fd, 0x1);
952}
953
954void Mips64Assembler::MulS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
955 EmitFR(0x11, 0x10, ft, fs, fd, 0x2);
956}
957
958void Mips64Assembler::DivS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
959 EmitFR(0x11, 0x10, ft, fs, fd, 0x3);
960}
961
962void Mips64Assembler::AddD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700963 EmitFR(0x11, 0x11, ft, fs, fd, 0x0);
Andreas Gampe57b34292015-01-14 15:45:59 -0800964}
965
966void Mips64Assembler::SubD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700967 EmitFR(0x11, 0x11, ft, fs, fd, 0x1);
Andreas Gampe57b34292015-01-14 15:45:59 -0800968}
969
970void Mips64Assembler::MulD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700971 EmitFR(0x11, 0x11, ft, fs, fd, 0x2);
Andreas Gampe57b34292015-01-14 15:45:59 -0800972}
973
974void Mips64Assembler::DivD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700975 EmitFR(0x11, 0x11, ft, fs, fd, 0x3);
Andreas Gampe57b34292015-01-14 15:45:59 -0800976}
977
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700978void Mips64Assembler::SqrtS(FpuRegister fd, FpuRegister fs) {
979 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x4);
980}
981
982void Mips64Assembler::SqrtD(FpuRegister fd, FpuRegister fs) {
983 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x4);
984}
985
986void Mips64Assembler::AbsS(FpuRegister fd, FpuRegister fs) {
987 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x5);
988}
989
990void Mips64Assembler::AbsD(FpuRegister fd, FpuRegister fs) {
991 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x5);
992}
993
Andreas Gampe57b34292015-01-14 15:45:59 -0800994void Mips64Assembler::MovS(FpuRegister fd, FpuRegister fs) {
995 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x6);
996}
997
998void Mips64Assembler::MovD(FpuRegister fd, FpuRegister fs) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700999 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x6);
1000}
1001
1002void Mips64Assembler::NegS(FpuRegister fd, FpuRegister fs) {
1003 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x7);
1004}
1005
1006void Mips64Assembler::NegD(FpuRegister fd, FpuRegister fs) {
1007 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x7);
1008}
1009
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001010void Mips64Assembler::RoundLS(FpuRegister fd, FpuRegister fs) {
1011 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x8);
1012}
1013
1014void Mips64Assembler::RoundLD(FpuRegister fd, FpuRegister fs) {
1015 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x8);
1016}
1017
1018void Mips64Assembler::RoundWS(FpuRegister fd, FpuRegister fs) {
1019 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xc);
1020}
1021
1022void Mips64Assembler::RoundWD(FpuRegister fd, FpuRegister fs) {
1023 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xc);
1024}
1025
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001026void Mips64Assembler::TruncLS(FpuRegister fd, FpuRegister fs) {
1027 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x9);
1028}
1029
1030void Mips64Assembler::TruncLD(FpuRegister fd, FpuRegister fs) {
1031 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x9);
1032}
1033
1034void Mips64Assembler::TruncWS(FpuRegister fd, FpuRegister fs) {
1035 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xd);
1036}
1037
1038void Mips64Assembler::TruncWD(FpuRegister fd, FpuRegister fs) {
1039 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xd);
1040}
1041
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001042void Mips64Assembler::CeilLS(FpuRegister fd, FpuRegister fs) {
1043 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xa);
1044}
1045
1046void Mips64Assembler::CeilLD(FpuRegister fd, FpuRegister fs) {
1047 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xa);
1048}
1049
1050void Mips64Assembler::CeilWS(FpuRegister fd, FpuRegister fs) {
1051 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xe);
1052}
1053
1054void Mips64Assembler::CeilWD(FpuRegister fd, FpuRegister fs) {
1055 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xe);
1056}
1057
1058void Mips64Assembler::FloorLS(FpuRegister fd, FpuRegister fs) {
1059 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xb);
1060}
1061
1062void Mips64Assembler::FloorLD(FpuRegister fd, FpuRegister fs) {
1063 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xb);
1064}
1065
1066void Mips64Assembler::FloorWS(FpuRegister fd, FpuRegister fs) {
1067 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xf);
1068}
1069
1070void Mips64Assembler::FloorWD(FpuRegister fd, FpuRegister fs) {
1071 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xf);
1072}
1073
1074void Mips64Assembler::SelS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1075 EmitFR(0x11, 0x10, ft, fs, fd, 0x10);
1076}
1077
1078void Mips64Assembler::SelD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1079 EmitFR(0x11, 0x11, ft, fs, fd, 0x10);
1080}
1081
Goran Jakovljevic2dec9272017-08-02 11:41:26 +02001082void Mips64Assembler::SeleqzS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1083 EmitFR(0x11, 0x10, ft, fs, fd, 0x14);
1084}
1085
1086void Mips64Assembler::SeleqzD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1087 EmitFR(0x11, 0x11, ft, fs, fd, 0x14);
1088}
1089
1090void Mips64Assembler::SelnezS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1091 EmitFR(0x11, 0x10, ft, fs, fd, 0x17);
1092}
1093
1094void Mips64Assembler::SelnezD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1095 EmitFR(0x11, 0x11, ft, fs, fd, 0x17);
1096}
1097
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001098void Mips64Assembler::RintS(FpuRegister fd, FpuRegister fs) {
1099 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x1a);
1100}
1101
1102void Mips64Assembler::RintD(FpuRegister fd, FpuRegister fs) {
1103 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x1a);
1104}
1105
1106void Mips64Assembler::ClassS(FpuRegister fd, FpuRegister fs) {
1107 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x1b);
1108}
1109
1110void Mips64Assembler::ClassD(FpuRegister fd, FpuRegister fs) {
1111 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x1b);
1112}
1113
1114void Mips64Assembler::MinS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1115 EmitFR(0x11, 0x10, ft, fs, fd, 0x1c);
1116}
1117
1118void Mips64Assembler::MinD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1119 EmitFR(0x11, 0x11, ft, fs, fd, 0x1c);
1120}
1121
1122void Mips64Assembler::MaxS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1123 EmitFR(0x11, 0x10, ft, fs, fd, 0x1e);
1124}
1125
1126void Mips64Assembler::MaxD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1127 EmitFR(0x11, 0x11, ft, fs, fd, 0x1e);
1128}
1129
Alexey Frunze299a9392015-12-08 16:08:02 -08001130void Mips64Assembler::CmpUnS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1131 EmitFR(0x11, 0x14, ft, fs, fd, 0x01);
1132}
1133
1134void Mips64Assembler::CmpEqS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1135 EmitFR(0x11, 0x14, ft, fs, fd, 0x02);
1136}
1137
1138void Mips64Assembler::CmpUeqS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1139 EmitFR(0x11, 0x14, ft, fs, fd, 0x03);
1140}
1141
1142void Mips64Assembler::CmpLtS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1143 EmitFR(0x11, 0x14, ft, fs, fd, 0x04);
1144}
1145
1146void Mips64Assembler::CmpUltS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1147 EmitFR(0x11, 0x14, ft, fs, fd, 0x05);
1148}
1149
1150void Mips64Assembler::CmpLeS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1151 EmitFR(0x11, 0x14, ft, fs, fd, 0x06);
1152}
1153
1154void Mips64Assembler::CmpUleS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1155 EmitFR(0x11, 0x14, ft, fs, fd, 0x07);
1156}
1157
1158void Mips64Assembler::CmpOrS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1159 EmitFR(0x11, 0x14, ft, fs, fd, 0x11);
1160}
1161
1162void Mips64Assembler::CmpUneS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1163 EmitFR(0x11, 0x14, ft, fs, fd, 0x12);
1164}
1165
1166void Mips64Assembler::CmpNeS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1167 EmitFR(0x11, 0x14, ft, fs, fd, 0x13);
1168}
1169
1170void Mips64Assembler::CmpUnD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1171 EmitFR(0x11, 0x15, ft, fs, fd, 0x01);
1172}
1173
1174void Mips64Assembler::CmpEqD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1175 EmitFR(0x11, 0x15, ft, fs, fd, 0x02);
1176}
1177
1178void Mips64Assembler::CmpUeqD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1179 EmitFR(0x11, 0x15, ft, fs, fd, 0x03);
1180}
1181
1182void Mips64Assembler::CmpLtD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1183 EmitFR(0x11, 0x15, ft, fs, fd, 0x04);
1184}
1185
1186void Mips64Assembler::CmpUltD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1187 EmitFR(0x11, 0x15, ft, fs, fd, 0x05);
1188}
1189
1190void Mips64Assembler::CmpLeD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1191 EmitFR(0x11, 0x15, ft, fs, fd, 0x06);
1192}
1193
1194void Mips64Assembler::CmpUleD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1195 EmitFR(0x11, 0x15, ft, fs, fd, 0x07);
1196}
1197
1198void Mips64Assembler::CmpOrD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1199 EmitFR(0x11, 0x15, ft, fs, fd, 0x11);
1200}
1201
1202void Mips64Assembler::CmpUneD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1203 EmitFR(0x11, 0x15, ft, fs, fd, 0x12);
1204}
1205
1206void Mips64Assembler::CmpNeD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1207 EmitFR(0x11, 0x15, ft, fs, fd, 0x13);
1208}
1209
Alexey Frunze4dda3372015-06-01 18:31:49 -07001210void Mips64Assembler::Cvtsw(FpuRegister fd, FpuRegister fs) {
1211 EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x20);
1212}
1213
1214void Mips64Assembler::Cvtdw(FpuRegister fd, FpuRegister fs) {
1215 EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x21);
1216}
1217
1218void Mips64Assembler::Cvtsd(FpuRegister fd, FpuRegister fs) {
1219 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x20);
1220}
1221
1222void Mips64Assembler::Cvtds(FpuRegister fd, FpuRegister fs) {
1223 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x21);
Andreas Gampe57b34292015-01-14 15:45:59 -08001224}
1225
Chris Larsen51417632015-10-02 13:24:25 -07001226void Mips64Assembler::Cvtsl(FpuRegister fd, FpuRegister fs) {
1227 EmitFR(0x11, 0x15, static_cast<FpuRegister>(0), fs, fd, 0x20);
1228}
1229
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001230void Mips64Assembler::Cvtdl(FpuRegister fd, FpuRegister fs) {
1231 EmitFR(0x11, 0x15, static_cast<FpuRegister>(0), fs, fd, 0x21);
1232}
1233
Andreas Gampe57b34292015-01-14 15:45:59 -08001234void Mips64Assembler::Mfc1(GpuRegister rt, FpuRegister fs) {
1235 EmitFR(0x11, 0x00, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1236}
1237
Lazar Trsicd9672662015-09-03 17:33:01 +02001238void Mips64Assembler::Mfhc1(GpuRegister rt, FpuRegister fs) {
1239 EmitFR(0x11, 0x03, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1240}
1241
Alexey Frunze4dda3372015-06-01 18:31:49 -07001242void Mips64Assembler::Mtc1(GpuRegister rt, FpuRegister fs) {
1243 EmitFR(0x11, 0x04, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1244}
1245
Lazar Trsicd9672662015-09-03 17:33:01 +02001246void Mips64Assembler::Mthc1(GpuRegister rt, FpuRegister fs) {
1247 EmitFR(0x11, 0x07, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1248}
1249
Alexey Frunze4dda3372015-06-01 18:31:49 -07001250void Mips64Assembler::Dmfc1(GpuRegister rt, FpuRegister fs) {
1251 EmitFR(0x11, 0x01, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1252}
1253
1254void Mips64Assembler::Dmtc1(GpuRegister rt, FpuRegister fs) {
1255 EmitFR(0x11, 0x05, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
Andreas Gampe57b34292015-01-14 15:45:59 -08001256}
1257
1258void Mips64Assembler::Lwc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1259 EmitI(0x31, rs, static_cast<GpuRegister>(ft), imm16);
1260}
1261
1262void Mips64Assembler::Ldc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1263 EmitI(0x35, rs, static_cast<GpuRegister>(ft), imm16);
1264}
1265
1266void Mips64Assembler::Swc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1267 EmitI(0x39, rs, static_cast<GpuRegister>(ft), imm16);
1268}
1269
1270void Mips64Assembler::Sdc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1271 EmitI(0x3d, rs, static_cast<GpuRegister>(ft), imm16);
1272}
1273
1274void Mips64Assembler::Break() {
1275 EmitR(0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0),
1276 static_cast<GpuRegister>(0), 0, 0xD);
1277}
1278
1279void Mips64Assembler::Nop() {
1280 EmitR(0x0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0),
1281 static_cast<GpuRegister>(0), 0, 0x0);
1282}
1283
Alexey Frunze4dda3372015-06-01 18:31:49 -07001284void Mips64Assembler::Move(GpuRegister rd, GpuRegister rs) {
1285 Or(rd, rs, ZERO);
Andreas Gampe57b34292015-01-14 15:45:59 -08001286}
1287
Alexey Frunze4dda3372015-06-01 18:31:49 -07001288void Mips64Assembler::Clear(GpuRegister rd) {
1289 Move(rd, ZERO);
Andreas Gampe57b34292015-01-14 15:45:59 -08001290}
1291
Alexey Frunze4dda3372015-06-01 18:31:49 -07001292void Mips64Assembler::Not(GpuRegister rd, GpuRegister rs) {
1293 Nor(rd, rs, ZERO);
Andreas Gampe57b34292015-01-14 15:45:59 -08001294}
1295
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001296void Mips64Assembler::AndV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001297 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001298 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1e);
1299}
1300
1301void Mips64Assembler::OrV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001302 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001303 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1e);
1304}
1305
1306void Mips64Assembler::NorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001307 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001308 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1e);
1309}
1310
1311void Mips64Assembler::XorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001312 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001313 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1e);
1314}
1315
1316void Mips64Assembler::AddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001317 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001318 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xe);
1319}
1320
1321void Mips64Assembler::AddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001322 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001323 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xe);
1324}
1325
1326void Mips64Assembler::AddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001327 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001328 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xe);
1329}
1330
1331void Mips64Assembler::AddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001332 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001333 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xe);
1334}
1335
1336void Mips64Assembler::SubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001337 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001338 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xe);
1339}
1340
1341void Mips64Assembler::SubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001342 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001343 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xe);
1344}
1345
1346void Mips64Assembler::SubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001347 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001348 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xe);
1349}
1350
1351void Mips64Assembler::SubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001352 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001353 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xe);
1354}
1355
1356void Mips64Assembler::MulvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001357 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001358 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x12);
1359}
1360
1361void Mips64Assembler::MulvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001362 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001363 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x12);
1364}
1365
1366void Mips64Assembler::MulvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001367 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001368 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x12);
1369}
1370
1371void Mips64Assembler::MulvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001372 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001373 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x12);
1374}
1375
1376void Mips64Assembler::Div_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001377 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001378 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x12);
1379}
1380
1381void Mips64Assembler::Div_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001382 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001383 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x12);
1384}
1385
1386void Mips64Assembler::Div_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001387 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001388 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x12);
1389}
1390
1391void Mips64Assembler::Div_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001392 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001393 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x12);
1394}
1395
1396void Mips64Assembler::Div_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001397 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001398 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x12);
1399}
1400
1401void Mips64Assembler::Div_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001402 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001403 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x12);
1404}
1405
1406void Mips64Assembler::Div_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001407 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001408 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x12);
1409}
1410
1411void Mips64Assembler::Div_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001412 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001413 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x12);
1414}
1415
1416void Mips64Assembler::Mod_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001417 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001418 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x12);
1419}
1420
1421void Mips64Assembler::Mod_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001422 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001423 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x12);
1424}
1425
1426void Mips64Assembler::Mod_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001427 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001428 EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x12);
1429}
1430
1431void Mips64Assembler::Mod_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001432 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001433 EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x12);
1434}
1435
1436void Mips64Assembler::Mod_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001437 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001438 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x12);
1439}
1440
1441void Mips64Assembler::Mod_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001442 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001443 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x12);
1444}
1445
1446void Mips64Assembler::Mod_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001447 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001448 EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x12);
1449}
1450
1451void Mips64Assembler::Mod_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001452 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001453 EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x12);
1454}
1455
Goran Jakovljevic80248d72017-04-20 11:55:47 +02001456void Mips64Assembler::Add_aB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1457 CHECK(HasMsa());
1458 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x10);
1459}
1460
1461void Mips64Assembler::Add_aH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1462 CHECK(HasMsa());
1463 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x10);
1464}
1465
1466void Mips64Assembler::Add_aW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1467 CHECK(HasMsa());
1468 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x10);
1469}
1470
1471void Mips64Assembler::Add_aD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1472 CHECK(HasMsa());
1473 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x10);
1474}
1475
1476void Mips64Assembler::Ave_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1477 CHECK(HasMsa());
1478 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x10);
1479}
1480
1481void Mips64Assembler::Ave_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1482 CHECK(HasMsa());
1483 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x10);
1484}
1485
1486void Mips64Assembler::Ave_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1487 CHECK(HasMsa());
1488 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x10);
1489}
1490
1491void Mips64Assembler::Ave_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1492 CHECK(HasMsa());
1493 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x10);
1494}
1495
1496void Mips64Assembler::Ave_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1497 CHECK(HasMsa());
1498 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x10);
1499}
1500
1501void Mips64Assembler::Ave_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1502 CHECK(HasMsa());
1503 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x10);
1504}
1505
1506void Mips64Assembler::Ave_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1507 CHECK(HasMsa());
1508 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x10);
1509}
1510
1511void Mips64Assembler::Ave_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1512 CHECK(HasMsa());
1513 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x10);
1514}
1515
1516void Mips64Assembler::Aver_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1517 CHECK(HasMsa());
1518 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x10);
1519}
1520
1521void Mips64Assembler::Aver_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1522 CHECK(HasMsa());
1523 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x10);
1524}
1525
1526void Mips64Assembler::Aver_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1527 CHECK(HasMsa());
1528 EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x10);
1529}
1530
1531void Mips64Assembler::Aver_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1532 CHECK(HasMsa());
1533 EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x10);
1534}
1535
1536void Mips64Assembler::Aver_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1537 CHECK(HasMsa());
1538 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x10);
1539}
1540
1541void Mips64Assembler::Aver_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1542 CHECK(HasMsa());
1543 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x10);
1544}
1545
1546void Mips64Assembler::Aver_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1547 CHECK(HasMsa());
1548 EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x10);
1549}
1550
1551void Mips64Assembler::Aver_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1552 CHECK(HasMsa());
1553 EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x10);
1554}
1555
Goran Jakovljevic658263e2017-06-07 09:35:53 +02001556void Mips64Assembler::Max_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1557 CHECK(HasMsa());
1558 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xe);
1559}
1560
1561void Mips64Assembler::Max_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1562 CHECK(HasMsa());
1563 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xe);
1564}
1565
1566void Mips64Assembler::Max_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1567 CHECK(HasMsa());
1568 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xe);
1569}
1570
1571void Mips64Assembler::Max_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1572 CHECK(HasMsa());
1573 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xe);
1574}
1575
1576void Mips64Assembler::Max_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1577 CHECK(HasMsa());
1578 EmitMsa3R(0x3, 0x0, wt, ws, wd, 0xe);
1579}
1580
1581void Mips64Assembler::Max_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1582 CHECK(HasMsa());
1583 EmitMsa3R(0x3, 0x1, wt, ws, wd, 0xe);
1584}
1585
1586void Mips64Assembler::Max_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1587 CHECK(HasMsa());
1588 EmitMsa3R(0x3, 0x2, wt, ws, wd, 0xe);
1589}
1590
1591void Mips64Assembler::Max_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1592 CHECK(HasMsa());
1593 EmitMsa3R(0x3, 0x3, wt, ws, wd, 0xe);
1594}
1595
1596void Mips64Assembler::Min_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1597 CHECK(HasMsa());
1598 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0xe);
1599}
1600
1601void Mips64Assembler::Min_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1602 CHECK(HasMsa());
1603 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0xe);
1604}
1605
1606void Mips64Assembler::Min_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1607 CHECK(HasMsa());
1608 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0xe);
1609}
1610
1611void Mips64Assembler::Min_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1612 CHECK(HasMsa());
1613 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0xe);
1614}
1615
1616void Mips64Assembler::Min_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1617 CHECK(HasMsa());
1618 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0xe);
1619}
1620
1621void Mips64Assembler::Min_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1622 CHECK(HasMsa());
1623 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0xe);
1624}
1625
1626void Mips64Assembler::Min_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1627 CHECK(HasMsa());
1628 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0xe);
1629}
1630
1631void Mips64Assembler::Min_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1632 CHECK(HasMsa());
1633 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0xe);
1634}
1635
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001636void Mips64Assembler::FaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001637 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001638 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1b);
1639}
1640
1641void Mips64Assembler::FaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001642 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001643 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1b);
1644}
1645
1646void Mips64Assembler::FsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001647 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001648 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1b);
1649}
1650
1651void Mips64Assembler::FsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001652 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001653 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1b);
1654}
1655
1656void Mips64Assembler::FmulW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001657 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001658 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x1b);
1659}
1660
1661void Mips64Assembler::FmulD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001662 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001663 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x1b);
1664}
1665
1666void Mips64Assembler::FdivW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001667 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001668 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x1b);
1669}
1670
1671void Mips64Assembler::FdivD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001672 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001673 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x1b);
1674}
1675
Goran Jakovljevic658263e2017-06-07 09:35:53 +02001676void Mips64Assembler::FmaxW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1677 CHECK(HasMsa());
1678 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x1b);
1679}
1680
1681void Mips64Assembler::FmaxD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1682 CHECK(HasMsa());
1683 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x1b);
1684}
1685
1686void Mips64Assembler::FminW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1687 CHECK(HasMsa());
1688 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x1b);
1689}
1690
1691void Mips64Assembler::FminD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1692 CHECK(HasMsa());
1693 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x1b);
1694}
1695
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001696void Mips64Assembler::Ffint_sW(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001697 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001698 EmitMsa2RF(0x19e, 0x0, ws, wd, 0x1e);
1699}
1700
1701void Mips64Assembler::Ffint_sD(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001702 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001703 EmitMsa2RF(0x19e, 0x1, ws, wd, 0x1e);
1704}
1705
1706void Mips64Assembler::Ftint_sW(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001707 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001708 EmitMsa2RF(0x19c, 0x0, ws, wd, 0x1e);
1709}
1710
1711void Mips64Assembler::Ftint_sD(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001712 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001713 EmitMsa2RF(0x19c, 0x1, ws, wd, 0x1e);
1714}
1715
1716void Mips64Assembler::SllB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001717 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001718 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xd);
1719}
1720
1721void Mips64Assembler::SllH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001722 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001723 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xd);
1724}
1725
1726void Mips64Assembler::SllW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001727 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001728 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xd);
1729}
1730
1731void Mips64Assembler::SllD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001732 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001733 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xd);
1734}
1735
1736void Mips64Assembler::SraB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001737 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001738 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xd);
1739}
1740
1741void Mips64Assembler::SraH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001742 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001743 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xd);
1744}
1745
1746void Mips64Assembler::SraW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001747 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001748 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xd);
1749}
1750
1751void Mips64Assembler::SraD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001752 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001753 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xd);
1754}
1755
1756void Mips64Assembler::SrlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001757 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001758 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xd);
1759}
1760
1761void Mips64Assembler::SrlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001762 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001763 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xd);
1764}
1765
1766void Mips64Assembler::SrlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001767 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001768 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xd);
1769}
1770
1771void Mips64Assembler::SrlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001772 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001773 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xd);
1774}
1775
1776void Mips64Assembler::SlliB(VectorRegister wd, VectorRegister ws, int shamt3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001777 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001778 CHECK(IsUint<3>(shamt3)) << shamt3;
1779 EmitMsaBIT(0x0, shamt3 | kMsaDfMByteMask, ws, wd, 0x9);
1780}
1781
1782void Mips64Assembler::SlliH(VectorRegister wd, VectorRegister ws, int shamt4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001783 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001784 CHECK(IsUint<4>(shamt4)) << shamt4;
1785 EmitMsaBIT(0x0, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9);
1786}
1787
1788void Mips64Assembler::SlliW(VectorRegister wd, VectorRegister ws, int shamt5) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001789 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001790 CHECK(IsUint<5>(shamt5)) << shamt5;
1791 EmitMsaBIT(0x0, shamt5 | kMsaDfMWordMask, ws, wd, 0x9);
1792}
1793
1794void Mips64Assembler::SlliD(VectorRegister wd, VectorRegister ws, int shamt6) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001795 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001796 CHECK(IsUint<6>(shamt6)) << shamt6;
1797 EmitMsaBIT(0x0, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9);
1798}
1799
1800void Mips64Assembler::SraiB(VectorRegister wd, VectorRegister ws, int shamt3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001801 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001802 CHECK(IsUint<3>(shamt3)) << shamt3;
1803 EmitMsaBIT(0x1, shamt3 | kMsaDfMByteMask, ws, wd, 0x9);
1804}
1805
1806void Mips64Assembler::SraiH(VectorRegister wd, VectorRegister ws, int shamt4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001807 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001808 CHECK(IsUint<4>(shamt4)) << shamt4;
1809 EmitMsaBIT(0x1, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9);
1810}
1811
1812void Mips64Assembler::SraiW(VectorRegister wd, VectorRegister ws, int shamt5) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001813 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001814 CHECK(IsUint<5>(shamt5)) << shamt5;
1815 EmitMsaBIT(0x1, shamt5 | kMsaDfMWordMask, ws, wd, 0x9);
1816}
1817
1818void Mips64Assembler::SraiD(VectorRegister wd, VectorRegister ws, int shamt6) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001819 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001820 CHECK(IsUint<6>(shamt6)) << shamt6;
1821 EmitMsaBIT(0x1, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9);
1822}
1823
1824void Mips64Assembler::SrliB(VectorRegister wd, VectorRegister ws, int shamt3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001825 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001826 CHECK(IsUint<3>(shamt3)) << shamt3;
1827 EmitMsaBIT(0x2, shamt3 | kMsaDfMByteMask, ws, wd, 0x9);
1828}
1829
1830void Mips64Assembler::SrliH(VectorRegister wd, VectorRegister ws, int shamt4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001831 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001832 CHECK(IsUint<4>(shamt4)) << shamt4;
1833 EmitMsaBIT(0x2, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9);
1834}
1835
1836void Mips64Assembler::SrliW(VectorRegister wd, VectorRegister ws, int shamt5) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001837 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001838 CHECK(IsUint<5>(shamt5)) << shamt5;
1839 EmitMsaBIT(0x2, shamt5 | kMsaDfMWordMask, ws, wd, 0x9);
1840}
1841
1842void Mips64Assembler::SrliD(VectorRegister wd, VectorRegister ws, int shamt6) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001843 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001844 CHECK(IsUint<6>(shamt6)) << shamt6;
1845 EmitMsaBIT(0x2, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9);
1846}
1847
1848void Mips64Assembler::MoveV(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001849 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001850 EmitMsaBIT(0x1, 0x3e, ws, wd, 0x19);
1851}
1852
1853void Mips64Assembler::SplatiB(VectorRegister wd, VectorRegister ws, int n4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001854 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001855 CHECK(IsUint<4>(n4)) << n4;
1856 EmitMsaELM(0x1, n4 | kMsaDfNByteMask, ws, wd, 0x19);
1857}
1858
1859void Mips64Assembler::SplatiH(VectorRegister wd, VectorRegister ws, int n3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001860 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001861 CHECK(IsUint<3>(n3)) << n3;
1862 EmitMsaELM(0x1, n3 | kMsaDfNHalfwordMask, ws, wd, 0x19);
1863}
1864
1865void Mips64Assembler::SplatiW(VectorRegister wd, VectorRegister ws, int n2) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001866 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001867 CHECK(IsUint<2>(n2)) << n2;
1868 EmitMsaELM(0x1, n2 | kMsaDfNWordMask, ws, wd, 0x19);
1869}
1870
1871void Mips64Assembler::SplatiD(VectorRegister wd, VectorRegister ws, int n1) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001872 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001873 CHECK(IsUint<1>(n1)) << n1;
1874 EmitMsaELM(0x1, n1 | kMsaDfNDoublewordMask, ws, wd, 0x19);
1875}
1876
1877void Mips64Assembler::FillB(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001878 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001879 EmitMsa2R(0xc0, 0x0, static_cast<VectorRegister>(rs), wd, 0x1e);
1880}
1881
1882void Mips64Assembler::FillH(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001883 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001884 EmitMsa2R(0xc0, 0x1, static_cast<VectorRegister>(rs), wd, 0x1e);
1885}
1886
1887void Mips64Assembler::FillW(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001888 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001889 EmitMsa2R(0xc0, 0x2, static_cast<VectorRegister>(rs), wd, 0x1e);
1890}
1891
1892void Mips64Assembler::FillD(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001893 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001894 EmitMsa2R(0xc0, 0x3, static_cast<VectorRegister>(rs), wd, 0x1e);
1895}
1896
Goran Jakovljevic3f444032017-03-31 14:38:20 +02001897void Mips64Assembler::LdiB(VectorRegister wd, int imm8) {
1898 CHECK(HasMsa());
1899 CHECK(IsInt<8>(imm8)) << imm8;
1900 EmitMsaI10(0x6, 0x0, imm8 & kMsaS10Mask, wd, 0x7);
1901}
1902
1903void Mips64Assembler::LdiH(VectorRegister wd, int imm10) {
1904 CHECK(HasMsa());
1905 CHECK(IsInt<10>(imm10)) << imm10;
1906 EmitMsaI10(0x6, 0x1, imm10 & kMsaS10Mask, wd, 0x7);
1907}
1908
1909void Mips64Assembler::LdiW(VectorRegister wd, int imm10) {
1910 CHECK(HasMsa());
1911 CHECK(IsInt<10>(imm10)) << imm10;
1912 EmitMsaI10(0x6, 0x2, imm10 & kMsaS10Mask, wd, 0x7);
1913}
1914
1915void Mips64Assembler::LdiD(VectorRegister wd, int imm10) {
1916 CHECK(HasMsa());
1917 CHECK(IsInt<10>(imm10)) << imm10;
1918 EmitMsaI10(0x6, 0x3, imm10 & kMsaS10Mask, wd, 0x7);
1919}
1920
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001921void Mips64Assembler::LdB(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001922 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001923 CHECK(IsInt<10>(offset)) << offset;
1924 EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x8, 0x0);
1925}
1926
1927void Mips64Assembler::LdH(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001928 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001929 CHECK(IsInt<11>(offset)) << offset;
1930 CHECK_ALIGNED(offset, kMips64HalfwordSize);
1931 EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x8, 0x1);
1932}
1933
1934void Mips64Assembler::LdW(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001935 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001936 CHECK(IsInt<12>(offset)) << offset;
1937 CHECK_ALIGNED(offset, kMips64WordSize);
1938 EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x8, 0x2);
1939}
1940
1941void Mips64Assembler::LdD(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001942 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001943 CHECK(IsInt<13>(offset)) << offset;
1944 CHECK_ALIGNED(offset, kMips64DoublewordSize);
1945 EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x8, 0x3);
1946}
1947
1948void Mips64Assembler::StB(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001949 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001950 CHECK(IsInt<10>(offset)) << offset;
1951 EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x9, 0x0);
1952}
1953
1954void Mips64Assembler::StH(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001955 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001956 CHECK(IsInt<11>(offset)) << offset;
1957 CHECK_ALIGNED(offset, kMips64HalfwordSize);
1958 EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x9, 0x1);
1959}
1960
1961void Mips64Assembler::StW(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001962 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001963 CHECK(IsInt<12>(offset)) << offset;
1964 CHECK_ALIGNED(offset, kMips64WordSize);
1965 EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x9, 0x2);
1966}
1967
1968void Mips64Assembler::StD(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001969 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001970 CHECK(IsInt<13>(offset)) << offset;
1971 CHECK_ALIGNED(offset, kMips64DoublewordSize);
1972 EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x9, 0x3);
1973}
1974
Goran Jakovljevic38370112017-05-10 14:30:28 +02001975void Mips64Assembler::IlvrB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1976 CHECK(HasMsa());
1977 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x14);
1978}
1979
1980void Mips64Assembler::IlvrH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1981 CHECK(HasMsa());
1982 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x14);
1983}
1984
1985void Mips64Assembler::IlvrW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1986 CHECK(HasMsa());
1987 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x14);
1988}
1989
1990void Mips64Assembler::IlvrD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1991 CHECK(HasMsa());
1992 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x14);
1993}
1994
Lena Djokicb3d79e42017-07-25 11:20:52 +02001995void Mips64Assembler::MaddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1996 CHECK(HasMsa());
1997 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x12);
1998}
1999
2000void Mips64Assembler::MaddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2001 CHECK(HasMsa());
2002 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x12);
2003}
2004
2005void Mips64Assembler::MaddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2006 CHECK(HasMsa());
2007 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x12);
2008}
2009
2010void Mips64Assembler::MaddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2011 CHECK(HasMsa());
2012 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x12);
2013}
2014
2015void Mips64Assembler::MsubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2016 CHECK(HasMsa());
2017 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0x12);
2018}
2019
2020void Mips64Assembler::MsubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2021 CHECK(HasMsa());
2022 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0x12);
2023}
2024
2025void Mips64Assembler::MsubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2026 CHECK(HasMsa());
2027 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0x12);
2028}
2029
2030void Mips64Assembler::MsubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2031 CHECK(HasMsa());
2032 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0x12);
2033}
2034
2035void Mips64Assembler::FmaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2036 CHECK(HasMsa());
2037 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0x1b);
2038}
2039
2040void Mips64Assembler::FmaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2041 CHECK(HasMsa());
2042 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0x1b);
2043}
2044
2045void Mips64Assembler::FmsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2046 CHECK(HasMsa());
2047 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0x1b);
2048}
2049
2050void Mips64Assembler::FmsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2051 CHECK(HasMsa());
2052 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0x1b);
2053}
2054
Goran Jakovljevic19680d32017-05-11 10:38:36 +02002055void Mips64Assembler::ReplicateFPToVectorRegister(VectorRegister dst,
2056 FpuRegister src,
2057 bool is_double) {
2058 // Float or double in FPU register Fx can be considered as 0th element in vector register Wx.
2059 if (is_double) {
2060 SplatiD(dst, static_cast<VectorRegister>(src), 0);
2061 } else {
2062 SplatiW(dst, static_cast<VectorRegister>(src), 0);
2063 }
2064}
2065
Alexey Frunze4dda3372015-06-01 18:31:49 -07002066void Mips64Assembler::LoadConst32(GpuRegister rd, int32_t value) {
Chris Larsenc733dca2016-05-13 16:11:47 -07002067 TemplateLoadConst32(this, rd, value);
2068}
2069
2070// This function is only used for testing purposes.
2071void Mips64Assembler::RecordLoadConst64Path(int value ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08002072}
2073
Alexey Frunze4dda3372015-06-01 18:31:49 -07002074void Mips64Assembler::LoadConst64(GpuRegister rd, int64_t value) {
Chris Larsenc733dca2016-05-13 16:11:47 -07002075 TemplateLoadConst64(this, rd, value);
Andreas Gampe57b34292015-01-14 15:45:59 -08002076}
2077
Alexey Frunze0960ac52016-12-20 17:24:59 -08002078void Mips64Assembler::Addiu32(GpuRegister rt, GpuRegister rs, int32_t value) {
2079 if (IsInt<16>(value)) {
2080 Addiu(rt, rs, value);
2081 } else {
2082 int16_t high = High16Bits(value);
2083 int16_t low = Low16Bits(value);
2084 high += (low < 0) ? 1 : 0; // Account for sign extension in addiu.
2085 Aui(rt, rs, high);
2086 if (low != 0) {
2087 Addiu(rt, rt, low);
2088 }
2089 }
2090}
2091
Alexey Frunze15958152017-02-09 19:08:30 -08002092// TODO: don't use rtmp, use daui, dahi, dati.
Alexey Frunze4dda3372015-06-01 18:31:49 -07002093void Mips64Assembler::Daddiu64(GpuRegister rt, GpuRegister rs, int64_t value, GpuRegister rtmp) {
Chris Larsen5863f852017-03-23 15:41:37 -07002094 CHECK_NE(rs, rtmp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002095 if (IsInt<16>(value)) {
2096 Daddiu(rt, rs, value);
2097 } else {
2098 LoadConst64(rtmp, value);
2099 Daddu(rt, rs, rtmp);
2100 }
Andreas Gampe57b34292015-01-14 15:45:59 -08002101}
2102
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002103void Mips64Assembler::Branch::InitShortOrLong(Mips64Assembler::Branch::OffsetBits offset_size,
2104 Mips64Assembler::Branch::Type short_type,
2105 Mips64Assembler::Branch::Type long_type) {
2106 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
2107}
Alexey Frunze4dda3372015-06-01 18:31:49 -07002108
Alexey Frunze0cab6562017-07-25 15:19:36 -07002109void Mips64Assembler::Branch::InitializeType(Type initial_type, bool is_r6) {
2110 OffsetBits offset_size_needed = GetOffsetSizeNeeded(location_, target_);
2111 if (is_r6) {
2112 // R6
2113 switch (initial_type) {
2114 case kLabel:
2115 case kLiteral:
2116 case kLiteralUnsigned:
2117 case kLiteralLong:
2118 CHECK(!IsResolved());
2119 type_ = initial_type;
2120 break;
2121 case kCall:
2122 InitShortOrLong(offset_size_needed, kCall, kLongCall);
2123 break;
2124 case kCondBranch:
2125 switch (condition_) {
2126 case kUncond:
2127 InitShortOrLong(offset_size_needed, kUncondBranch, kLongUncondBranch);
2128 break;
2129 case kCondEQZ:
2130 case kCondNEZ:
2131 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
2132 type_ = (offset_size_needed <= kOffset23) ? kCondBranch : kLongCondBranch;
2133 break;
2134 default:
2135 InitShortOrLong(offset_size_needed, kCondBranch, kLongCondBranch);
2136 break;
2137 }
2138 break;
2139 case kBareCall:
2140 type_ = kBareCall;
2141 CHECK_LE(offset_size_needed, GetOffsetSize());
2142 break;
2143 case kBareCondBranch:
2144 type_ = (condition_ == kUncond) ? kBareUncondBranch : kBareCondBranch;
2145 CHECK_LE(offset_size_needed, GetOffsetSize());
2146 break;
2147 default:
2148 LOG(FATAL) << "Unexpected branch type " << initial_type;
2149 UNREACHABLE();
2150 }
2151 } else {
2152 // R2
2153 CHECK_EQ(initial_type, kBareCondBranch);
2154 switch (condition_) {
2155 case kCondLTZ:
2156 case kCondGEZ:
2157 case kCondLEZ:
2158 case kCondGTZ:
2159 case kCondEQ:
2160 case kCondNE:
2161 case kCondEQZ:
2162 case kCondNEZ:
2163 break;
2164 default:
2165 LOG(FATAL) << "Unexpected R2 branch condition " << condition_;
2166 UNREACHABLE();
2167 }
2168 type_ = kR2BareCondBranch;
2169 CHECK_LE(offset_size_needed, GetOffsetSize());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002170 }
2171 old_type_ = type_;
2172}
2173
2174bool Mips64Assembler::Branch::IsNop(BranchCondition condition, GpuRegister lhs, GpuRegister rhs) {
2175 switch (condition) {
2176 case kCondLT:
2177 case kCondGT:
2178 case kCondNE:
2179 case kCondLTU:
2180 return lhs == rhs;
2181 default:
2182 return false;
2183 }
2184}
2185
2186bool Mips64Assembler::Branch::IsUncond(BranchCondition condition,
2187 GpuRegister lhs,
2188 GpuRegister rhs) {
2189 switch (condition) {
2190 case kUncond:
2191 return true;
2192 case kCondGE:
2193 case kCondLE:
2194 case kCondEQ:
2195 case kCondGEU:
2196 return lhs == rhs;
2197 default:
2198 return false;
2199 }
2200}
2201
Alexey Frunze0cab6562017-07-25 15:19:36 -07002202Mips64Assembler::Branch::Branch(uint32_t location, uint32_t target, bool is_call, bool is_bare)
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002203 : old_location_(location),
2204 location_(location),
2205 target_(target),
2206 lhs_reg_(ZERO),
2207 rhs_reg_(ZERO),
2208 condition_(kUncond) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002209 InitializeType(
2210 (is_call ? (is_bare ? kBareCall : kCall) : (is_bare ? kBareCondBranch : kCondBranch)),
2211 /* is_r6 */ true);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002212}
2213
Alexey Frunze0cab6562017-07-25 15:19:36 -07002214Mips64Assembler::Branch::Branch(bool is_r6,
2215 uint32_t location,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002216 uint32_t target,
2217 Mips64Assembler::BranchCondition condition,
2218 GpuRegister lhs_reg,
Alexey Frunze0cab6562017-07-25 15:19:36 -07002219 GpuRegister rhs_reg,
2220 bool is_bare)
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002221 : old_location_(location),
2222 location_(location),
2223 target_(target),
2224 lhs_reg_(lhs_reg),
2225 rhs_reg_(rhs_reg),
2226 condition_(condition) {
2227 CHECK_NE(condition, kUncond);
2228 switch (condition) {
2229 case kCondEQ:
2230 case kCondNE:
2231 case kCondLT:
2232 case kCondGE:
2233 case kCondLE:
2234 case kCondGT:
2235 case kCondLTU:
2236 case kCondGEU:
2237 CHECK_NE(lhs_reg, ZERO);
2238 CHECK_NE(rhs_reg, ZERO);
2239 break;
2240 case kCondLTZ:
2241 case kCondGEZ:
2242 case kCondLEZ:
2243 case kCondGTZ:
2244 case kCondEQZ:
2245 case kCondNEZ:
2246 CHECK_NE(lhs_reg, ZERO);
2247 CHECK_EQ(rhs_reg, ZERO);
2248 break;
Alexey Frunze299a9392015-12-08 16:08:02 -08002249 case kCondF:
2250 case kCondT:
2251 CHECK_EQ(rhs_reg, ZERO);
2252 break;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002253 case kUncond:
2254 UNREACHABLE();
2255 }
2256 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
2257 if (IsUncond(condition, lhs_reg, rhs_reg)) {
2258 // Branch condition is always true, make the branch unconditional.
2259 condition_ = kUncond;
2260 }
Alexey Frunze0cab6562017-07-25 15:19:36 -07002261 InitializeType((is_bare ? kBareCondBranch : kCondBranch), is_r6);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002262}
2263
Alexey Frunze19f6c692016-11-30 19:19:55 -08002264Mips64Assembler::Branch::Branch(uint32_t location, GpuRegister dest_reg, Type label_or_literal_type)
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002265 : old_location_(location),
2266 location_(location),
Alexey Frunze19f6c692016-11-30 19:19:55 -08002267 target_(kUnresolved),
2268 lhs_reg_(dest_reg),
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002269 rhs_reg_(ZERO),
2270 condition_(kUncond) {
Alexey Frunze19f6c692016-11-30 19:19:55 -08002271 CHECK_NE(dest_reg, ZERO);
Alexey Frunze0cab6562017-07-25 15:19:36 -07002272 InitializeType(label_or_literal_type, /* is_r6 */ true);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002273}
2274
2275Mips64Assembler::BranchCondition Mips64Assembler::Branch::OppositeCondition(
2276 Mips64Assembler::BranchCondition cond) {
2277 switch (cond) {
2278 case kCondLT:
2279 return kCondGE;
2280 case kCondGE:
2281 return kCondLT;
2282 case kCondLE:
2283 return kCondGT;
2284 case kCondGT:
2285 return kCondLE;
2286 case kCondLTZ:
2287 return kCondGEZ;
2288 case kCondGEZ:
2289 return kCondLTZ;
2290 case kCondLEZ:
2291 return kCondGTZ;
2292 case kCondGTZ:
2293 return kCondLEZ;
2294 case kCondEQ:
2295 return kCondNE;
2296 case kCondNE:
2297 return kCondEQ;
2298 case kCondEQZ:
2299 return kCondNEZ;
2300 case kCondNEZ:
2301 return kCondEQZ;
2302 case kCondLTU:
2303 return kCondGEU;
2304 case kCondGEU:
2305 return kCondLTU;
Alexey Frunze299a9392015-12-08 16:08:02 -08002306 case kCondF:
2307 return kCondT;
2308 case kCondT:
2309 return kCondF;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002310 case kUncond:
2311 LOG(FATAL) << "Unexpected branch condition " << cond;
2312 }
2313 UNREACHABLE();
2314}
2315
2316Mips64Assembler::Branch::Type Mips64Assembler::Branch::GetType() const {
2317 return type_;
2318}
2319
2320Mips64Assembler::BranchCondition Mips64Assembler::Branch::GetCondition() const {
2321 return condition_;
2322}
2323
2324GpuRegister Mips64Assembler::Branch::GetLeftRegister() const {
2325 return lhs_reg_;
2326}
2327
2328GpuRegister Mips64Assembler::Branch::GetRightRegister() const {
2329 return rhs_reg_;
2330}
2331
2332uint32_t Mips64Assembler::Branch::GetTarget() const {
2333 return target_;
2334}
2335
2336uint32_t Mips64Assembler::Branch::GetLocation() const {
2337 return location_;
2338}
2339
2340uint32_t Mips64Assembler::Branch::GetOldLocation() const {
2341 return old_location_;
2342}
2343
2344uint32_t Mips64Assembler::Branch::GetLength() const {
2345 return branch_info_[type_].length;
2346}
2347
2348uint32_t Mips64Assembler::Branch::GetOldLength() const {
2349 return branch_info_[old_type_].length;
2350}
2351
2352uint32_t Mips64Assembler::Branch::GetSize() const {
2353 return GetLength() * sizeof(uint32_t);
2354}
2355
2356uint32_t Mips64Assembler::Branch::GetOldSize() const {
2357 return GetOldLength() * sizeof(uint32_t);
2358}
2359
2360uint32_t Mips64Assembler::Branch::GetEndLocation() const {
2361 return GetLocation() + GetSize();
2362}
2363
2364uint32_t Mips64Assembler::Branch::GetOldEndLocation() const {
2365 return GetOldLocation() + GetOldSize();
2366}
2367
Alexey Frunze0cab6562017-07-25 15:19:36 -07002368bool Mips64Assembler::Branch::IsBare() const {
2369 switch (type_) {
2370 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
2371 case kBareUncondBranch:
2372 case kBareCondBranch:
2373 case kBareCall:
2374 // R2 short branches (can't be promoted to long), delay slots filled manually.
2375 case kR2BareCondBranch:
2376 return true;
2377 default:
2378 return false;
2379 }
2380}
2381
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002382bool Mips64Assembler::Branch::IsLong() const {
2383 switch (type_) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002384 // R6 short branches (can be promoted to long).
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002385 case kUncondBranch:
2386 case kCondBranch:
2387 case kCall:
Alexey Frunze0cab6562017-07-25 15:19:36 -07002388 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
2389 case kBareUncondBranch:
2390 case kBareCondBranch:
2391 case kBareCall:
2392 // R2 short branches (can't be promoted to long), delay slots filled manually.
2393 case kR2BareCondBranch:
Alexey Frunze19f6c692016-11-30 19:19:55 -08002394 // Near label.
2395 case kLabel:
2396 // Near literals.
2397 case kLiteral:
2398 case kLiteralUnsigned:
2399 case kLiteralLong:
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002400 return false;
2401 // Long branches.
2402 case kLongUncondBranch:
2403 case kLongCondBranch:
2404 case kLongCall:
Alexey Frunze19f6c692016-11-30 19:19:55 -08002405 // Far label.
2406 case kFarLabel:
2407 // Far literals.
2408 case kFarLiteral:
2409 case kFarLiteralUnsigned:
2410 case kFarLiteralLong:
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002411 return true;
2412 }
2413 UNREACHABLE();
2414}
2415
2416bool Mips64Assembler::Branch::IsResolved() const {
2417 return target_ != kUnresolved;
2418}
2419
2420Mips64Assembler::Branch::OffsetBits Mips64Assembler::Branch::GetOffsetSize() const {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002421 bool r6_cond_branch = (type_ == kCondBranch || type_ == kBareCondBranch);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002422 OffsetBits offset_size =
Alexey Frunze0cab6562017-07-25 15:19:36 -07002423 (r6_cond_branch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002424 ? kOffset23
2425 : branch_info_[type_].offset_size;
2426 return offset_size;
2427}
2428
2429Mips64Assembler::Branch::OffsetBits Mips64Assembler::Branch::GetOffsetSizeNeeded(uint32_t location,
2430 uint32_t target) {
2431 // For unresolved targets assume the shortest encoding
2432 // (later it will be made longer if needed).
2433 if (target == kUnresolved)
2434 return kOffset16;
2435 int64_t distance = static_cast<int64_t>(target) - location;
2436 // To simplify calculations in composite branches consisting of multiple instructions
2437 // bump up the distance by a value larger than the max byte size of a composite branch.
2438 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
2439 if (IsInt<kOffset16>(distance))
2440 return kOffset16;
2441 else if (IsInt<kOffset18>(distance))
2442 return kOffset18;
2443 else if (IsInt<kOffset21>(distance))
2444 return kOffset21;
2445 else if (IsInt<kOffset23>(distance))
2446 return kOffset23;
2447 else if (IsInt<kOffset28>(distance))
2448 return kOffset28;
2449 return kOffset32;
2450}
2451
2452void Mips64Assembler::Branch::Resolve(uint32_t target) {
2453 target_ = target;
2454}
2455
2456void Mips64Assembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
2457 if (location_ > expand_location) {
2458 location_ += delta;
2459 }
2460 if (!IsResolved()) {
2461 return; // Don't know the target yet.
2462 }
2463 if (target_ > expand_location) {
2464 target_ += delta;
2465 }
2466}
2467
2468void Mips64Assembler::Branch::PromoteToLong() {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002469 CHECK(!IsBare()); // Bare branches do not promote.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002470 switch (type_) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002471 // R6 short branches (can be promoted to long).
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002472 case kUncondBranch:
2473 type_ = kLongUncondBranch;
2474 break;
2475 case kCondBranch:
2476 type_ = kLongCondBranch;
2477 break;
2478 case kCall:
2479 type_ = kLongCall;
2480 break;
Alexey Frunze19f6c692016-11-30 19:19:55 -08002481 // Near label.
2482 case kLabel:
2483 type_ = kFarLabel;
2484 break;
2485 // Near literals.
2486 case kLiteral:
2487 type_ = kFarLiteral;
2488 break;
2489 case kLiteralUnsigned:
2490 type_ = kFarLiteralUnsigned;
2491 break;
2492 case kLiteralLong:
2493 type_ = kFarLiteralLong;
2494 break;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002495 default:
2496 // Note: 'type_' is already long.
2497 break;
2498 }
2499 CHECK(IsLong());
2500}
2501
2502uint32_t Mips64Assembler::Branch::PromoteIfNeeded(uint32_t max_short_distance) {
2503 // If the branch is still unresolved or already long, nothing to do.
2504 if (IsLong() || !IsResolved()) {
2505 return 0;
2506 }
2507 // Promote the short branch to long if the offset size is too small
2508 // to hold the distance between location_ and target_.
2509 if (GetOffsetSizeNeeded(location_, target_) > GetOffsetSize()) {
2510 PromoteToLong();
2511 uint32_t old_size = GetOldSize();
2512 uint32_t new_size = GetSize();
2513 CHECK_GT(new_size, old_size);
2514 return new_size - old_size;
2515 }
2516 // The following logic is for debugging/testing purposes.
2517 // Promote some short branches to long when it's not really required.
Alexey Frunze0cab6562017-07-25 15:19:36 -07002518 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max() && !IsBare())) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002519 int64_t distance = static_cast<int64_t>(target_) - location_;
2520 distance = (distance >= 0) ? distance : -distance;
2521 if (distance >= max_short_distance) {
2522 PromoteToLong();
2523 uint32_t old_size = GetOldSize();
2524 uint32_t new_size = GetSize();
2525 CHECK_GT(new_size, old_size);
2526 return new_size - old_size;
2527 }
2528 }
2529 return 0;
2530}
2531
2532uint32_t Mips64Assembler::Branch::GetOffsetLocation() const {
2533 return location_ + branch_info_[type_].instr_offset * sizeof(uint32_t);
2534}
2535
2536uint32_t Mips64Assembler::Branch::GetOffset() const {
2537 CHECK(IsResolved());
2538 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
2539 // Calculate the byte distance between instructions and also account for
2540 // different PC-relative origins.
Alexey Frunze19f6c692016-11-30 19:19:55 -08002541 uint32_t offset_location = GetOffsetLocation();
2542 if (type_ == kLiteralLong) {
2543 // Special case for the ldpc instruction, whose address (PC) is rounded down to
2544 // a multiple of 8 before adding the offset.
2545 // Note, branch promotion has already taken care of aligning `target_` to an
2546 // address that's a multiple of 8.
2547 offset_location = RoundDown(offset_location, sizeof(uint64_t));
2548 }
2549 uint32_t offset = target_ - offset_location - branch_info_[type_].pc_org * sizeof(uint32_t);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002550 // Prepare the offset for encoding into the instruction(s).
2551 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
2552 return offset;
2553}
2554
2555Mips64Assembler::Branch* Mips64Assembler::GetBranch(uint32_t branch_id) {
2556 CHECK_LT(branch_id, branches_.size());
2557 return &branches_[branch_id];
2558}
2559
2560const Mips64Assembler::Branch* Mips64Assembler::GetBranch(uint32_t branch_id) const {
2561 CHECK_LT(branch_id, branches_.size());
2562 return &branches_[branch_id];
2563}
2564
2565void Mips64Assembler::Bind(Mips64Label* label) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002566 CHECK(!label->IsBound());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002567 uint32_t bound_pc = buffer_.Size();
Alexey Frunze4dda3372015-06-01 18:31:49 -07002568
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002569 // Walk the list of branches referring to and preceding this label.
2570 // Store the previously unknown target addresses in them.
Alexey Frunze4dda3372015-06-01 18:31:49 -07002571 while (label->IsLinked()) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002572 uint32_t branch_id = label->Position();
2573 Branch* branch = GetBranch(branch_id);
2574 branch->Resolve(bound_pc);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002575
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002576 uint32_t branch_location = branch->GetLocation();
2577 // Extract the location of the previous branch in the list (walking the list backwards;
2578 // the previous branch ID was stored in the space reserved for this branch).
2579 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002580
2581 // On to the previous branch in the list...
2582 label->position_ = prev;
2583 }
2584
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002585 // Now make the label object contain its own location (relative to the end of the preceding
2586 // branch, if any; it will be used by the branches referring to and following this label).
2587 label->prev_branch_id_plus_one_ = branches_.size();
2588 if (label->prev_branch_id_plus_one_) {
2589 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
2590 const Branch* branch = GetBranch(branch_id);
2591 bound_pc -= branch->GetEndLocation();
2592 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002593 label->BindTo(bound_pc);
2594}
2595
Alexey Frunze19f6c692016-11-30 19:19:55 -08002596uint32_t Mips64Assembler::GetLabelLocation(const Mips64Label* label) const {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002597 CHECK(label->IsBound());
2598 uint32_t target = label->Position();
2599 if (label->prev_branch_id_plus_one_) {
2600 // Get label location based on the branch preceding it.
2601 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
2602 const Branch* branch = GetBranch(branch_id);
2603 target += branch->GetEndLocation();
2604 }
2605 return target;
2606}
2607
2608uint32_t Mips64Assembler::GetAdjustedPosition(uint32_t old_position) {
2609 // We can reconstruct the adjustment by going through all the branches from the beginning
2610 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
2611 // with increasing old_position, we can use the data from last AdjustedPosition() to
2612 // continue where we left off and the whole loop should be O(m+n) where m is the number
2613 // of positions to adjust and n is the number of branches.
2614 if (old_position < last_old_position_) {
2615 last_position_adjustment_ = 0;
2616 last_old_position_ = 0;
2617 last_branch_id_ = 0;
2618 }
2619 while (last_branch_id_ != branches_.size()) {
2620 const Branch* branch = GetBranch(last_branch_id_);
2621 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
2622 break;
2623 }
2624 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
2625 ++last_branch_id_;
2626 }
2627 last_old_position_ = old_position;
2628 return old_position + last_position_adjustment_;
2629}
2630
2631void Mips64Assembler::FinalizeLabeledBranch(Mips64Label* label) {
2632 uint32_t length = branches_.back().GetLength();
2633 if (!label->IsBound()) {
2634 // Branch forward (to a following label), distance is unknown.
2635 // The first branch forward will contain 0, serving as the terminator of
2636 // the list of forward-reaching branches.
2637 Emit(label->position_);
2638 length--;
2639 // Now make the label object point to this branch
2640 // (this forms a linked list of branches preceding this label).
2641 uint32_t branch_id = branches_.size() - 1;
2642 label->LinkTo(branch_id);
2643 }
2644 // Reserve space for the branch.
2645 while (length--) {
2646 Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -07002647 }
2648}
2649
Alexey Frunze0cab6562017-07-25 15:19:36 -07002650void Mips64Assembler::Buncond(Mips64Label* label, bool is_bare) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002651 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002652 branches_.emplace_back(buffer_.Size(), target, /* is_call */ false, is_bare);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002653 FinalizeLabeledBranch(label);
2654}
2655
2656void Mips64Assembler::Bcond(Mips64Label* label,
Alexey Frunze0cab6562017-07-25 15:19:36 -07002657 bool is_r6,
2658 bool is_bare,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002659 BranchCondition condition,
2660 GpuRegister lhs,
2661 GpuRegister rhs) {
2662 // If lhs = rhs, this can be a NOP.
2663 if (Branch::IsNop(condition, lhs, rhs)) {
2664 return;
2665 }
2666 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002667 branches_.emplace_back(is_r6, buffer_.Size(), target, condition, lhs, rhs, is_bare);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002668 FinalizeLabeledBranch(label);
2669}
2670
Alexey Frunze0cab6562017-07-25 15:19:36 -07002671void Mips64Assembler::Call(Mips64Label* label, bool is_bare) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002672 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002673 branches_.emplace_back(buffer_.Size(), target, /* is_call */ true, is_bare);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002674 FinalizeLabeledBranch(label);
2675}
2676
Alexey Frunze19f6c692016-11-30 19:19:55 -08002677void Mips64Assembler::LoadLabelAddress(GpuRegister dest_reg, Mips64Label* label) {
2678 // Label address loads are treated as pseudo branches since they require very similar handling.
2679 DCHECK(!label->IsBound());
2680 branches_.emplace_back(buffer_.Size(), dest_reg, Branch::kLabel);
2681 FinalizeLabeledBranch(label);
2682}
2683
2684Literal* Mips64Assembler::NewLiteral(size_t size, const uint8_t* data) {
2685 // We don't support byte and half-word literals.
2686 if (size == 4u) {
2687 literals_.emplace_back(size, data);
2688 return &literals_.back();
2689 } else {
2690 DCHECK_EQ(size, 8u);
2691 long_literals_.emplace_back(size, data);
2692 return &long_literals_.back();
2693 }
2694}
2695
2696void Mips64Assembler::LoadLiteral(GpuRegister dest_reg,
2697 LoadOperandType load_type,
2698 Literal* literal) {
2699 // Literal loads are treated as pseudo branches since they require very similar handling.
2700 Branch::Type literal_type;
2701 switch (load_type) {
2702 case kLoadWord:
2703 DCHECK_EQ(literal->GetSize(), 4u);
2704 literal_type = Branch::kLiteral;
2705 break;
2706 case kLoadUnsignedWord:
2707 DCHECK_EQ(literal->GetSize(), 4u);
2708 literal_type = Branch::kLiteralUnsigned;
2709 break;
2710 case kLoadDoubleword:
2711 DCHECK_EQ(literal->GetSize(), 8u);
2712 literal_type = Branch::kLiteralLong;
2713 break;
2714 default:
2715 LOG(FATAL) << "Unexpected literal load type " << load_type;
2716 UNREACHABLE();
2717 }
2718 Mips64Label* label = literal->GetLabel();
2719 DCHECK(!label->IsBound());
2720 branches_.emplace_back(buffer_.Size(), dest_reg, literal_type);
2721 FinalizeLabeledBranch(label);
2722}
2723
Alexey Frunze0960ac52016-12-20 17:24:59 -08002724JumpTable* Mips64Assembler::CreateJumpTable(std::vector<Mips64Label*>&& labels) {
2725 jump_tables_.emplace_back(std::move(labels));
2726 JumpTable* table = &jump_tables_.back();
2727 DCHECK(!table->GetLabel()->IsBound());
2728 return table;
2729}
2730
2731void Mips64Assembler::ReserveJumpTableSpace() {
2732 if (!jump_tables_.empty()) {
2733 for (JumpTable& table : jump_tables_) {
2734 Mips64Label* label = table.GetLabel();
2735 Bind(label);
2736
2737 // Bulk ensure capacity, as this may be large.
2738 size_t orig_size = buffer_.Size();
2739 size_t required_capacity = orig_size + table.GetSize();
2740 if (required_capacity > buffer_.Capacity()) {
2741 buffer_.ExtendCapacity(required_capacity);
2742 }
2743#ifndef NDEBUG
2744 buffer_.has_ensured_capacity_ = true;
2745#endif
2746
2747 // Fill the space with dummy data as the data is not final
2748 // until the branches have been promoted. And we shouldn't
2749 // be moving uninitialized data during branch promotion.
2750 for (size_t cnt = table.GetData().size(), i = 0; i < cnt; i++) {
2751 buffer_.Emit<uint32_t>(0x1abe1234u);
2752 }
2753
2754#ifndef NDEBUG
2755 buffer_.has_ensured_capacity_ = false;
2756#endif
2757 }
2758 }
2759}
2760
2761void Mips64Assembler::EmitJumpTables() {
2762 if (!jump_tables_.empty()) {
2763 CHECK(!overwriting_);
2764 // Switch from appending instructions at the end of the buffer to overwriting
2765 // existing instructions (here, jump tables) in the buffer.
2766 overwriting_ = true;
2767
2768 for (JumpTable& table : jump_tables_) {
2769 Mips64Label* table_label = table.GetLabel();
2770 uint32_t start = GetLabelLocation(table_label);
2771 overwrite_location_ = start;
2772
2773 for (Mips64Label* target : table.GetData()) {
2774 CHECK_EQ(buffer_.Load<uint32_t>(overwrite_location_), 0x1abe1234u);
2775 // The table will contain target addresses relative to the table start.
2776 uint32_t offset = GetLabelLocation(target) - start;
2777 Emit(offset);
2778 }
2779 }
2780
2781 overwriting_ = false;
2782 }
2783}
2784
Alexey Frunze19f6c692016-11-30 19:19:55 -08002785void Mips64Assembler::EmitLiterals() {
2786 if (!literals_.empty()) {
2787 for (Literal& literal : literals_) {
2788 Mips64Label* label = literal.GetLabel();
2789 Bind(label);
2790 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2791 DCHECK_EQ(literal.GetSize(), 4u);
2792 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
2793 buffer_.Emit<uint8_t>(literal.GetData()[i]);
2794 }
2795 }
2796 }
2797 if (!long_literals_.empty()) {
2798 // Reserve 4 bytes for potential alignment. If after the branch promotion the 64-bit
2799 // literals don't end up 8-byte-aligned, they will be moved down 4 bytes.
2800 Emit(0); // NOP.
2801 for (Literal& literal : long_literals_) {
2802 Mips64Label* label = literal.GetLabel();
2803 Bind(label);
2804 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2805 DCHECK_EQ(literal.GetSize(), 8u);
2806 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
2807 buffer_.Emit<uint8_t>(literal.GetData()[i]);
2808 }
2809 }
2810 }
2811}
2812
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002813void Mips64Assembler::PromoteBranches() {
2814 // Promote short branches to long as necessary.
2815 bool changed;
2816 do {
2817 changed = false;
2818 for (auto& branch : branches_) {
2819 CHECK(branch.IsResolved());
2820 uint32_t delta = branch.PromoteIfNeeded();
2821 // If this branch has been promoted and needs to expand in size,
2822 // relocate all branches by the expansion size.
2823 if (delta) {
2824 changed = true;
2825 uint32_t expand_location = branch.GetLocation();
2826 for (auto& branch2 : branches_) {
2827 branch2.Relocate(expand_location, delta);
2828 }
2829 }
2830 }
2831 } while (changed);
2832
2833 // Account for branch expansion by resizing the code buffer
2834 // and moving the code in it to its final location.
2835 size_t branch_count = branches_.size();
2836 if (branch_count > 0) {
2837 // Resize.
2838 Branch& last_branch = branches_[branch_count - 1];
2839 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
2840 uint32_t old_size = buffer_.Size();
2841 buffer_.Resize(old_size + size_delta);
2842 // Move the code residing between branch placeholders.
2843 uint32_t end = old_size;
2844 for (size_t i = branch_count; i > 0; ) {
2845 Branch& branch = branches_[--i];
2846 uint32_t size = end - branch.GetOldEndLocation();
2847 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
2848 end = branch.GetOldLocation();
2849 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002850 }
Alexey Frunze19f6c692016-11-30 19:19:55 -08002851
2852 // Align 64-bit literals by moving them down by 4 bytes if needed.
2853 // This will reduce the PC-relative distance, which should be safe for both near and far literals.
2854 if (!long_literals_.empty()) {
2855 uint32_t first_literal_location = GetLabelLocation(long_literals_.front().GetLabel());
2856 size_t lit_size = long_literals_.size() * sizeof(uint64_t);
2857 size_t buf_size = buffer_.Size();
2858 // 64-bit literals must be at the very end of the buffer.
2859 CHECK_EQ(first_literal_location + lit_size, buf_size);
2860 if (!IsAligned<sizeof(uint64_t)>(first_literal_location)) {
2861 buffer_.Move(first_literal_location - sizeof(uint32_t), first_literal_location, lit_size);
2862 // The 4 reserved bytes proved useless, reduce the buffer size.
2863 buffer_.Resize(buf_size - sizeof(uint32_t));
2864 // Reduce target addresses in literal and address loads by 4 bytes in order for correct
2865 // offsets from PC to be generated.
2866 for (auto& branch : branches_) {
2867 uint32_t target = branch.GetTarget();
2868 if (target >= first_literal_location) {
2869 branch.Resolve(target - sizeof(uint32_t));
2870 }
2871 }
2872 // If after this we ever call GetLabelLocation() to get the location of a 64-bit literal,
2873 // we need to adjust the location of the literal's label as well.
2874 for (Literal& literal : long_literals_) {
2875 // Bound label's position is negative, hence incrementing it instead of decrementing.
2876 literal.GetLabel()->position_ += sizeof(uint32_t);
2877 }
2878 }
2879 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002880}
2881
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002882// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
2883const Mips64Assembler::Branch::BranchInfo Mips64Assembler::Branch::branch_info_[] = {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002884 // R6 short branches (can be promoted to long).
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002885 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kUncondBranch
2886 { 2, 0, 1, Mips64Assembler::Branch::kOffset18, 2 }, // kCondBranch
2887 // Exception: kOffset23 for beqzc/bnezc
Alexey Frunze19f6c692016-11-30 19:19:55 -08002888 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kCall
Alexey Frunze0cab6562017-07-25 15:19:36 -07002889 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
2890 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kBareUncondBranch
2891 { 1, 0, 1, Mips64Assembler::Branch::kOffset18, 2 }, // kBareCondBranch
2892 // Exception: kOffset23 for beqzc/bnezc
2893 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kBareCall
2894 // R2 short branches (can't be promoted to long), delay slots filled manually.
2895 { 1, 0, 1, Mips64Assembler::Branch::kOffset18, 2 }, // kR2BareCondBranch
Alexey Frunze19f6c692016-11-30 19:19:55 -08002896 // Near label.
2897 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 2 }, // kLabel
2898 // Near literals.
2899 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 2 }, // kLiteral
2900 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 2 }, // kLiteralUnsigned
2901 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 3 }, // kLiteralLong
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002902 // Long branches.
2903 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kLongUncondBranch
2904 { 3, 1, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kLongCondBranch
Alexey Frunze19f6c692016-11-30 19:19:55 -08002905 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kLongCall
2906 // Far label.
2907 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLabel
2908 // Far literals.
2909 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLiteral
2910 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLiteralUnsigned
2911 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLiteralLong
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002912};
2913
2914// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
2915void Mips64Assembler::EmitBranch(Mips64Assembler::Branch* branch) {
2916 CHECK(overwriting_);
2917 overwrite_location_ = branch->GetLocation();
2918 uint32_t offset = branch->GetOffset();
2919 BranchCondition condition = branch->GetCondition();
2920 GpuRegister lhs = branch->GetLeftRegister();
2921 GpuRegister rhs = branch->GetRightRegister();
2922 switch (branch->GetType()) {
2923 // Short branches.
2924 case Branch::kUncondBranch:
2925 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2926 Bc(offset);
2927 break;
2928 case Branch::kCondBranch:
2929 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze0cab6562017-07-25 15:19:36 -07002930 EmitBcondR6(condition, lhs, rhs, offset);
Alexey Frunze299a9392015-12-08 16:08:02 -08002931 Nop(); // TODO: improve by filling the forbidden/delay slot.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002932 break;
2933 case Branch::kCall:
2934 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze19f6c692016-11-30 19:19:55 -08002935 Balc(offset);
2936 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002937 case Branch::kBareUncondBranch:
2938 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2939 Bc(offset);
2940 break;
2941 case Branch::kBareCondBranch:
2942 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2943 EmitBcondR6(condition, lhs, rhs, offset);
2944 break;
2945 case Branch::kBareCall:
2946 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2947 Balc(offset);
2948 break;
2949 case Branch::kR2BareCondBranch:
2950 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2951 EmitBcondR2(condition, lhs, rhs, offset);
2952 break;
Alexey Frunze19f6c692016-11-30 19:19:55 -08002953
2954 // Near label.
2955 case Branch::kLabel:
2956 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002957 Addiupc(lhs, offset);
Alexey Frunze19f6c692016-11-30 19:19:55 -08002958 break;
2959 // Near literals.
2960 case Branch::kLiteral:
2961 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2962 Lwpc(lhs, offset);
2963 break;
2964 case Branch::kLiteralUnsigned:
2965 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2966 Lwupc(lhs, offset);
2967 break;
2968 case Branch::kLiteralLong:
2969 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2970 Ldpc(lhs, offset);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002971 break;
2972
2973 // Long branches.
2974 case Branch::kLongUncondBranch:
2975 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
2976 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2977 Auipc(AT, High16Bits(offset));
2978 Jic(AT, Low16Bits(offset));
2979 break;
2980 case Branch::kLongCondBranch:
Alexey Frunze0cab6562017-07-25 15:19:36 -07002981 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002982 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
2983 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2984 Auipc(AT, High16Bits(offset));
2985 Jic(AT, Low16Bits(offset));
2986 break;
2987 case Branch::kLongCall:
Alexey Frunze19f6c692016-11-30 19:19:55 -08002988 offset += (offset & 0x8000) << 1; // Account for sign extension in jialc.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002989 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze19f6c692016-11-30 19:19:55 -08002990 Auipc(AT, High16Bits(offset));
2991 Jialc(AT, Low16Bits(offset));
2992 break;
2993
2994 // Far label.
2995 case Branch::kFarLabel:
Alexey Frunzef63f5692016-12-13 17:43:11 -08002996 offset += (offset & 0x8000) << 1; // Account for sign extension in daddiu.
Alexey Frunze19f6c692016-11-30 19:19:55 -08002997 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
2998 Auipc(AT, High16Bits(offset));
Alexey Frunzef63f5692016-12-13 17:43:11 -08002999 Daddiu(lhs, AT, Low16Bits(offset));
Alexey Frunze19f6c692016-11-30 19:19:55 -08003000 break;
3001 // Far literals.
3002 case Branch::kFarLiteral:
3003 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
3004 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3005 Auipc(AT, High16Bits(offset));
3006 Lw(lhs, AT, Low16Bits(offset));
3007 break;
3008 case Branch::kFarLiteralUnsigned:
3009 offset += (offset & 0x8000) << 1; // Account for sign extension in lwu.
3010 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3011 Auipc(AT, High16Bits(offset));
3012 Lwu(lhs, AT, Low16Bits(offset));
3013 break;
3014 case Branch::kFarLiteralLong:
3015 offset += (offset & 0x8000) << 1; // Account for sign extension in ld.
3016 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3017 Auipc(AT, High16Bits(offset));
3018 Ld(lhs, AT, Low16Bits(offset));
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003019 break;
3020 }
3021 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
3022 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003023}
3024
Alexey Frunze0cab6562017-07-25 15:19:36 -07003025void Mips64Assembler::Bc(Mips64Label* label, bool is_bare) {
3026 Buncond(label, is_bare);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003027}
3028
Alexey Frunze0cab6562017-07-25 15:19:36 -07003029void Mips64Assembler::Balc(Mips64Label* label, bool is_bare) {
3030 Call(label, is_bare);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003031}
3032
Alexey Frunze0cab6562017-07-25 15:19:36 -07003033void Mips64Assembler::Bltc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3034 Bcond(label, /* is_r6 */ true, is_bare, kCondLT, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003035}
3036
Alexey Frunze0cab6562017-07-25 15:19:36 -07003037void Mips64Assembler::Bltzc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3038 Bcond(label, /* is_r6 */ true, is_bare, kCondLTZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003039}
3040
Alexey Frunze0cab6562017-07-25 15:19:36 -07003041void Mips64Assembler::Bgtzc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3042 Bcond(label, /* is_r6 */ true, is_bare, kCondGTZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003043}
3044
Alexey Frunze0cab6562017-07-25 15:19:36 -07003045void Mips64Assembler::Bgec(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3046 Bcond(label, /* is_r6 */ true, is_bare, kCondGE, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003047}
3048
Alexey Frunze0cab6562017-07-25 15:19:36 -07003049void Mips64Assembler::Bgezc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3050 Bcond(label, /* is_r6 */ true, is_bare, kCondGEZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003051}
3052
Alexey Frunze0cab6562017-07-25 15:19:36 -07003053void Mips64Assembler::Blezc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3054 Bcond(label, /* is_r6 */ true, is_bare, kCondLEZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003055}
3056
Alexey Frunze0cab6562017-07-25 15:19:36 -07003057void Mips64Assembler::Bltuc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3058 Bcond(label, /* is_r6 */ true, is_bare, kCondLTU, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003059}
3060
Alexey Frunze0cab6562017-07-25 15:19:36 -07003061void Mips64Assembler::Bgeuc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3062 Bcond(label, /* is_r6 */ true, is_bare, kCondGEU, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003063}
3064
Alexey Frunze0cab6562017-07-25 15:19:36 -07003065void Mips64Assembler::Beqc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3066 Bcond(label, /* is_r6 */ true, is_bare, kCondEQ, rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003067}
3068
Alexey Frunze0cab6562017-07-25 15:19:36 -07003069void Mips64Assembler::Bnec(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3070 Bcond(label, /* is_r6 */ true, is_bare, kCondNE, rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003071}
3072
Alexey Frunze0cab6562017-07-25 15:19:36 -07003073void Mips64Assembler::Beqzc(GpuRegister rs, Mips64Label* label, bool is_bare) {
3074 Bcond(label, /* is_r6 */ true, is_bare, kCondEQZ, rs);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003075}
3076
Alexey Frunze0cab6562017-07-25 15:19:36 -07003077void Mips64Assembler::Bnezc(GpuRegister rs, Mips64Label* label, bool is_bare) {
3078 Bcond(label, /* is_r6 */ true, is_bare, kCondNEZ, rs);
Andreas Gampe57b34292015-01-14 15:45:59 -08003079}
3080
Alexey Frunze0cab6562017-07-25 15:19:36 -07003081void Mips64Assembler::Bc1eqz(FpuRegister ft, Mips64Label* label, bool is_bare) {
3082 Bcond(label, /* is_r6 */ true, is_bare, kCondF, static_cast<GpuRegister>(ft), ZERO);
Alexey Frunze299a9392015-12-08 16:08:02 -08003083}
3084
Alexey Frunze0cab6562017-07-25 15:19:36 -07003085void Mips64Assembler::Bc1nez(FpuRegister ft, Mips64Label* label, bool is_bare) {
3086 Bcond(label, /* is_r6 */ true, is_bare, kCondT, static_cast<GpuRegister>(ft), ZERO);
3087}
3088
3089void Mips64Assembler::Bltz(GpuRegister rt, Mips64Label* label, bool is_bare) {
3090 CHECK(is_bare);
3091 Bcond(label, /* is_r6 */ false, is_bare, kCondLTZ, rt);
3092}
3093
3094void Mips64Assembler::Bgtz(GpuRegister rt, Mips64Label* label, bool is_bare) {
3095 CHECK(is_bare);
3096 Bcond(label, /* is_r6 */ false, is_bare, kCondGTZ, rt);
3097}
3098
3099void Mips64Assembler::Bgez(GpuRegister rt, Mips64Label* label, bool is_bare) {
3100 CHECK(is_bare);
3101 Bcond(label, /* is_r6 */ false, is_bare, kCondGEZ, rt);
3102}
3103
3104void Mips64Assembler::Blez(GpuRegister rt, Mips64Label* label, bool is_bare) {
3105 CHECK(is_bare);
3106 Bcond(label, /* is_r6 */ false, is_bare, kCondLEZ, rt);
3107}
3108
3109void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3110 CHECK(is_bare);
3111 Bcond(label, /* is_r6 */ false, is_bare, kCondEQ, rs, rt);
3112}
3113
3114void Mips64Assembler::Bne(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3115 CHECK(is_bare);
3116 Bcond(label, /* is_r6 */ false, is_bare, kCondNE, rs, rt);
3117}
3118
3119void Mips64Assembler::Beqz(GpuRegister rs, Mips64Label* label, bool is_bare) {
3120 CHECK(is_bare);
3121 Bcond(label, /* is_r6 */ false, is_bare, kCondEQZ, rs);
3122}
3123
3124void Mips64Assembler::Bnez(GpuRegister rs, Mips64Label* label, bool is_bare) {
3125 CHECK(is_bare);
3126 Bcond(label, /* is_r6 */ false, is_bare, kCondNEZ, rs);
Alexey Frunze299a9392015-12-08 16:08:02 -08003127}
3128
Chris Larsenc3fec0c2016-12-15 11:44:14 -08003129void Mips64Assembler::AdjustBaseAndOffset(GpuRegister& base,
3130 int32_t& offset,
3131 bool is_doubleword) {
3132 // This method is used to adjust the base register and offset pair
3133 // for a load/store when the offset doesn't fit into int16_t.
3134 // It is assumed that `base + offset` is sufficiently aligned for memory
3135 // operands that are machine word in size or smaller. For doubleword-sized
3136 // operands it's assumed that `base` is a multiple of 8, while `offset`
3137 // may be a multiple of 4 (e.g. 4-byte-aligned long and double arguments
3138 // and spilled variables on the stack accessed relative to the stack
3139 // pointer register).
3140 // We preserve the "alignment" of `offset` by adjusting it by a multiple of 8.
3141 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
3142
3143 bool doubleword_aligned = IsAligned<kMips64DoublewordSize>(offset);
3144 bool two_accesses = is_doubleword && !doubleword_aligned;
3145
3146 // IsInt<16> must be passed a signed value, hence the static cast below.
3147 if (IsInt<16>(offset) &&
3148 (!two_accesses || IsInt<16>(static_cast<int32_t>(offset + kMips64WordSize)))) {
3149 // Nothing to do: `offset` (and, if needed, `offset + 4`) fits into int16_t.
3150 return;
3151 }
3152
3153 // Remember the "(mis)alignment" of `offset`, it will be checked at the end.
3154 uint32_t misalignment = offset & (kMips64DoublewordSize - 1);
3155
3156 // First, see if `offset` can be represented as a sum of two 16-bit signed
3157 // offsets. This can save an instruction.
3158 // To simplify matters, only do this for a symmetric range of offsets from
3159 // about -64KB to about +64KB, allowing further addition of 4 when accessing
3160 // 64-bit variables with two 32-bit accesses.
3161 constexpr int32_t kMinOffsetForSimpleAdjustment = 0x7ff8; // Max int16_t that's a multiple of 8.
3162 constexpr int32_t kMaxOffsetForSimpleAdjustment = 2 * kMinOffsetForSimpleAdjustment;
3163
3164 if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
3165 Daddiu(AT, base, kMinOffsetForSimpleAdjustment);
3166 offset -= kMinOffsetForSimpleAdjustment;
3167 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
3168 Daddiu(AT, base, -kMinOffsetForSimpleAdjustment);
3169 offset += kMinOffsetForSimpleAdjustment;
3170 } else {
3171 // In more complex cases take advantage of the daui instruction, e.g.:
3172 // daui AT, base, offset_high
3173 // [dahi AT, 1] // When `offset` is close to +2GB.
3174 // lw reg_lo, offset_low(AT)
3175 // [lw reg_hi, (offset_low+4)(AT)] // If misaligned 64-bit load.
3176 // or when offset_low+4 overflows int16_t:
3177 // daui AT, base, offset_high
3178 // daddiu AT, AT, 8
3179 // lw reg_lo, (offset_low-8)(AT)
3180 // lw reg_hi, (offset_low-4)(AT)
3181 int16_t offset_low = Low16Bits(offset);
3182 int32_t offset_low32 = offset_low;
3183 int16_t offset_high = High16Bits(offset);
3184 bool increment_hi16 = offset_low < 0;
3185 bool overflow_hi16 = false;
3186
3187 if (increment_hi16) {
3188 offset_high++;
3189 overflow_hi16 = (offset_high == -32768);
3190 }
3191 Daui(AT, base, offset_high);
3192
3193 if (overflow_hi16) {
3194 Dahi(AT, 1);
3195 }
3196
3197 if (two_accesses && !IsInt<16>(static_cast<int32_t>(offset_low32 + kMips64WordSize))) {
3198 // Avoid overflow in the 16-bit offset of the load/store instruction when adding 4.
3199 Daddiu(AT, AT, kMips64DoublewordSize);
3200 offset_low32 -= kMips64DoublewordSize;
3201 }
3202
3203 offset = offset_low32;
3204 }
3205 base = AT;
3206
3207 CHECK(IsInt<16>(offset));
3208 if (two_accesses) {
3209 CHECK(IsInt<16>(static_cast<int32_t>(offset + kMips64WordSize)));
3210 }
3211 CHECK_EQ(misalignment, offset & (kMips64DoublewordSize - 1));
3212}
3213
Goran Jakovljevicd8b6a532017-04-20 11:42:30 +02003214void Mips64Assembler::AdjustBaseOffsetAndElementSizeShift(GpuRegister& base,
3215 int32_t& offset,
3216 int& element_size_shift) {
3217 // This method is used to adjust the base register, offset and element_size_shift
3218 // for a vector load/store when the offset doesn't fit into allowed number of bits.
3219 // MSA ld.df and st.df instructions take signed offsets as arguments, but maximum
3220 // offset is dependant on the size of the data format df (10-bit offsets for ld.b,
3221 // 11-bit for ld.h, 12-bit for ld.w and 13-bit for ld.d).
3222 // If element_size_shift is non-negative at entry, it won't be changed, but offset
3223 // will be checked for appropriate alignment. If negative at entry, it will be
3224 // adjusted based on offset for maximum fit.
3225 // It's assumed that `base` is a multiple of 8.
3226
3227 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
3228
3229 if (element_size_shift >= 0) {
3230 CHECK_LE(element_size_shift, TIMES_8);
3231 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
3232 } else if (IsAligned<kMips64DoublewordSize>(offset)) {
3233 element_size_shift = TIMES_8;
3234 } else if (IsAligned<kMips64WordSize>(offset)) {
3235 element_size_shift = TIMES_4;
3236 } else if (IsAligned<kMips64HalfwordSize>(offset)) {
3237 element_size_shift = TIMES_2;
3238 } else {
3239 element_size_shift = TIMES_1;
3240 }
3241
3242 const int low_len = 10 + element_size_shift; // How many low bits of `offset` ld.df/st.df
3243 // will take.
3244 int16_t low = offset & ((1 << low_len) - 1); // Isolate these bits.
3245 low -= (low & (1 << (low_len - 1))) << 1; // Sign-extend these bits.
3246 if (low == offset) {
3247 return; // `offset` fits into ld.df/st.df.
3248 }
3249
3250 // First, see if `offset` can be represented as a sum of two signed offsets.
3251 // This can save an instruction.
3252
3253 // Max int16_t that's a multiple of element size.
3254 const int32_t kMaxDeltaForSimpleAdjustment = 0x8000 - (1 << element_size_shift);
3255 // Max ld.df/st.df offset that's a multiple of element size.
3256 const int32_t kMaxLoadStoreOffset = 0x1ff << element_size_shift;
3257 const int32_t kMaxOffsetForSimpleAdjustment = kMaxDeltaForSimpleAdjustment + kMaxLoadStoreOffset;
3258
3259 if (IsInt<16>(offset)) {
3260 Daddiu(AT, base, offset);
3261 offset = 0;
3262 } else if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
3263 Daddiu(AT, base, kMaxDeltaForSimpleAdjustment);
3264 offset -= kMaxDeltaForSimpleAdjustment;
3265 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
3266 Daddiu(AT, base, -kMaxDeltaForSimpleAdjustment);
3267 offset += kMaxDeltaForSimpleAdjustment;
3268 } else {
3269 // Let's treat `offset` as 64-bit to simplify handling of sign
3270 // extensions in the instructions that supply its smaller signed parts.
3271 //
3272 // 16-bit or smaller parts of `offset`:
3273 // |63 top 48|47 hi 32|31 upper 16|15 mid 13-10|12-9 low 0|
3274 //
3275 // Instructions that supply each part as a signed integer addend:
3276 // |dati |dahi |daui |daddiu |ld.df/st.df |
3277 //
3278 // `top` is always 0, so dati isn't used.
3279 // `hi` is 1 when `offset` is close to +2GB and 0 otherwise.
3280 uint64_t tmp = static_cast<uint64_t>(offset) - low; // Exclude `low` from the rest of `offset`
3281 // (accounts for sign of `low`).
3282 tmp += (tmp & (UINT64_C(1) << 15)) << 1; // Account for sign extension in daddiu.
3283 tmp += (tmp & (UINT64_C(1) << 31)) << 1; // Account for sign extension in daui.
3284 int16_t mid = Low16Bits(tmp);
3285 int16_t upper = High16Bits(tmp);
3286 int16_t hi = Low16Bits(High32Bits(tmp));
3287 Daui(AT, base, upper);
3288 if (hi != 0) {
3289 CHECK_EQ(hi, 1);
3290 Dahi(AT, hi);
3291 }
3292 if (mid != 0) {
3293 Daddiu(AT, AT, mid);
3294 }
3295 offset = low;
3296 }
3297 base = AT;
3298 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
3299 CHECK(IsInt<10>(offset >> element_size_shift));
3300}
3301
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003302void Mips64Assembler::LoadFromOffset(LoadOperandType type,
3303 GpuRegister reg,
3304 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003305 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003306 LoadFromOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003307}
3308
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003309void Mips64Assembler::LoadFpuFromOffset(LoadOperandType type,
3310 FpuRegister reg,
3311 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003312 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003313 LoadFpuFromOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003314}
3315
3316void Mips64Assembler::EmitLoad(ManagedRegister m_dst, GpuRegister src_register, int32_t src_offset,
3317 size_t size) {
3318 Mips64ManagedRegister dst = m_dst.AsMips64();
3319 if (dst.IsNoRegister()) {
3320 CHECK_EQ(0u, size) << dst;
3321 } else if (dst.IsGpuRegister()) {
3322 if (size == 4) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003323 LoadFromOffset(kLoadWord, dst.AsGpuRegister(), src_register, src_offset);
3324 } else if (size == 8) {
3325 CHECK_EQ(8u, size) << dst;
3326 LoadFromOffset(kLoadDoubleword, dst.AsGpuRegister(), src_register, src_offset);
3327 } else {
3328 UNIMPLEMENTED(FATAL) << "We only support Load() of size 4 and 8";
3329 }
3330 } else if (dst.IsFpuRegister()) {
3331 if (size == 4) {
3332 CHECK_EQ(4u, size) << dst;
3333 LoadFpuFromOffset(kLoadWord, dst.AsFpuRegister(), src_register, src_offset);
3334 } else if (size == 8) {
3335 CHECK_EQ(8u, size) << dst;
3336 LoadFpuFromOffset(kLoadDoubleword, dst.AsFpuRegister(), src_register, src_offset);
3337 } else {
3338 UNIMPLEMENTED(FATAL) << "We only support Load() of size 4 and 8";
3339 }
3340 }
3341}
3342
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003343void Mips64Assembler::StoreToOffset(StoreOperandType type,
3344 GpuRegister reg,
3345 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003346 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003347 StoreToOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003348}
3349
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003350void Mips64Assembler::StoreFpuToOffset(StoreOperandType type,
3351 FpuRegister reg,
3352 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003353 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003354 StoreFpuToOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003355}
3356
David Srbeckydd973932015-04-07 20:29:48 +01003357static dwarf::Reg DWARFReg(GpuRegister reg) {
3358 return dwarf::Reg::Mips64Core(static_cast<int>(reg));
3359}
3360
Andreas Gampe57b34292015-01-14 15:45:59 -08003361constexpr size_t kFramePointerSize = 8;
3362
Vladimir Marko32248382016-05-19 10:37:24 +01003363void Mips64Assembler::BuildFrame(size_t frame_size,
3364 ManagedRegister method_reg,
3365 ArrayRef<const ManagedRegister> callee_save_regs,
Andreas Gampe57b34292015-01-14 15:45:59 -08003366 const ManagedRegisterEntrySpills& entry_spills) {
3367 CHECK_ALIGNED(frame_size, kStackAlignment);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003368 DCHECK(!overwriting_);
Andreas Gampe57b34292015-01-14 15:45:59 -08003369
3370 // Increase frame to required size.
3371 IncreaseFrameSize(frame_size);
3372
3373 // Push callee saves and return address
3374 int stack_offset = frame_size - kFramePointerSize;
3375 StoreToOffset(kStoreDoubleword, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003376 cfi_.RelOffset(DWARFReg(RA), stack_offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003377 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
3378 stack_offset -= kFramePointerSize;
Vladimir Marko32248382016-05-19 10:37:24 +01003379 GpuRegister reg = callee_save_regs[i].AsMips64().AsGpuRegister();
Andreas Gampe57b34292015-01-14 15:45:59 -08003380 StoreToOffset(kStoreDoubleword, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003381 cfi_.RelOffset(DWARFReg(reg), stack_offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003382 }
3383
3384 // Write out Method*.
Mathieu Chartiere401d142015-04-22 13:56:20 -07003385 StoreToOffset(kStoreDoubleword, method_reg.AsMips64().AsGpuRegister(), SP, 0);
Andreas Gampe57b34292015-01-14 15:45:59 -08003386
3387 // Write out entry spills.
Mathieu Chartiere401d142015-04-22 13:56:20 -07003388 int32_t offset = frame_size + kFramePointerSize;
Andreas Gampe57b34292015-01-14 15:45:59 -08003389 for (size_t i = 0; i < entry_spills.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01003390 Mips64ManagedRegister reg = entry_spills[i].AsMips64();
Andreas Gampe57b34292015-01-14 15:45:59 -08003391 ManagedRegisterSpill spill = entry_spills.at(i);
3392 int32_t size = spill.getSize();
3393 if (reg.IsNoRegister()) {
3394 // only increment stack offset.
3395 offset += size;
3396 } else if (reg.IsFpuRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003397 StoreFpuToOffset((size == 4) ? kStoreWord : kStoreDoubleword,
3398 reg.AsFpuRegister(), SP, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003399 offset += size;
3400 } else if (reg.IsGpuRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003401 StoreToOffset((size == 4) ? kStoreWord : kStoreDoubleword,
3402 reg.AsGpuRegister(), SP, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003403 offset += size;
3404 }
3405 }
3406}
3407
3408void Mips64Assembler::RemoveFrame(size_t frame_size,
Vladimir Marko32248382016-05-19 10:37:24 +01003409 ArrayRef<const ManagedRegister> callee_save_regs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003410 CHECK_ALIGNED(frame_size, kStackAlignment);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003411 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01003412 cfi_.RememberState();
Andreas Gampe57b34292015-01-14 15:45:59 -08003413
3414 // Pop callee saves and return address
3415 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
3416 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01003417 GpuRegister reg = callee_save_regs[i].AsMips64().AsGpuRegister();
Andreas Gampe57b34292015-01-14 15:45:59 -08003418 LoadFromOffset(kLoadDoubleword, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003419 cfi_.Restore(DWARFReg(reg));
Andreas Gampe57b34292015-01-14 15:45:59 -08003420 stack_offset += kFramePointerSize;
3421 }
3422 LoadFromOffset(kLoadDoubleword, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003423 cfi_.Restore(DWARFReg(RA));
Andreas Gampe57b34292015-01-14 15:45:59 -08003424
3425 // Decrease frame to required size.
3426 DecreaseFrameSize(frame_size);
3427
3428 // Then jump to the return address.
3429 Jr(RA);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003430 Nop();
David Srbeckydd973932015-04-07 20:29:48 +01003431
3432 // The CFI should be restored for any code that follows the exit block.
3433 cfi_.RestoreState();
3434 cfi_.DefCFAOffset(frame_size);
Andreas Gampe57b34292015-01-14 15:45:59 -08003435}
3436
3437void Mips64Assembler::IncreaseFrameSize(size_t adjust) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003438 CHECK_ALIGNED(adjust, kFramePointerSize);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003439 DCHECK(!overwriting_);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003440 Daddiu64(SP, SP, static_cast<int32_t>(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01003441 cfi_.AdjustCFAOffset(adjust);
Andreas Gampe57b34292015-01-14 15:45:59 -08003442}
3443
3444void Mips64Assembler::DecreaseFrameSize(size_t adjust) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003445 CHECK_ALIGNED(adjust, kFramePointerSize);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003446 DCHECK(!overwriting_);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003447 Daddiu64(SP, SP, static_cast<int32_t>(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01003448 cfi_.AdjustCFAOffset(-adjust);
Andreas Gampe57b34292015-01-14 15:45:59 -08003449}
3450
3451void Mips64Assembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
3452 Mips64ManagedRegister src = msrc.AsMips64();
3453 if (src.IsNoRegister()) {
3454 CHECK_EQ(0u, size);
3455 } else if (src.IsGpuRegister()) {
3456 CHECK(size == 4 || size == 8) << size;
3457 if (size == 8) {
3458 StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value());
3459 } else if (size == 4) {
3460 StoreToOffset(kStoreWord, src.AsGpuRegister(), SP, dest.Int32Value());
3461 } else {
3462 UNIMPLEMENTED(FATAL) << "We only support Store() of size 4 and 8";
3463 }
3464 } else if (src.IsFpuRegister()) {
3465 CHECK(size == 4 || size == 8) << size;
3466 if (size == 8) {
3467 StoreFpuToOffset(kStoreDoubleword, src.AsFpuRegister(), SP, dest.Int32Value());
3468 } else if (size == 4) {
3469 StoreFpuToOffset(kStoreWord, src.AsFpuRegister(), SP, dest.Int32Value());
3470 } else {
3471 UNIMPLEMENTED(FATAL) << "We only support Store() of size 4 and 8";
3472 }
3473 }
3474}
3475
3476void Mips64Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
3477 Mips64ManagedRegister src = msrc.AsMips64();
3478 CHECK(src.IsGpuRegister());
3479 StoreToOffset(kStoreWord, src.AsGpuRegister(), SP, dest.Int32Value());
3480}
3481
3482void Mips64Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
3483 Mips64ManagedRegister src = msrc.AsMips64();
3484 CHECK(src.IsGpuRegister());
3485 StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value());
3486}
3487
3488void Mips64Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
3489 ManagedRegister mscratch) {
3490 Mips64ManagedRegister scratch = mscratch.AsMips64();
3491 CHECK(scratch.IsGpuRegister()) << scratch;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003492 LoadConst32(scratch.AsGpuRegister(), imm);
Andreas Gampe57b34292015-01-14 15:45:59 -08003493 StoreToOffset(kStoreWord, scratch.AsGpuRegister(), SP, dest.Int32Value());
3494}
3495
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003496void Mips64Assembler::StoreStackOffsetToThread(ThreadOffset64 thr_offs,
3497 FrameOffset fr_offs,
3498 ManagedRegister mscratch) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003499 Mips64ManagedRegister scratch = mscratch.AsMips64();
3500 CHECK(scratch.IsGpuRegister()) << scratch;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003501 Daddiu64(scratch.AsGpuRegister(), SP, fr_offs.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003502 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), S1, thr_offs.Int32Value());
3503}
3504
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003505void Mips64Assembler::StoreStackPointerToThread(ThreadOffset64 thr_offs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003506 StoreToOffset(kStoreDoubleword, SP, S1, thr_offs.Int32Value());
3507}
3508
3509void Mips64Assembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
3510 FrameOffset in_off, ManagedRegister mscratch) {
3511 Mips64ManagedRegister src = msrc.AsMips64();
3512 Mips64ManagedRegister scratch = mscratch.AsMips64();
3513 StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value());
3514 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), SP, in_off.Int32Value());
3515 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value() + 8);
3516}
3517
3518void Mips64Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
3519 return EmitLoad(mdest, SP, src.Int32Value(), size);
3520}
3521
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003522void Mips64Assembler::LoadFromThread(ManagedRegister mdest, ThreadOffset64 src, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003523 return EmitLoad(mdest, S1, src.Int32Value(), size);
3524}
3525
3526void Mips64Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
3527 Mips64ManagedRegister dest = mdest.AsMips64();
3528 CHECK(dest.IsGpuRegister());
Douglas Leungd90957f2015-04-30 19:22:49 -07003529 LoadFromOffset(kLoadUnsignedWord, dest.AsGpuRegister(), SP, src.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003530}
3531
Mathieu Chartiere401d142015-04-22 13:56:20 -07003532void Mips64Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01003533 bool unpoison_reference) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003534 Mips64ManagedRegister dest = mdest.AsMips64();
Douglas Leungd90957f2015-04-30 19:22:49 -07003535 CHECK(dest.IsGpuRegister() && base.AsMips64().IsGpuRegister());
3536 LoadFromOffset(kLoadUnsignedWord, dest.AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003537 base.AsMips64().AsGpuRegister(), offs.Int32Value());
Alexey Frunzec061de12017-02-14 13:27:23 -08003538 if (unpoison_reference) {
3539 MaybeUnpoisonHeapReference(dest.AsGpuRegister());
Andreas Gampe57b34292015-01-14 15:45:59 -08003540 }
3541}
3542
3543void Mips64Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003544 Offset offs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003545 Mips64ManagedRegister dest = mdest.AsMips64();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003546 CHECK(dest.IsGpuRegister() && base.AsMips64().IsGpuRegister());
Andreas Gampe57b34292015-01-14 15:45:59 -08003547 LoadFromOffset(kLoadDoubleword, dest.AsGpuRegister(),
3548 base.AsMips64().AsGpuRegister(), offs.Int32Value());
3549}
3550
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003551void Mips64Assembler::LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset64 offs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003552 Mips64ManagedRegister dest = mdest.AsMips64();
3553 CHECK(dest.IsGpuRegister());
3554 LoadFromOffset(kLoadDoubleword, dest.AsGpuRegister(), S1, offs.Int32Value());
3555}
3556
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003557void Mips64Assembler::SignExtend(ManagedRegister mreg ATTRIBUTE_UNUSED,
3558 size_t size ATTRIBUTE_UNUSED) {
3559 UNIMPLEMENTED(FATAL) << "No sign extension necessary for MIPS64";
Andreas Gampe57b34292015-01-14 15:45:59 -08003560}
3561
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003562void Mips64Assembler::ZeroExtend(ManagedRegister mreg ATTRIBUTE_UNUSED,
3563 size_t size ATTRIBUTE_UNUSED) {
3564 UNIMPLEMENTED(FATAL) << "No zero extension necessary for MIPS64";
Andreas Gampe57b34292015-01-14 15:45:59 -08003565}
3566
3567void Mips64Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
3568 Mips64ManagedRegister dest = mdest.AsMips64();
3569 Mips64ManagedRegister src = msrc.AsMips64();
3570 if (!dest.Equals(src)) {
3571 if (dest.IsGpuRegister()) {
3572 CHECK(src.IsGpuRegister()) << src;
3573 Move(dest.AsGpuRegister(), src.AsGpuRegister());
3574 } else if (dest.IsFpuRegister()) {
3575 CHECK(src.IsFpuRegister()) << src;
3576 if (size == 4) {
3577 MovS(dest.AsFpuRegister(), src.AsFpuRegister());
3578 } else if (size == 8) {
3579 MovD(dest.AsFpuRegister(), src.AsFpuRegister());
3580 } else {
3581 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3582 }
3583 }
3584 }
3585}
3586
3587void Mips64Assembler::CopyRef(FrameOffset dest, FrameOffset src,
3588 ManagedRegister mscratch) {
3589 Mips64ManagedRegister scratch = mscratch.AsMips64();
3590 CHECK(scratch.IsGpuRegister()) << scratch;
3591 LoadFromOffset(kLoadWord, scratch.AsGpuRegister(), SP, src.Int32Value());
3592 StoreToOffset(kStoreWord, scratch.AsGpuRegister(), SP, dest.Int32Value());
3593}
3594
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003595void Mips64Assembler::CopyRawPtrFromThread(FrameOffset fr_offs,
3596 ThreadOffset64 thr_offs,
3597 ManagedRegister mscratch) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003598 Mips64ManagedRegister scratch = mscratch.AsMips64();
3599 CHECK(scratch.IsGpuRegister()) << scratch;
3600 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), S1, thr_offs.Int32Value());
3601 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, fr_offs.Int32Value());
3602}
3603
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003604void Mips64Assembler::CopyRawPtrToThread(ThreadOffset64 thr_offs,
3605 FrameOffset fr_offs,
3606 ManagedRegister mscratch) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003607 Mips64ManagedRegister scratch = mscratch.AsMips64();
3608 CHECK(scratch.IsGpuRegister()) << scratch;
3609 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
3610 SP, fr_offs.Int32Value());
3611 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(),
3612 S1, thr_offs.Int32Value());
3613}
3614
3615void Mips64Assembler::Copy(FrameOffset dest, FrameOffset src,
3616 ManagedRegister mscratch, size_t size) {
3617 Mips64ManagedRegister scratch = mscratch.AsMips64();
3618 CHECK(scratch.IsGpuRegister()) << scratch;
3619 CHECK(size == 4 || size == 8) << size;
3620 if (size == 4) {
3621 LoadFromOffset(kLoadWord, scratch.AsGpuRegister(), SP, src.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003622 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003623 } else if (size == 8) {
3624 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), SP, src.Int32Value());
3625 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value());
3626 } else {
3627 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3628 }
3629}
3630
3631void Mips64Assembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003632 ManagedRegister mscratch, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003633 GpuRegister scratch = mscratch.AsMips64().AsGpuRegister();
3634 CHECK(size == 4 || size == 8) << size;
3635 if (size == 4) {
3636 LoadFromOffset(kLoadWord, scratch, src_base.AsMips64().AsGpuRegister(),
3637 src_offset.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003638 StoreToOffset(kStoreDoubleword, scratch, SP, dest.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003639 } else if (size == 8) {
3640 LoadFromOffset(kLoadDoubleword, scratch, src_base.AsMips64().AsGpuRegister(),
3641 src_offset.Int32Value());
3642 StoreToOffset(kStoreDoubleword, scratch, SP, dest.Int32Value());
3643 } else {
3644 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3645 }
3646}
3647
3648void Mips64Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003649 ManagedRegister mscratch, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003650 GpuRegister scratch = mscratch.AsMips64().AsGpuRegister();
3651 CHECK(size == 4 || size == 8) << size;
3652 if (size == 4) {
3653 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003654 StoreToOffset(kStoreDoubleword, scratch, dest_base.AsMips64().AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003655 dest_offset.Int32Value());
3656 } else if (size == 8) {
3657 LoadFromOffset(kLoadDoubleword, scratch, SP, src.Int32Value());
3658 StoreToOffset(kStoreDoubleword, scratch, dest_base.AsMips64().AsGpuRegister(),
3659 dest_offset.Int32Value());
3660 } else {
3661 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3662 }
3663}
3664
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003665void Mips64Assembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
3666 FrameOffset src_base ATTRIBUTE_UNUSED,
3667 Offset src_offset ATTRIBUTE_UNUSED,
3668 ManagedRegister mscratch ATTRIBUTE_UNUSED,
3669 size_t size ATTRIBUTE_UNUSED) {
3670 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003671}
3672
3673void Mips64Assembler::Copy(ManagedRegister dest, Offset dest_offset,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003674 ManagedRegister src, Offset src_offset,
3675 ManagedRegister mscratch, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003676 GpuRegister scratch = mscratch.AsMips64().AsGpuRegister();
3677 CHECK(size == 4 || size == 8) << size;
3678 if (size == 4) {
3679 LoadFromOffset(kLoadWord, scratch, src.AsMips64().AsGpuRegister(), src_offset.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003680 StoreToOffset(kStoreDoubleword, scratch, dest.AsMips64().AsGpuRegister(), dest_offset.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003681 } else if (size == 8) {
3682 LoadFromOffset(kLoadDoubleword, scratch, src.AsMips64().AsGpuRegister(),
3683 src_offset.Int32Value());
3684 StoreToOffset(kStoreDoubleword, scratch, dest.AsMips64().AsGpuRegister(),
3685 dest_offset.Int32Value());
3686 } else {
3687 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3688 }
3689}
3690
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003691void Mips64Assembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
3692 Offset dest_offset ATTRIBUTE_UNUSED,
3693 FrameOffset src ATTRIBUTE_UNUSED,
3694 Offset src_offset ATTRIBUTE_UNUSED,
3695 ManagedRegister mscratch ATTRIBUTE_UNUSED,
3696 size_t size ATTRIBUTE_UNUSED) {
3697 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003698}
3699
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003700void Mips64Assembler::MemoryBarrier(ManagedRegister mreg ATTRIBUTE_UNUSED) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003701 // TODO: sync?
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003702 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003703}
3704
3705void Mips64Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003706 FrameOffset handle_scope_offset,
3707 ManagedRegister min_reg,
3708 bool null_allowed) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003709 Mips64ManagedRegister out_reg = mout_reg.AsMips64();
3710 Mips64ManagedRegister in_reg = min_reg.AsMips64();
3711 CHECK(in_reg.IsNoRegister() || in_reg.IsGpuRegister()) << in_reg;
3712 CHECK(out_reg.IsGpuRegister()) << out_reg;
3713 if (null_allowed) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003714 Mips64Label null_arg;
Andreas Gampe57b34292015-01-14 15:45:59 -08003715 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
3716 // the address in the handle scope holding the reference.
3717 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
3718 if (in_reg.IsNoRegister()) {
Douglas Leungd90957f2015-04-30 19:22:49 -07003719 LoadFromOffset(kLoadUnsignedWord, out_reg.AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003720 SP, handle_scope_offset.Int32Value());
3721 in_reg = out_reg;
3722 }
3723 if (!out_reg.Equals(in_reg)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003724 LoadConst32(out_reg.AsGpuRegister(), 0);
Andreas Gampe57b34292015-01-14 15:45:59 -08003725 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003726 Beqzc(in_reg.AsGpuRegister(), &null_arg);
3727 Daddiu64(out_reg.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
3728 Bind(&null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003729 } else {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003730 Daddiu64(out_reg.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003731 }
3732}
3733
3734void Mips64Assembler::CreateHandleScopeEntry(FrameOffset out_off,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003735 FrameOffset handle_scope_offset,
3736 ManagedRegister mscratch,
3737 bool null_allowed) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003738 Mips64ManagedRegister scratch = mscratch.AsMips64();
3739 CHECK(scratch.IsGpuRegister()) << scratch;
3740 if (null_allowed) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003741 Mips64Label null_arg;
Douglas Leungd90957f2015-04-30 19:22:49 -07003742 LoadFromOffset(kLoadUnsignedWord, scratch.AsGpuRegister(), SP,
Andreas Gampe57b34292015-01-14 15:45:59 -08003743 handle_scope_offset.Int32Value());
3744 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
3745 // the address in the handle scope holding the reference.
3746 // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset)
Alexey Frunze4dda3372015-06-01 18:31:49 -07003747 Beqzc(scratch.AsGpuRegister(), &null_arg);
3748 Daddiu64(scratch.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
3749 Bind(&null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003750 } else {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003751 Daddiu64(scratch.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003752 }
3753 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, out_off.Int32Value());
3754}
3755
3756// Given a handle scope entry, load the associated reference.
3757void Mips64Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003758 ManagedRegister min_reg) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003759 Mips64ManagedRegister out_reg = mout_reg.AsMips64();
3760 Mips64ManagedRegister in_reg = min_reg.AsMips64();
3761 CHECK(out_reg.IsGpuRegister()) << out_reg;
3762 CHECK(in_reg.IsGpuRegister()) << in_reg;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003763 Mips64Label null_arg;
Andreas Gampe57b34292015-01-14 15:45:59 -08003764 if (!out_reg.Equals(in_reg)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003765 LoadConst32(out_reg.AsGpuRegister(), 0);
Andreas Gampe57b34292015-01-14 15:45:59 -08003766 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003767 Beqzc(in_reg.AsGpuRegister(), &null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003768 LoadFromOffset(kLoadDoubleword, out_reg.AsGpuRegister(),
3769 in_reg.AsGpuRegister(), 0);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003770 Bind(&null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003771}
3772
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003773void Mips64Assembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
3774 bool could_be_null ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003775 // TODO: not validating references
3776}
3777
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003778void Mips64Assembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
3779 bool could_be_null ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003780 // TODO: not validating references
3781}
3782
3783void Mips64Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
3784 Mips64ManagedRegister base = mbase.AsMips64();
3785 Mips64ManagedRegister scratch = mscratch.AsMips64();
3786 CHECK(base.IsGpuRegister()) << base;
3787 CHECK(scratch.IsGpuRegister()) << scratch;
3788 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
3789 base.AsGpuRegister(), offset.Int32Value());
3790 Jalr(scratch.AsGpuRegister());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003791 Nop();
Andreas Gampe57b34292015-01-14 15:45:59 -08003792 // TODO: place reference map on call
3793}
3794
3795void Mips64Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
3796 Mips64ManagedRegister scratch = mscratch.AsMips64();
3797 CHECK(scratch.IsGpuRegister()) << scratch;
3798 // Call *(*(SP + base) + offset)
Mathieu Chartiere401d142015-04-22 13:56:20 -07003799 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003800 SP, base.Int32Value());
3801 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
3802 scratch.AsGpuRegister(), offset.Int32Value());
3803 Jalr(scratch.AsGpuRegister());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003804 Nop();
Andreas Gampe57b34292015-01-14 15:45:59 -08003805 // TODO: place reference map on call
3806}
3807
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003808void Mips64Assembler::CallFromThread(ThreadOffset64 offset ATTRIBUTE_UNUSED,
3809 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003810 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003811}
3812
3813void Mips64Assembler::GetCurrentThread(ManagedRegister tr) {
3814 Move(tr.AsMips64().AsGpuRegister(), S1);
3815}
3816
3817void Mips64Assembler::GetCurrentThread(FrameOffset offset,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003818 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003819 StoreToOffset(kStoreDoubleword, S1, SP, offset.Int32Value());
3820}
3821
3822void Mips64Assembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
3823 Mips64ManagedRegister scratch = mscratch.AsMips64();
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003824 exception_blocks_.emplace_back(scratch, stack_adjust);
3825 LoadFromOffset(kLoadDoubleword,
3826 scratch.AsGpuRegister(),
3827 S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07003828 Thread::ExceptionOffset<kMips64PointerSize>().Int32Value());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003829 Bnezc(scratch.AsGpuRegister(), exception_blocks_.back().Entry());
Andreas Gampe57b34292015-01-14 15:45:59 -08003830}
3831
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003832void Mips64Assembler::EmitExceptionPoll(Mips64ExceptionSlowPath* exception) {
3833 Bind(exception->Entry());
3834 if (exception->stack_adjust_ != 0) { // Fix up the frame.
3835 DecreaseFrameSize(exception->stack_adjust_);
Andreas Gampe57b34292015-01-14 15:45:59 -08003836 }
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003837 // Pass exception object as argument.
3838 // Don't care about preserving A0 as this call won't return.
3839 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
3840 Move(A0, exception->scratch_.AsGpuRegister());
Andreas Gampe57b34292015-01-14 15:45:59 -08003841 // Set up call to Thread::Current()->pDeliverException
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003842 LoadFromOffset(kLoadDoubleword,
3843 T9,
3844 S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07003845 QUICK_ENTRYPOINT_OFFSET(kMips64PointerSize, pDeliverException).Int32Value());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003846 Jr(T9);
3847 Nop();
3848
Andreas Gampe57b34292015-01-14 15:45:59 -08003849 // Call never returns
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003850 Break();
Andreas Gampe57b34292015-01-14 15:45:59 -08003851}
3852
3853} // namespace mips64
3854} // namespace art