blob: 580614b9439e0d1180889f3c97229c12aa002910 [file] [log] [blame]
Dave Allison65fcc2c2014-04-28 13:45:27 -07001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_thumb2.h"
18
19#include "base/logging.h"
20#include "entrypoints/quick/quick_entrypoints.h"
21#include "offsets.h"
22#include "thread.h"
23#include "utils.h"
24
25namespace art {
26namespace arm {
27
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +000028bool Thumb2Assembler::ShifterOperandCanHold(Register rd,
29 Register rn,
30 Opcode opcode,
31 uint32_t immediate,
32 ShifterOperand* shifter_op) {
33 shifter_op->type_ = ShifterOperand::kImmediate;
34 shifter_op->immed_ = immediate;
35 shifter_op->is_shift_ = false;
36 shifter_op->is_rotate_ = false;
37 switch (opcode) {
38 case ADD:
39 case SUB:
40 if (rn == SP) {
41 if (rd == SP) {
42 return immediate < (1 << 9); // 9 bits allowed.
43 } else {
44 return immediate < (1 << 12); // 12 bits.
45 }
46 }
47 if (immediate < (1 << 12)) { // Less than (or equal to) 12 bits can always be done.
48 return true;
49 }
50 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
51
52 case MOV:
53 // TODO: Support less than or equal to 12bits.
54 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
55 case MVN:
56 default:
57 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
58 }
59}
60
Dave Allison65fcc2c2014-04-28 13:45:27 -070061void Thumb2Assembler::and_(Register rd, Register rn, const ShifterOperand& so,
62 Condition cond) {
63 EmitDataProcessing(cond, AND, 0, rn, rd, so);
64}
65
66
67void Thumb2Assembler::eor(Register rd, Register rn, const ShifterOperand& so,
68 Condition cond) {
69 EmitDataProcessing(cond, EOR, 0, rn, rd, so);
70}
71
72
73void Thumb2Assembler::sub(Register rd, Register rn, const ShifterOperand& so,
74 Condition cond) {
75 EmitDataProcessing(cond, SUB, 0, rn, rd, so);
76}
77
78
79void Thumb2Assembler::rsb(Register rd, Register rn, const ShifterOperand& so,
80 Condition cond) {
81 EmitDataProcessing(cond, RSB, 0, rn, rd, so);
82}
83
84
85void Thumb2Assembler::rsbs(Register rd, Register rn, const ShifterOperand& so,
86 Condition cond) {
87 EmitDataProcessing(cond, RSB, 1, rn, rd, so);
88}
89
90
91void Thumb2Assembler::add(Register rd, Register rn, const ShifterOperand& so,
92 Condition cond) {
93 EmitDataProcessing(cond, ADD, 0, rn, rd, so);
94}
95
96
97void Thumb2Assembler::adds(Register rd, Register rn, const ShifterOperand& so,
98 Condition cond) {
99 EmitDataProcessing(cond, ADD, 1, rn, rd, so);
100}
101
102
103void Thumb2Assembler::subs(Register rd, Register rn, const ShifterOperand& so,
104 Condition cond) {
105 EmitDataProcessing(cond, SUB, 1, rn, rd, so);
106}
107
108
109void Thumb2Assembler::adc(Register rd, Register rn, const ShifterOperand& so,
110 Condition cond) {
111 EmitDataProcessing(cond, ADC, 0, rn, rd, so);
112}
113
114
115void Thumb2Assembler::sbc(Register rd, Register rn, const ShifterOperand& so,
116 Condition cond) {
117 EmitDataProcessing(cond, SBC, 0, rn, rd, so);
118}
119
120
121void Thumb2Assembler::rsc(Register rd, Register rn, const ShifterOperand& so,
122 Condition cond) {
123 EmitDataProcessing(cond, RSC, 0, rn, rd, so);
124}
125
126
127void Thumb2Assembler::tst(Register rn, const ShifterOperand& so, Condition cond) {
128 CHECK_NE(rn, PC); // Reserve tst pc instruction for exception handler marker.
129 EmitDataProcessing(cond, TST, 1, rn, R0, so);
130}
131
132
133void Thumb2Assembler::teq(Register rn, const ShifterOperand& so, Condition cond) {
134 CHECK_NE(rn, PC); // Reserve teq pc instruction for exception handler marker.
135 EmitDataProcessing(cond, TEQ, 1, rn, R0, so);
136}
137
138
139void Thumb2Assembler::cmp(Register rn, const ShifterOperand& so, Condition cond) {
140 EmitDataProcessing(cond, CMP, 1, rn, R0, so);
141}
142
143
144void Thumb2Assembler::cmn(Register rn, const ShifterOperand& so, Condition cond) {
145 EmitDataProcessing(cond, CMN, 1, rn, R0, so);
146}
147
148
149void Thumb2Assembler::orr(Register rd, Register rn,
150 const ShifterOperand& so, Condition cond) {
151 EmitDataProcessing(cond, ORR, 0, rn, rd, so);
152}
153
154
155void Thumb2Assembler::orrs(Register rd, Register rn,
156 const ShifterOperand& so, Condition cond) {
157 EmitDataProcessing(cond, ORR, 1, rn, rd, so);
158}
159
160
161void Thumb2Assembler::mov(Register rd, const ShifterOperand& so, Condition cond) {
162 EmitDataProcessing(cond, MOV, 0, R0, rd, so);
163}
164
165
166void Thumb2Assembler::movs(Register rd, const ShifterOperand& so, Condition cond) {
167 EmitDataProcessing(cond, MOV, 1, R0, rd, so);
168}
169
170
171void Thumb2Assembler::bic(Register rd, Register rn, const ShifterOperand& so,
172 Condition cond) {
173 EmitDataProcessing(cond, BIC, 0, rn, rd, so);
174}
175
176
177void Thumb2Assembler::mvn(Register rd, const ShifterOperand& so, Condition cond) {
178 EmitDataProcessing(cond, MVN, 0, R0, rd, so);
179}
180
181
182void Thumb2Assembler::mvns(Register rd, const ShifterOperand& so, Condition cond) {
183 EmitDataProcessing(cond, MVN, 1, R0, rd, so);
184}
185
186
187void Thumb2Assembler::mul(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700188 CheckCondition(cond);
189
Dave Allison65fcc2c2014-04-28 13:45:27 -0700190 if (rd == rm && !IsHighRegister(rd) && !IsHighRegister(rn) && !force_32bit_) {
191 // 16 bit.
192 int16_t encoding = B14 | B9 | B8 | B6 |
193 rn << 3 | rd;
194 Emit16(encoding);
195 } else {
196 // 32 bit.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700197 uint32_t op1 = 0U /* 0b000 */;
198 uint32_t op2 = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700199 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
200 op1 << 20 |
201 B15 | B14 | B13 | B12 |
202 op2 << 4 |
203 static_cast<uint32_t>(rd) << 8 |
204 static_cast<uint32_t>(rn) << 16 |
205 static_cast<uint32_t>(rm);
206
207 Emit32(encoding);
208 }
209}
210
211
212void Thumb2Assembler::mla(Register rd, Register rn, Register rm, Register ra,
213 Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700214 CheckCondition(cond);
215
Andreas Gampec8ccf682014-09-29 20:07:43 -0700216 uint32_t op1 = 0U /* 0b000 */;
217 uint32_t op2 = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700218 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
219 op1 << 20 |
220 op2 << 4 |
221 static_cast<uint32_t>(rd) << 8 |
222 static_cast<uint32_t>(ra) << 12 |
223 static_cast<uint32_t>(rn) << 16 |
224 static_cast<uint32_t>(rm);
225
226 Emit32(encoding);
227}
228
229
230void Thumb2Assembler::mls(Register rd, Register rn, Register rm, Register ra,
231 Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700232 CheckCondition(cond);
233
Andreas Gampec8ccf682014-09-29 20:07:43 -0700234 uint32_t op1 = 0U /* 0b000 */;
235 uint32_t op2 = 01 /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700236 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
237 op1 << 20 |
238 op2 << 4 |
239 static_cast<uint32_t>(rd) << 8 |
240 static_cast<uint32_t>(ra) << 12 |
241 static_cast<uint32_t>(rn) << 16 |
242 static_cast<uint32_t>(rm);
243
244 Emit32(encoding);
245}
246
247
248void Thumb2Assembler::umull(Register rd_lo, Register rd_hi, Register rn,
249 Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700250 CheckCondition(cond);
251
Andreas Gampec8ccf682014-09-29 20:07:43 -0700252 uint32_t op1 = 2U /* 0b010; */;
253 uint32_t op2 = 0U /* 0b0000 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700254 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 |
255 op1 << 20 |
256 op2 << 4 |
257 static_cast<uint32_t>(rd_lo) << 12 |
258 static_cast<uint32_t>(rd_hi) << 8 |
259 static_cast<uint32_t>(rn) << 16 |
260 static_cast<uint32_t>(rm);
261
262 Emit32(encoding);
263}
264
265
266void Thumb2Assembler::sdiv(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700267 CheckCondition(cond);
268
Andreas Gampec8ccf682014-09-29 20:07:43 -0700269 uint32_t op1 = 1U /* 0b001 */;
270 uint32_t op2 = 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700271 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 | B20 |
272 op1 << 20 |
273 op2 << 4 |
274 0xf << 12 |
275 static_cast<uint32_t>(rd) << 8 |
276 static_cast<uint32_t>(rn) << 16 |
277 static_cast<uint32_t>(rm);
278
279 Emit32(encoding);
280}
281
282
283void Thumb2Assembler::udiv(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700284 CheckCondition(cond);
285
Andreas Gampec8ccf682014-09-29 20:07:43 -0700286 uint32_t op1 = 1U /* 0b001 */;
287 uint32_t op2 = 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700288 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 | B21 | B20 |
289 op1 << 20 |
290 op2 << 4 |
291 0xf << 12 |
292 static_cast<uint32_t>(rd) << 8 |
293 static_cast<uint32_t>(rn) << 16 |
294 static_cast<uint32_t>(rm);
295
296 Emit32(encoding);
297}
298
299
Roland Levillain51d3fc42014-11-13 14:11:42 +0000300void Thumb2Assembler::sbfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
301 CheckCondition(cond);
302 CHECK_LE(lsb, 31U);
303 CHECK(1U <= width && width <= 32U) << width;
304 uint32_t widthminus1 = width - 1;
305 uint32_t imm2 = lsb & (B1 | B0); // Bits 0-1 of `lsb`.
306 uint32_t imm3 = (lsb & (B4 | B3 | B2)) >> 2; // Bits 2-4 of `lsb`.
307
308 uint32_t op = 20U /* 0b10100 */;
309 int32_t encoding = B31 | B30 | B29 | B28 | B25 |
310 op << 20 |
311 static_cast<uint32_t>(rn) << 16 |
312 imm3 << 12 |
313 static_cast<uint32_t>(rd) << 8 |
314 imm2 << 6 |
315 widthminus1;
316
317 Emit32(encoding);
318}
319
320
Roland Levillain981e4542014-11-14 11:47:14 +0000321void Thumb2Assembler::ubfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
322 CheckCondition(cond);
323 CHECK_LE(lsb, 31U);
324 CHECK(1U <= width && width <= 32U) << width;
325 uint32_t widthminus1 = width - 1;
326 uint32_t imm2 = lsb & (B1 | B0); // Bits 0-1 of `lsb`.
327 uint32_t imm3 = (lsb & (B4 | B3 | B2)) >> 2; // Bits 2-4 of `lsb`.
328
329 uint32_t op = 28U /* 0b11100 */;
330 int32_t encoding = B31 | B30 | B29 | B28 | B25 |
331 op << 20 |
332 static_cast<uint32_t>(rn) << 16 |
333 imm3 << 12 |
334 static_cast<uint32_t>(rd) << 8 |
335 imm2 << 6 |
336 widthminus1;
337
338 Emit32(encoding);
339}
340
341
Dave Allison65fcc2c2014-04-28 13:45:27 -0700342void Thumb2Assembler::ldr(Register rd, const Address& ad, Condition cond) {
343 EmitLoadStore(cond, true, false, false, false, rd, ad);
344}
345
346
347void Thumb2Assembler::str(Register rd, const Address& ad, Condition cond) {
348 EmitLoadStore(cond, false, false, false, false, rd, ad);
349}
350
351
352void Thumb2Assembler::ldrb(Register rd, const Address& ad, Condition cond) {
353 EmitLoadStore(cond, true, true, false, false, rd, ad);
354}
355
356
357void Thumb2Assembler::strb(Register rd, const Address& ad, Condition cond) {
358 EmitLoadStore(cond, false, true, false, false, rd, ad);
359}
360
361
362void Thumb2Assembler::ldrh(Register rd, const Address& ad, Condition cond) {
363 EmitLoadStore(cond, true, false, true, false, rd, ad);
364}
365
366
367void Thumb2Assembler::strh(Register rd, const Address& ad, Condition cond) {
368 EmitLoadStore(cond, false, false, true, false, rd, ad);
369}
370
371
372void Thumb2Assembler::ldrsb(Register rd, const Address& ad, Condition cond) {
373 EmitLoadStore(cond, true, true, false, true, rd, ad);
374}
375
376
377void Thumb2Assembler::ldrsh(Register rd, const Address& ad, Condition cond) {
378 EmitLoadStore(cond, true, false, true, true, rd, ad);
379}
380
381
382void Thumb2Assembler::ldrd(Register rd, const Address& ad, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700383 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700384 CHECK_EQ(rd % 2, 0);
385 // This is different from other loads. The encoding is like ARM.
386 int32_t encoding = B31 | B30 | B29 | B27 | B22 | B20 |
387 static_cast<int32_t>(rd) << 12 |
388 (static_cast<int32_t>(rd) + 1) << 8 |
389 ad.encodingThumbLdrdStrd();
390 Emit32(encoding);
391}
392
393
394void Thumb2Assembler::strd(Register rd, const Address& ad, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700395 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700396 CHECK_EQ(rd % 2, 0);
397 // This is different from other loads. The encoding is like ARM.
398 int32_t encoding = B31 | B30 | B29 | B27 | B22 |
399 static_cast<int32_t>(rd) << 12 |
400 (static_cast<int32_t>(rd) + 1) << 8 |
401 ad.encodingThumbLdrdStrd();
402 Emit32(encoding);
403}
404
405
406void Thumb2Assembler::ldm(BlockAddressMode am,
407 Register base,
408 RegList regs,
409 Condition cond) {
Vladimir Markoe8469c12014-11-26 18:09:30 +0000410 CHECK_NE(regs, 0u); // Do not use ldm if there's nothing to load.
411 if (IsPowerOfTwo(regs)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700412 // Thumb doesn't support one reg in the list.
413 // Find the register number.
Vladimir Markoe8469c12014-11-26 18:09:30 +0000414 int reg = CTZ(static_cast<uint32_t>(regs));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700415 CHECK_LT(reg, 16);
Dave Allison45fdb932014-06-25 12:37:10 -0700416 CHECK(am == DB_W); // Only writeback is supported.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700417 ldr(static_cast<Register>(reg), Address(base, kRegisterSize, Address::PostIndex), cond);
418 } else {
419 EmitMultiMemOp(cond, am, true, base, regs);
420 }
421}
422
423
424void Thumb2Assembler::stm(BlockAddressMode am,
425 Register base,
426 RegList regs,
427 Condition cond) {
Vladimir Markoe8469c12014-11-26 18:09:30 +0000428 CHECK_NE(regs, 0u); // Do not use stm if there's nothing to store.
429 if (IsPowerOfTwo(regs)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700430 // Thumb doesn't support one reg in the list.
431 // Find the register number.
Vladimir Markoe8469c12014-11-26 18:09:30 +0000432 int reg = CTZ(static_cast<uint32_t>(regs));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700433 CHECK_LT(reg, 16);
Dave Allison45fdb932014-06-25 12:37:10 -0700434 CHECK(am == IA || am == IA_W);
435 Address::Mode strmode = am == IA ? Address::PreIndex : Address::Offset;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700436 str(static_cast<Register>(reg), Address(base, -kRegisterSize, strmode), cond);
437 } else {
438 EmitMultiMemOp(cond, am, false, base, regs);
439 }
440}
441
442
443bool Thumb2Assembler::vmovs(SRegister sd, float s_imm, Condition cond) {
444 uint32_t imm32 = bit_cast<uint32_t, float>(s_imm);
445 if (((imm32 & ((1 << 19) - 1)) == 0) &&
446 ((((imm32 >> 25) & ((1 << 6) - 1)) == (1 << 5)) ||
447 (((imm32 >> 25) & ((1 << 6) - 1)) == ((1 << 5) -1)))) {
448 uint8_t imm8 = ((imm32 >> 31) << 7) | (((imm32 >> 29) & 1) << 6) |
449 ((imm32 >> 19) & ((1 << 6) -1));
450 EmitVFPsss(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | (imm8 & 0xf),
451 sd, S0, S0);
452 return true;
453 }
454 return false;
455}
456
457
458bool Thumb2Assembler::vmovd(DRegister dd, double d_imm, Condition cond) {
459 uint64_t imm64 = bit_cast<uint64_t, double>(d_imm);
460 if (((imm64 & ((1LL << 48) - 1)) == 0) &&
461 ((((imm64 >> 54) & ((1 << 9) - 1)) == (1 << 8)) ||
462 (((imm64 >> 54) & ((1 << 9) - 1)) == ((1 << 8) -1)))) {
463 uint8_t imm8 = ((imm64 >> 63) << 7) | (((imm64 >> 61) & 1) << 6) |
464 ((imm64 >> 48) & ((1 << 6) -1));
465 EmitVFPddd(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | B8 | (imm8 & 0xf),
466 dd, D0, D0);
467 return true;
468 }
469 return false;
470}
471
472
473void Thumb2Assembler::vmovs(SRegister sd, SRegister sm, Condition cond) {
474 EmitVFPsss(cond, B23 | B21 | B20 | B6, sd, S0, sm);
475}
476
477
478void Thumb2Assembler::vmovd(DRegister dd, DRegister dm, Condition cond) {
479 EmitVFPddd(cond, B23 | B21 | B20 | B6, dd, D0, dm);
480}
481
482
483void Thumb2Assembler::vadds(SRegister sd, SRegister sn, SRegister sm,
484 Condition cond) {
485 EmitVFPsss(cond, B21 | B20, sd, sn, sm);
486}
487
488
489void Thumb2Assembler::vaddd(DRegister dd, DRegister dn, DRegister dm,
490 Condition cond) {
491 EmitVFPddd(cond, B21 | B20, dd, dn, dm);
492}
493
494
495void Thumb2Assembler::vsubs(SRegister sd, SRegister sn, SRegister sm,
496 Condition cond) {
497 EmitVFPsss(cond, B21 | B20 | B6, sd, sn, sm);
498}
499
500
501void Thumb2Assembler::vsubd(DRegister dd, DRegister dn, DRegister dm,
502 Condition cond) {
503 EmitVFPddd(cond, B21 | B20 | B6, dd, dn, dm);
504}
505
506
507void Thumb2Assembler::vmuls(SRegister sd, SRegister sn, SRegister sm,
508 Condition cond) {
509 EmitVFPsss(cond, B21, sd, sn, sm);
510}
511
512
513void Thumb2Assembler::vmuld(DRegister dd, DRegister dn, DRegister dm,
514 Condition cond) {
515 EmitVFPddd(cond, B21, dd, dn, dm);
516}
517
518
519void Thumb2Assembler::vmlas(SRegister sd, SRegister sn, SRegister sm,
520 Condition cond) {
521 EmitVFPsss(cond, 0, sd, sn, sm);
522}
523
524
525void Thumb2Assembler::vmlad(DRegister dd, DRegister dn, DRegister dm,
526 Condition cond) {
527 EmitVFPddd(cond, 0, dd, dn, dm);
528}
529
530
531void Thumb2Assembler::vmlss(SRegister sd, SRegister sn, SRegister sm,
532 Condition cond) {
533 EmitVFPsss(cond, B6, sd, sn, sm);
534}
535
536
537void Thumb2Assembler::vmlsd(DRegister dd, DRegister dn, DRegister dm,
538 Condition cond) {
539 EmitVFPddd(cond, B6, dd, dn, dm);
540}
541
542
543void Thumb2Assembler::vdivs(SRegister sd, SRegister sn, SRegister sm,
544 Condition cond) {
545 EmitVFPsss(cond, B23, sd, sn, sm);
546}
547
548
549void Thumb2Assembler::vdivd(DRegister dd, DRegister dn, DRegister dm,
550 Condition cond) {
551 EmitVFPddd(cond, B23, dd, dn, dm);
552}
553
554
555void Thumb2Assembler::vabss(SRegister sd, SRegister sm, Condition cond) {
556 EmitVFPsss(cond, B23 | B21 | B20 | B7 | B6, sd, S0, sm);
557}
558
559
560void Thumb2Assembler::vabsd(DRegister dd, DRegister dm, Condition cond) {
561 EmitVFPddd(cond, B23 | B21 | B20 | B7 | B6, dd, D0, dm);
562}
563
564
565void Thumb2Assembler::vnegs(SRegister sd, SRegister sm, Condition cond) {
566 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B6, sd, S0, sm);
567}
568
569
570void Thumb2Assembler::vnegd(DRegister dd, DRegister dm, Condition cond) {
571 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B6, dd, D0, dm);
572}
573
574
575void Thumb2Assembler::vsqrts(SRegister sd, SRegister sm, Condition cond) {
576 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B7 | B6, sd, S0, sm);
577}
578
579void Thumb2Assembler::vsqrtd(DRegister dd, DRegister dm, Condition cond) {
580 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B7 | B6, dd, D0, dm);
581}
582
583
584void Thumb2Assembler::vcvtsd(SRegister sd, DRegister dm, Condition cond) {
585 EmitVFPsd(cond, B23 | B21 | B20 | B18 | B17 | B16 | B8 | B7 | B6, sd, dm);
586}
587
588
589void Thumb2Assembler::vcvtds(DRegister dd, SRegister sm, Condition cond) {
590 EmitVFPds(cond, B23 | B21 | B20 | B18 | B17 | B16 | B7 | B6, dd, sm);
591}
592
593
594void Thumb2Assembler::vcvtis(SRegister sd, SRegister sm, Condition cond) {
595 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B16 | B7 | B6, sd, S0, sm);
596}
597
598
599void Thumb2Assembler::vcvtid(SRegister sd, DRegister dm, Condition cond) {
600 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B16 | B8 | B7 | B6, sd, dm);
601}
602
603
604void Thumb2Assembler::vcvtsi(SRegister sd, SRegister sm, Condition cond) {
605 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B7 | B6, sd, S0, sm);
606}
607
608
609void Thumb2Assembler::vcvtdi(DRegister dd, SRegister sm, Condition cond) {
610 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B7 | B6, dd, sm);
611}
612
613
614void Thumb2Assembler::vcvtus(SRegister sd, SRegister sm, Condition cond) {
615 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B7 | B6, sd, S0, sm);
616}
617
618
619void Thumb2Assembler::vcvtud(SRegister sd, DRegister dm, Condition cond) {
620 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B8 | B7 | B6, sd, dm);
621}
622
623
624void Thumb2Assembler::vcvtsu(SRegister sd, SRegister sm, Condition cond) {
625 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B6, sd, S0, sm);
626}
627
628
629void Thumb2Assembler::vcvtdu(DRegister dd, SRegister sm, Condition cond) {
630 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B6, dd, sm);
631}
632
633
634void Thumb2Assembler::vcmps(SRegister sd, SRegister sm, Condition cond) {
635 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B6, sd, S0, sm);
636}
637
638
639void Thumb2Assembler::vcmpd(DRegister dd, DRegister dm, Condition cond) {
640 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B6, dd, D0, dm);
641}
642
643
644void Thumb2Assembler::vcmpsz(SRegister sd, Condition cond) {
645 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B16 | B6, sd, S0, S0);
646}
647
648
649void Thumb2Assembler::vcmpdz(DRegister dd, Condition cond) {
650 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B16 | B6, dd, D0, D0);
651}
652
653void Thumb2Assembler::b(Label* label, Condition cond) {
654 EmitBranch(cond, label, false, false);
655}
656
657
658void Thumb2Assembler::bl(Label* label, Condition cond) {
659 CheckCondition(cond);
660 EmitBranch(cond, label, true, false);
661}
662
663
664void Thumb2Assembler::blx(Label* label) {
665 EmitBranch(AL, label, true, true);
666}
667
668
669void Thumb2Assembler::MarkExceptionHandler(Label* label) {
670 EmitDataProcessing(AL, TST, 1, PC, R0, ShifterOperand(0));
671 Label l;
672 b(&l);
673 EmitBranch(AL, label, false, false);
674 Bind(&l);
675}
676
677
678void Thumb2Assembler::Emit32(int32_t value) {
679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
680 buffer_.Emit<int16_t>(value >> 16);
681 buffer_.Emit<int16_t>(value & 0xffff);
682}
683
684
685void Thumb2Assembler::Emit16(int16_t value) {
686 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
687 buffer_.Emit<int16_t>(value);
688}
689
690
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700691bool Thumb2Assembler::Is32BitDataProcessing(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700692 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700693 bool set_cc ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700694 Register rn,
695 Register rd,
696 const ShifterOperand& so) {
697 if (force_32bit_) {
698 return true;
699 }
700
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000701 // Check special case for SP relative ADD and SUB immediate.
702 if ((opcode == ADD || opcode == SUB) && rn == SP && so.IsImmediate()) {
703 // If the immediate is in range, use 16 bit.
704 if (rd == SP) {
705 if (so.GetImmediate() < (1 << 9)) { // 9 bit immediate.
706 return false;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700707 }
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000708 } else if (!IsHighRegister(rd) && opcode == ADD) {
709 if (so.GetImmediate() < (1 << 10)) { // 10 bit immediate.
710 return false;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700711 }
712 }
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000713 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700714
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000715 bool can_contain_high_register = (opcode == MOV)
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800716 || ((opcode == ADD) && (rn == rd) && !set_cc);
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000717
718 if (IsHighRegister(rd) || IsHighRegister(rn)) {
719 if (!can_contain_high_register) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700720 return true;
721 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100722
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000723 // There are high register instructions available for this opcode.
724 // However, there is no actual shift available, neither for ADD nor for MOV (ASR/LSR/LSL/ROR).
725 if (so.IsShift() && (so.GetShift() == RRX || so.GetImmediate() != 0u)) {
726 return true;
727 }
728
729 // The ADD and MOV instructions that work with high registers don't have 16-bit
730 // immediate variants.
731 if (so.IsImmediate()) {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100732 return true;
733 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700734 }
735
736 if (so.IsRegister() && IsHighRegister(so.GetRegister()) && !can_contain_high_register) {
737 return true;
738 }
739
740 // Check for MOV with an ROR.
741 if (opcode == MOV && so.IsRegister() && so.IsShift() && so.GetShift() == ROR) {
742 if (so.GetImmediate() != 0) {
743 return true;
744 }
745 }
746
747 bool rn_is_valid = true;
748
749 // Check for single operand instructions and ADD/SUB.
750 switch (opcode) {
751 case CMP:
752 case MOV:
753 case TST:
754 case MVN:
755 rn_is_valid = false; // There is no Rn for these instructions.
756 break;
757 case TEQ:
758 return true;
759 break;
760 case ADD:
761 case SUB:
762 break;
763 default:
764 if (so.IsRegister() && rd != rn) {
765 return true;
766 }
767 }
768
769 if (so.IsImmediate()) {
770 if (rn_is_valid && rn != rd) {
771 // The only thumb1 instruction with a register and an immediate are ADD and SUB. The
772 // immediate must be 3 bits.
773 if (opcode != ADD && opcode != SUB) {
774 return true;
775 } else {
776 // Check that the immediate is 3 bits for ADD and SUB.
777 if (so.GetImmediate() >= 8) {
778 return true;
779 }
780 }
781 } else {
782 // ADD, SUB, CMP and MOV may be thumb1 only if the immediate is 8 bits.
783 if (!(opcode == ADD || opcode == SUB || opcode == MOV || opcode == CMP)) {
784 return true;
785 } else {
786 if (so.GetImmediate() > 255) {
787 return true;
788 }
789 }
790 }
791 }
792
793 // The instruction can be encoded in 16 bits.
794 return false;
795}
796
797
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700798void Thumb2Assembler::Emit32BitDataProcessing(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700799 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700800 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700801 Register rn,
802 Register rd,
803 const ShifterOperand& so) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700804 uint8_t thumb_opcode = 255U /* 0b11111111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700805 switch (opcode) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700806 case AND: thumb_opcode = 0U /* 0b0000 */; break;
807 case EOR: thumb_opcode = 4U /* 0b0100 */; break;
808 case SUB: thumb_opcode = 13U /* 0b1101 */; break;
809 case RSB: thumb_opcode = 14U /* 0b1110 */; break;
810 case ADD: thumb_opcode = 8U /* 0b1000 */; break;
Andreas Gampe35c68e32014-09-30 08:39:37 -0700811 case ADC: thumb_opcode = 10U /* 0b1010 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700812 case SBC: thumb_opcode = 11U /* 0b1011 */; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700813 case RSC: break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700814 case TST: thumb_opcode = 0U /* 0b0000 */; set_cc = true; rd = PC; break;
815 case TEQ: thumb_opcode = 4U /* 0b0100 */; set_cc = true; rd = PC; break;
816 case CMP: thumb_opcode = 13U /* 0b1101 */; set_cc = true; rd = PC; break;
817 case CMN: thumb_opcode = 8U /* 0b1000 */; set_cc = true; rd = PC; break;
818 case ORR: thumb_opcode = 2U /* 0b0010 */; break;
819 case MOV: thumb_opcode = 2U /* 0b0010 */; rn = PC; break;
820 case BIC: thumb_opcode = 1U /* 0b0001 */; break;
821 case MVN: thumb_opcode = 3U /* 0b0011 */; rn = PC; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700822 default:
823 break;
824 }
825
Andreas Gampec8ccf682014-09-29 20:07:43 -0700826 if (thumb_opcode == 255U /* 0b11111111 */) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700827 LOG(FATAL) << "Invalid thumb2 opcode " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +0000828 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700829 }
830
831 int32_t encoding = 0;
832 if (so.IsImmediate()) {
833 // Check special cases.
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100834 if ((opcode == SUB || opcode == ADD) && (so.GetImmediate() < (1u << 12))) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700835 if (opcode == SUB) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700836 thumb_opcode = 5U /* 0b0101 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700837 } else {
838 thumb_opcode = 0;
839 }
840 uint32_t imm = so.GetImmediate();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700841
842 uint32_t i = (imm >> 11) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700843 uint32_t imm3 = (imm >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700844 uint32_t imm8 = imm & 0xff;
845
846 encoding = B31 | B30 | B29 | B28 | B25 |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700847 thumb_opcode << 21 |
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100848 rn << 16 |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700849 rd << 8 |
850 i << 26 |
851 imm3 << 12 |
852 imm8;
853 } else {
854 // Modified immediate.
Dave Allison45fdb932014-06-25 12:37:10 -0700855 uint32_t imm = ModifiedImmediate(so.encodingThumb());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700856 if (imm == kInvalidModifiedImmediate) {
857 LOG(FATAL) << "Immediate value cannot fit in thumb2 modified immediate";
Vladimir Markoe8469c12014-11-26 18:09:30 +0000858 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700859 }
860 encoding = B31 | B30 | B29 | B28 |
861 thumb_opcode << 21 |
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700862 (set_cc ? 1 : 0) << 20 |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700863 rn << 16 |
864 rd << 8 |
865 imm;
866 }
867 } else if (so.IsRegister()) {
868 // Register (possibly shifted)
869 encoding = B31 | B30 | B29 | B27 | B25 |
870 thumb_opcode << 21 |
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700871 (set_cc ? 1 : 0) << 20 |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700872 rn << 16 |
873 rd << 8 |
Dave Allison45fdb932014-06-25 12:37:10 -0700874 so.encodingThumb();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700875 }
876 Emit32(encoding);
877}
878
879
880void Thumb2Assembler::Emit16BitDataProcessing(Condition cond,
881 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700882 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700883 Register rn,
884 Register rd,
885 const ShifterOperand& so) {
886 if (opcode == ADD || opcode == SUB) {
887 Emit16BitAddSub(cond, opcode, set_cc, rn, rd, so);
888 return;
889 }
Andreas Gampec8ccf682014-09-29 20:07:43 -0700890 uint8_t thumb_opcode = 255U /* 0b11111111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700891 // Thumb1.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700892 uint8_t dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700893 uint8_t opcode_shift = 6;
894 uint8_t rd_shift = 0;
895 uint8_t rn_shift = 3;
896 uint8_t immediate_shift = 0;
897 bool use_immediate = false;
898 uint8_t immediate = 0;
899
900 if (opcode == MOV && so.IsRegister() && so.IsShift()) {
901 // Convert shifted mov operand2 into 16 bit opcodes.
902 dp_opcode = 0;
903 opcode_shift = 11;
904
905 use_immediate = true;
906 immediate = so.GetImmediate();
907 immediate_shift = 6;
908
909 rn = so.GetRegister();
910
911 switch (so.GetShift()) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700912 case LSL: thumb_opcode = 0U /* 0b00 */; break;
913 case LSR: thumb_opcode = 1U /* 0b01 */; break;
914 case ASR: thumb_opcode = 2U /* 0b10 */; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700915 case ROR:
916 // ROR doesn't allow immediates.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700917 thumb_opcode = 7U /* 0b111 */;
918 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700919 opcode_shift = 6;
920 use_immediate = false;
921 break;
922 case RRX: break;
923 default:
924 break;
925 }
926 } else {
927 if (so.IsImmediate()) {
928 use_immediate = true;
929 immediate = so.GetImmediate();
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800930 } else {
931 // Adjust rn and rd: only two registers will be emitted.
932 switch (opcode) {
933 case AND:
934 case ORR:
935 case EOR:
936 case RSB:
937 case ADC:
938 case SBC:
939 case BIC: {
940 if (rn == rd) {
941 rn = so.GetRegister();
942 } else {
943 CHECK_EQ(rd, so.GetRegister());
944 }
945 break;
946 }
947 case CMP:
948 case CMN: {
949 CHECK_EQ(rd, 0);
950 rd = rn;
951 rn = so.GetRegister();
952 break;
953 }
954 case MVN: {
955 CHECK_EQ(rn, 0);
956 rn = so.GetRegister();
957 break;
958 }
959 default:
960 break;
961 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700962 }
963
964 switch (opcode) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700965 case AND: thumb_opcode = 0U /* 0b0000 */; break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800966 case ORR: thumb_opcode = 12U /* 0b1100 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700967 case EOR: thumb_opcode = 1U /* 0b0001 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700968 case RSB: thumb_opcode = 9U /* 0b1001 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700969 case ADC: thumb_opcode = 5U /* 0b0101 */; break;
970 case SBC: thumb_opcode = 6U /* 0b0110 */; break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800971 case BIC: thumb_opcode = 14U /* 0b1110 */; break;
972 case TST: thumb_opcode = 8U /* 0b1000 */; CHECK(!use_immediate); break;
973 case MVN: thumb_opcode = 15U /* 0b1111 */; CHECK(!use_immediate); break;
974 case CMP: {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700975 if (use_immediate) {
976 // T2 encoding.
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800977 dp_opcode = 0;
978 opcode_shift = 11;
979 thumb_opcode = 5U /* 0b101 */;
980 rd_shift = 8;
981 rn_shift = 8;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700982 } else {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700983 thumb_opcode = 10U /* 0b1010 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700984 }
985
986 break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800987 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100988 case CMN: {
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800989 CHECK(!use_immediate);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700990 thumb_opcode = 11U /* 0b1011 */;
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100991 break;
992 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700993 case MOV:
994 dp_opcode = 0;
995 if (use_immediate) {
996 // T2 encoding.
997 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700998 thumb_opcode = 4U /* 0b100 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700999 rd_shift = 8;
1000 rn_shift = 8;
1001 } else {
1002 rn = so.GetRegister();
1003 if (IsHighRegister(rn) || IsHighRegister(rd)) {
1004 // Special mov for high registers.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001005 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001006 opcode_shift = 7;
1007 // Put the top bit of rd into the bottom bit of the opcode.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001008 thumb_opcode = 12U /* 0b0001100 */ | static_cast<uint32_t>(rd) >> 3;
1009 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001010 } else {
1011 thumb_opcode = 0;
1012 }
1013 }
1014 break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001015
1016 case TEQ:
1017 case RSC:
Dave Allison65fcc2c2014-04-28 13:45:27 -07001018 default:
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001019 LOG(FATAL) << "Invalid thumb1 opcode " << opcode;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001020 break;
1021 }
1022 }
1023
Andreas Gampec8ccf682014-09-29 20:07:43 -07001024 if (thumb_opcode == 255U /* 0b11111111 */) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001025 LOG(FATAL) << "Invalid thumb1 opcode " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001026 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001027 }
1028
1029 int16_t encoding = dp_opcode << 14 |
1030 (thumb_opcode << opcode_shift) |
1031 rd << rd_shift |
1032 rn << rn_shift |
1033 (use_immediate ? (immediate << immediate_shift) : 0);
1034
1035 Emit16(encoding);
1036}
1037
1038
1039// ADD and SUB are complex enough to warrant their own emitter.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001040void Thumb2Assembler::Emit16BitAddSub(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001041 Opcode opcode,
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001042 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001043 Register rn,
1044 Register rd,
1045 const ShifterOperand& so) {
1046 uint8_t dp_opcode = 0;
1047 uint8_t opcode_shift = 6;
1048 uint8_t rd_shift = 0;
1049 uint8_t rn_shift = 3;
1050 uint8_t immediate_shift = 0;
1051 bool use_immediate = false;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001052 uint32_t immediate = 0; // Should be at most 9 bits but keep the full immediate for CHECKs.
Dave Allison65fcc2c2014-04-28 13:45:27 -07001053 uint8_t thumb_opcode;;
1054
1055 if (so.IsImmediate()) {
1056 use_immediate = true;
1057 immediate = so.GetImmediate();
1058 }
1059
1060 switch (opcode) {
1061 case ADD:
1062 if (so.IsRegister()) {
1063 Register rm = so.GetRegister();
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001064 if (rn == rd && !set_cc) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001065 // Can use T2 encoding (allows 4 bit registers)
Andreas Gampec8ccf682014-09-29 20:07:43 -07001066 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001067 opcode_shift = 10;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001068 thumb_opcode = 1U /* 0b0001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001069 // Make Rn also contain the top bit of rd.
1070 rn = static_cast<Register>(static_cast<uint32_t>(rm) |
Andreas Gampec8ccf682014-09-29 20:07:43 -07001071 (static_cast<uint32_t>(rd) & 8U /* 0b1000 */) << 1);
1072 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001073 } else {
1074 // T1.
1075 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001076 thumb_opcode = 12U /* 0b01100 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001077 immediate = static_cast<uint32_t>(so.GetRegister());
1078 use_immediate = true;
1079 immediate_shift = 6;
1080 }
1081 } else {
1082 // Immediate.
1083 if (rd == SP && rn == SP) {
1084 // ADD sp, sp, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001085 dp_opcode = 2U /* 0b10 */;
1086 thumb_opcode = 3U /* 0b11 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001087 opcode_shift = 12;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001088 CHECK_LT(immediate, (1u << 9));
1089 CHECK_EQ((immediate & 3u /* 0b11 */), 0u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001090
1091 // Remove rd and rn from instruction by orring it with immed and clearing bits.
1092 rn = R0;
1093 rd = R0;
1094 rd_shift = 0;
1095 rn_shift = 0;
1096 immediate >>= 2;
1097 } else if (rd != SP && rn == SP) {
1098 // ADD rd, SP, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001099 dp_opcode = 2U /* 0b10 */;
1100 thumb_opcode = 5U /* 0b101 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001101 opcode_shift = 11;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001102 CHECK_LT(immediate, (1u << 10));
1103 CHECK_EQ((immediate & 3u /* 0b11 */), 0u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001104
1105 // Remove rn from instruction.
1106 rn = R0;
1107 rn_shift = 0;
1108 rd_shift = 8;
1109 immediate >>= 2;
1110 } else if (rn != rd) {
1111 // Must use T1.
1112 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001113 thumb_opcode = 14U /* 0b01110 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001114 immediate_shift = 6;
1115 } else {
1116 // T2 encoding.
1117 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001118 thumb_opcode = 6U /* 0b110 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001119 rd_shift = 8;
1120 rn_shift = 8;
1121 }
1122 }
1123 break;
1124
1125 case SUB:
1126 if (so.IsRegister()) {
1127 // T1.
1128 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001129 thumb_opcode = 13U /* 0b01101 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001130 immediate = static_cast<uint32_t>(so.GetRegister());
1131 use_immediate = true;
1132 immediate_shift = 6;
1133 } else {
1134 if (rd == SP && rn == SP) {
1135 // SUB sp, sp, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001136 dp_opcode = 2U /* 0b10 */;
1137 thumb_opcode = 0x61 /* 0b1100001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001138 opcode_shift = 7;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001139 CHECK_LT(immediate, (1u << 9));
1140 CHECK_EQ((immediate & 3u /* 0b11 */), 0u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001141
1142 // Remove rd and rn from instruction by orring it with immed and clearing bits.
1143 rn = R0;
1144 rd = R0;
1145 rd_shift = 0;
1146 rn_shift = 0;
1147 immediate >>= 2;
1148 } else if (rn != rd) {
1149 // Must use T1.
1150 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001151 thumb_opcode = 15U /* 0b01111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001152 immediate_shift = 6;
1153 } else {
1154 // T2 encoding.
1155 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001156 thumb_opcode = 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001157 rd_shift = 8;
1158 rn_shift = 8;
1159 }
1160 }
1161 break;
1162 default:
1163 LOG(FATAL) << "This opcode is not an ADD or SUB: " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001164 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001165 }
1166
1167 int16_t encoding = dp_opcode << 14 |
1168 (thumb_opcode << opcode_shift) |
1169 rd << rd_shift |
1170 rn << rn_shift |
1171 (use_immediate ? (immediate << immediate_shift) : 0);
1172
1173 Emit16(encoding);
1174}
1175
1176
1177void Thumb2Assembler::EmitDataProcessing(Condition cond,
1178 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001179 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001180 Register rn,
1181 Register rd,
1182 const ShifterOperand& so) {
1183 CHECK_NE(rd, kNoRegister);
1184 CheckCondition(cond);
1185
1186 if (Is32BitDataProcessing(cond, opcode, set_cc, rn, rd, so)) {
1187 Emit32BitDataProcessing(cond, opcode, set_cc, rn, rd, so);
1188 } else {
1189 Emit16BitDataProcessing(cond, opcode, set_cc, rn, rd, so);
1190 }
1191}
1192
Dave Allison45fdb932014-06-25 12:37:10 -07001193void Thumb2Assembler::EmitShift(Register rd, Register rm, Shift shift, uint8_t amount, bool setcc) {
1194 CHECK_LT(amount, (1 << 5));
1195 if (IsHighRegister(rd) || IsHighRegister(rm) || shift == ROR || shift == RRX) {
1196 uint16_t opcode = 0;
1197 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001198 case LSL: opcode = 0U /* 0b00 */; break;
1199 case LSR: opcode = 1U /* 0b01 */; break;
1200 case ASR: opcode = 2U /* 0b10 */; break;
1201 case ROR: opcode = 3U /* 0b11 */; break;
1202 case RRX: opcode = 3U /* 0b11 */; amount = 0; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001203 default:
1204 LOG(FATAL) << "Unsupported thumb2 shift opcode";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001205 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001206 }
1207 // 32 bit.
1208 int32_t encoding = B31 | B30 | B29 | B27 | B25 | B22 |
1209 0xf << 16 | (setcc ? B20 : 0);
1210 uint32_t imm3 = amount >> 2;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001211 uint32_t imm2 = amount & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001212 encoding |= imm3 << 12 | imm2 << 6 | static_cast<int16_t>(rm) |
1213 static_cast<int16_t>(rd) << 8 | opcode << 4;
1214 Emit32(encoding);
1215 } else {
1216 // 16 bit shift
1217 uint16_t opcode = 0;
1218 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001219 case LSL: opcode = 0U /* 0b00 */; break;
1220 case LSR: opcode = 1U /* 0b01 */; break;
1221 case ASR: opcode = 2U /* 0b10 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001222 default:
Vladimir Markoe8469c12014-11-26 18:09:30 +00001223 LOG(FATAL) << "Unsupported thumb2 shift opcode";
1224 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001225 }
1226 int16_t encoding = opcode << 11 | amount << 6 | static_cast<int16_t>(rm) << 3 |
1227 static_cast<int16_t>(rd);
1228 Emit16(encoding);
1229 }
1230}
1231
1232void Thumb2Assembler::EmitShift(Register rd, Register rn, Shift shift, Register rm, bool setcc) {
1233 CHECK_NE(shift, RRX);
1234 bool must_be_32bit = false;
1235 if (IsHighRegister(rd) || IsHighRegister(rm) || IsHighRegister(rn) || rd != rn) {
1236 must_be_32bit = true;
1237 }
1238
1239 if (must_be_32bit) {
1240 uint16_t opcode = 0;
1241 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001242 case LSL: opcode = 0U /* 0b00 */; break;
1243 case LSR: opcode = 1U /* 0b01 */; break;
1244 case ASR: opcode = 2U /* 0b10 */; break;
1245 case ROR: opcode = 3U /* 0b11 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001246 default:
1247 LOG(FATAL) << "Unsupported thumb2 shift opcode";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001248 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001249 }
1250 // 32 bit.
1251 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 |
1252 0xf << 12 | (setcc ? B20 : 0);
1253 encoding |= static_cast<int16_t>(rn) << 16 | static_cast<int16_t>(rm) |
1254 static_cast<int16_t>(rd) << 8 | opcode << 21;
1255 Emit32(encoding);
1256 } else {
1257 uint16_t opcode = 0;
1258 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001259 case LSL: opcode = 2U /* 0b0010 */; break;
1260 case LSR: opcode = 3U /* 0b0011 */; break;
1261 case ASR: opcode = 4U /* 0b0100 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001262 default:
Vladimir Markoe8469c12014-11-26 18:09:30 +00001263 LOG(FATAL) << "Unsupported thumb2 shift opcode";
1264 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001265 }
1266 int16_t encoding = B14 | opcode << 6 | static_cast<int16_t>(rm) << 3 |
1267 static_cast<int16_t>(rd);
1268 Emit16(encoding);
1269 }
1270}
1271
1272
Dave Allison65fcc2c2014-04-28 13:45:27 -07001273
1274void Thumb2Assembler::Branch::Emit(AssemblerBuffer* buffer) const {
1275 bool link = type_ == kUnconditionalLinkX || type_ == kUnconditionalLink;
1276 bool x = type_ == kUnconditionalX || type_ == kUnconditionalLinkX;
1277 int32_t offset = target_ - location_;
1278
1279 if (size_ == k32Bit) {
1280 int32_t encoding = B31 | B30 | B29 | B28 | B15;
1281 if (link) {
1282 // BL or BLX immediate.
1283 encoding |= B14;
1284 if (!x) {
1285 encoding |= B12;
1286 } else {
1287 // Bottom bit of offset must be 0.
1288 CHECK_EQ((offset & 1), 0);
1289 }
1290 } else {
1291 if (x) {
1292 LOG(FATAL) << "Invalid use of BX";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001293 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001294 } else {
1295 if (cond_ == AL) {
1296 // Can use the T4 encoding allowing a 24 bit offset.
1297 if (!x) {
1298 encoding |= B12;
1299 }
1300 } else {
1301 // Must be T3 encoding with a 20 bit offset.
1302 encoding |= cond_ << 22;
1303 }
1304 }
1305 }
1306 encoding = Thumb2Assembler::EncodeBranchOffset(offset, encoding);
1307 buffer->Store<int16_t>(location_, static_cast<int16_t>(encoding >> 16));
1308 buffer->Store<int16_t>(location_+2, static_cast<int16_t>(encoding & 0xffff));
1309 } else {
1310 if (IsCompareAndBranch()) {
1311 offset -= 4;
1312 uint16_t i = (offset >> 6) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001313 uint16_t imm5 = (offset >> 1) & 31U /* 0b11111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001314 int16_t encoding = B15 | B13 | B12 |
1315 (type_ == kCompareAndBranchNonZero ? B11 : 0) |
1316 static_cast<uint32_t>(rn_) |
1317 B8 |
1318 i << 9 |
1319 imm5 << 3;
1320 buffer->Store<int16_t>(location_, encoding);
1321 } else {
1322 offset -= 4; // Account for PC offset.
1323 int16_t encoding;
1324 // 16 bit.
1325 if (cond_ == AL) {
1326 encoding = B15 | B14 | B13 |
1327 ((offset >> 1) & 0x7ff);
1328 } else {
1329 encoding = B15 | B14 | B12 |
1330 cond_ << 8 | ((offset >> 1) & 0xff);
1331 }
1332 buffer->Store<int16_t>(location_, encoding);
1333 }
1334 }
1335}
1336
1337
1338uint16_t Thumb2Assembler::EmitCompareAndBranch(Register rn, uint16_t prev, bool n) {
1339 uint32_t location = buffer_.Size();
1340
1341 // This is always unresolved as it must be a forward branch.
1342 Emit16(prev); // Previous link.
1343 return AddBranch(n ? Branch::kCompareAndBranchNonZero : Branch::kCompareAndBranchZero,
1344 location, rn);
1345}
1346
1347
1348// NOTE: this only support immediate offsets, not [rx,ry].
1349// TODO: support [rx,ry] instructions.
1350void Thumb2Assembler::EmitLoadStore(Condition cond,
1351 bool load,
1352 bool byte,
1353 bool half,
1354 bool is_signed,
1355 Register rd,
1356 const Address& ad) {
1357 CHECK_NE(rd, kNoRegister);
1358 CheckCondition(cond);
1359 bool must_be_32bit = force_32bit_;
1360 if (IsHighRegister(rd)) {
1361 must_be_32bit = true;
1362 }
1363
1364 Register rn = ad.GetRegister();
Dave Allison45fdb932014-06-25 12:37:10 -07001365 if (IsHighRegister(rn) && rn != SP && rn != PC) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001366 must_be_32bit = true;
1367 }
1368
1369 if (is_signed || ad.GetOffset() < 0 || ad.GetMode() != Address::Offset) {
1370 must_be_32bit = true;
1371 }
1372
Dave Allison45fdb932014-06-25 12:37:10 -07001373 if (ad.IsImmediate()) {
1374 // Immediate offset
1375 int32_t offset = ad.GetOffset();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001376
Dave Allison45fdb932014-06-25 12:37:10 -07001377 // The 16 bit SP relative instruction can only have a 10 bit offset.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001378 if (rn == SP && offset >= (1 << 10)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001379 must_be_32bit = true;
1380 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001381
1382 if (byte) {
Dave Allison45fdb932014-06-25 12:37:10 -07001383 // 5 bit offset, no shift.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001384 if (offset >= (1 << 5)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001385 must_be_32bit = true;
1386 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001387 } else if (half) {
Dave Allison45fdb932014-06-25 12:37:10 -07001388 // 6 bit offset, shifted by 1.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001389 if (offset >= (1 << 6)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001390 must_be_32bit = true;
1391 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001392 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07001393 // 7 bit offset, shifted by 2.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001394 if (offset >= (1 << 7)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001395 must_be_32bit = true;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001396 }
1397 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001398
Dave Allison45fdb932014-06-25 12:37:10 -07001399 if (must_be_32bit) {
1400 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
1401 (load ? B20 : 0) |
1402 (is_signed ? B24 : 0) |
1403 static_cast<uint32_t>(rd) << 12 |
1404 ad.encodingThumb(true) |
1405 (byte ? 0 : half ? B21 : B22);
1406 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001407 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07001408 // 16 bit thumb1.
1409 uint8_t opA = 0;
1410 bool sp_relative = false;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001411
1412 if (byte) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001413 opA = 7U /* 0b0111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001414 } else if (half) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001415 opA = 8U /* 0b1000 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001416 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07001417 if (rn == SP) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001418 opA = 9U /* 0b1001 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001419 sp_relative = true;
1420 } else {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001421 opA = 6U /* 0b0110 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001422 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001423 }
Dave Allison45fdb932014-06-25 12:37:10 -07001424 int16_t encoding = opA << 12 |
1425 (load ? B11 : 0);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001426
Dave Allison45fdb932014-06-25 12:37:10 -07001427 CHECK_GE(offset, 0);
1428 if (sp_relative) {
1429 // SP relative, 10 bit offset.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001430 CHECK_LT(offset, (1 << 10));
Andreas Gampec8ccf682014-09-29 20:07:43 -07001431 CHECK_EQ((offset & 3 /* 0b11 */), 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001432 encoding |= rd << 8 | offset >> 2;
1433 } else {
1434 // No SP relative. The offset is shifted right depending on
1435 // the size of the load/store.
1436 encoding |= static_cast<uint32_t>(rd);
1437
1438 if (byte) {
1439 // 5 bit offset, no shift.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001440 CHECK_LT(offset, (1 << 5));
Dave Allison45fdb932014-06-25 12:37:10 -07001441 } else if (half) {
1442 // 6 bit offset, shifted by 1.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001443 CHECK_LT(offset, (1 << 6));
Andreas Gampec8ccf682014-09-29 20:07:43 -07001444 CHECK_EQ((offset & 1 /* 0b1 */), 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001445 offset >>= 1;
1446 } else {
1447 // 7 bit offset, shifted by 2.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001448 CHECK_LT(offset, (1 << 7));
Andreas Gampec8ccf682014-09-29 20:07:43 -07001449 CHECK_EQ((offset & 3 /* 0b11 */), 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001450 offset >>= 2;
1451 }
1452 encoding |= rn << 3 | offset << 6;
1453 }
1454
1455 Emit16(encoding);
1456 }
1457 } else {
1458 // Register shift.
1459 if (ad.GetRegister() == PC) {
1460 // PC relative literal encoding.
1461 int32_t offset = ad.GetOffset();
Dave Allison0bb9ade2014-06-26 17:57:36 -07001462 if (must_be_32bit || offset < 0 || offset >= (1 << 10) || !load) {
Dave Allison45fdb932014-06-25 12:37:10 -07001463 int32_t up = B23;
1464 if (offset < 0) {
1465 offset = -offset;
1466 up = 0;
1467 }
1468 CHECK_LT(offset, (1 << 12));
1469 int32_t encoding = 0x1f << 27 | 0xf << 16 | B22 | (load ? B20 : 0) |
1470 offset | up |
1471 static_cast<uint32_t>(rd) << 12;
1472 Emit32(encoding);
1473 } else {
1474 // 16 bit literal load.
1475 CHECK_GE(offset, 0);
1476 CHECK_LT(offset, (1 << 10));
1477 int32_t encoding = B14 | (load ? B11 : 0) | static_cast<uint32_t>(rd) << 8 | offset >> 2;
1478 Emit16(encoding);
1479 }
1480 } else {
1481 if (ad.GetShiftCount() != 0) {
1482 // If there is a shift count this must be 32 bit.
1483 must_be_32bit = true;
1484 } else if (IsHighRegister(ad.GetRegisterOffset())) {
1485 must_be_32bit = true;
1486 }
1487
1488 if (must_be_32bit) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01001489 int32_t encoding = 0x1f << 27 | (load ? B20 : 0) | static_cast<uint32_t>(rd) << 12 |
Dave Allison45fdb932014-06-25 12:37:10 -07001490 ad.encodingThumb(true);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01001491 if (half) {
1492 encoding |= B21;
1493 } else if (!byte) {
1494 encoding |= B22;
1495 }
Dave Allison45fdb932014-06-25 12:37:10 -07001496 Emit32(encoding);
1497 } else {
1498 // 16 bit register offset.
1499 int32_t encoding = B14 | B12 | (load ? B11 : 0) | static_cast<uint32_t>(rd) |
1500 ad.encodingThumb(false);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01001501 if (byte) {
1502 encoding |= B10;
1503 } else if (half) {
1504 encoding |= B9;
1505 }
Dave Allison45fdb932014-06-25 12:37:10 -07001506 Emit16(encoding);
1507 }
1508 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001509 }
1510}
1511
1512
1513void Thumb2Assembler::EmitMultiMemOp(Condition cond,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001514 BlockAddressMode bam,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001515 bool load,
1516 Register base,
1517 RegList regs) {
1518 CHECK_NE(base, kNoRegister);
1519 CheckCondition(cond);
1520 bool must_be_32bit = force_32bit_;
1521
Vladimir Markoe8469c12014-11-26 18:09:30 +00001522 if (!must_be_32bit && base == SP && bam == (load ? IA_W : DB_W) &&
1523 (regs & 0xff00 & ~(1 << (load ? PC : LR))) == 0) {
1524 // Use 16-bit PUSH/POP.
1525 int16_t encoding = B15 | B13 | B12 | (load ? B11 : 0) | B10 |
1526 ((regs & (1 << (load ? PC : LR))) != 0 ? B8 : 0) | (regs & 0x00ff);
1527 Emit16(encoding);
1528 return;
1529 }
1530
Dave Allison65fcc2c2014-04-28 13:45:27 -07001531 if ((regs & 0xff00) != 0) {
1532 must_be_32bit = true;
1533 }
1534
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001535 bool w_bit = bam == IA_W || bam == DB_W || bam == DA_W || bam == IB_W;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001536 // 16 bit always uses writeback.
1537 if (!w_bit) {
1538 must_be_32bit = true;
1539 }
1540
1541 if (must_be_32bit) {
1542 uint32_t op = 0;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001543 switch (bam) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001544 case IA:
1545 case IA_W:
Andreas Gampec8ccf682014-09-29 20:07:43 -07001546 op = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001547 break;
1548 case DB:
1549 case DB_W:
Andreas Gampec8ccf682014-09-29 20:07:43 -07001550 op = 2U /* 0b10 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001551 break;
1552 case DA:
1553 case IB:
1554 case DA_W:
1555 case IB_W:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001556 LOG(FATAL) << "LDM/STM mode not supported on thumb: " << bam;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001557 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001558 }
1559 if (load) {
1560 // Cannot have SP in the list.
1561 CHECK_EQ((regs & (1 << SP)), 0);
1562 } else {
1563 // Cannot have PC or SP in the list.
1564 CHECK_EQ((regs & (1 << PC | 1 << SP)), 0);
1565 }
1566 int32_t encoding = B31 | B30 | B29 | B27 |
1567 (op << 23) |
1568 (load ? B20 : 0) |
1569 base << 16 |
1570 regs |
1571 (w_bit << 21);
1572 Emit32(encoding);
1573 } else {
1574 int16_t encoding = B15 | B14 |
1575 (load ? B11 : 0) |
1576 base << 8 |
1577 regs;
1578 Emit16(encoding);
1579 }
1580}
1581
1582
1583void Thumb2Assembler::EmitBranch(Condition cond, Label* label, bool link, bool x) {
1584 uint32_t pc = buffer_.Size();
1585 Branch::Type branch_type;
1586 if (cond == AL) {
1587 if (link) {
1588 if (x) {
1589 branch_type = Branch::kUnconditionalLinkX; // BLX.
1590 } else {
1591 branch_type = Branch::kUnconditionalLink; // BX.
1592 }
1593 } else {
1594 branch_type = Branch::kUnconditional; // B.
1595 }
1596 } else {
1597 branch_type = Branch::kConditional; // B<cond>.
1598 }
1599
1600 if (label->IsBound()) {
1601 Branch::Size size = AddBranch(branch_type, pc, label->Position(), cond); // Resolved branch.
1602
1603 // The branch is to a bound label which means that it's a backwards branch. We know the
1604 // current size of it so we can emit the appropriate space. Note that if it's a 16 bit
1605 // branch the size may change if it so happens that other branches change size that change
1606 // the distance to the target and that distance puts this branch over the limit for 16 bits.
1607 if (size == Branch::k16Bit) {
Nicolas Geoffray8d486732014-07-16 16:23:40 +01001608 DCHECK(!force_32bit_branches_);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001609 Emit16(0); // Space for a 16 bit branch.
1610 } else {
1611 Emit32(0); // Space for a 32 bit branch.
1612 }
1613 } else {
1614 // Branch is to an unbound label. Emit space for it.
1615 uint16_t branch_id = AddBranch(branch_type, pc, cond); // Unresolved branch.
Nicolas Geoffray8d486732014-07-16 16:23:40 +01001616 if (force_32bit_branches_ || force_32bit_) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001617 Emit16(static_cast<uint16_t>(label->position_)); // Emit current label link.
1618 Emit16(0); // another 16 bits.
1619 } else {
1620 Emit16(static_cast<uint16_t>(label->position_)); // Emit current label link.
1621 }
1622 label->LinkTo(branch_id); // Link to the branch ID.
1623 }
1624}
1625
1626
1627void Thumb2Assembler::clz(Register rd, Register rm, Condition cond) {
1628 CHECK_NE(rd, kNoRegister);
1629 CHECK_NE(rm, kNoRegister);
1630 CheckCondition(cond);
1631 CHECK_NE(rd, PC);
1632 CHECK_NE(rm, PC);
1633 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
1634 B25 | B23 | B21 | B20 |
1635 static_cast<uint32_t>(rm) << 16 |
1636 0xf << 12 |
1637 static_cast<uint32_t>(rd) << 8 |
1638 B7 |
1639 static_cast<uint32_t>(rm);
1640 Emit32(encoding);
1641}
1642
1643
1644void Thumb2Assembler::movw(Register rd, uint16_t imm16, Condition cond) {
1645 CheckCondition(cond);
1646 bool must_be_32bit = force_32bit_;
1647 if (IsHighRegister(rd)|| imm16 >= 256u) {
1648 must_be_32bit = true;
1649 }
1650
1651 if (must_be_32bit) {
1652 // Use encoding T3.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001653 uint32_t imm4 = (imm16 >> 12) & 15U /* 0b1111 */;
1654 uint32_t i = (imm16 >> 11) & 1U /* 0b1 */;
1655 uint32_t imm3 = (imm16 >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001656 uint32_t imm8 = imm16 & 0xff;
1657 int32_t encoding = B31 | B30 | B29 | B28 |
1658 B25 | B22 |
1659 static_cast<uint32_t>(rd) << 8 |
1660 i << 26 |
1661 imm4 << 16 |
1662 imm3 << 12 |
1663 imm8;
1664 Emit32(encoding);
1665 } else {
1666 int16_t encoding = B13 | static_cast<uint16_t>(rd) << 8 |
1667 imm16;
1668 Emit16(encoding);
1669 }
1670}
1671
1672
1673void Thumb2Assembler::movt(Register rd, uint16_t imm16, Condition cond) {
1674 CheckCondition(cond);
1675 // Always 32 bits.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001676 uint32_t imm4 = (imm16 >> 12) & 15U /* 0b1111 */;
1677 uint32_t i = (imm16 >> 11) & 1U /* 0b1 */;
1678 uint32_t imm3 = (imm16 >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001679 uint32_t imm8 = imm16 & 0xff;
1680 int32_t encoding = B31 | B30 | B29 | B28 |
1681 B25 | B23 | B22 |
1682 static_cast<uint32_t>(rd) << 8 |
1683 i << 26 |
1684 imm4 << 16 |
1685 imm3 << 12 |
1686 imm8;
1687 Emit32(encoding);
1688}
1689
1690
1691void Thumb2Assembler::ldrex(Register rt, Register rn, uint16_t imm, Condition cond) {
1692 CHECK_NE(rn, kNoRegister);
1693 CHECK_NE(rt, kNoRegister);
1694 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001695 CHECK_LT(imm, (1u << 10));
1696
1697 int32_t encoding = B31 | B30 | B29 | B27 | B22 | B20 |
1698 static_cast<uint32_t>(rn) << 16 |
1699 static_cast<uint32_t>(rt) << 12 |
1700 0xf << 8 |
1701 imm >> 2;
1702 Emit32(encoding);
1703}
1704
1705
1706void Thumb2Assembler::ldrex(Register rt, Register rn, Condition cond) {
1707 ldrex(rt, rn, 0, cond);
1708}
1709
1710
1711void Thumb2Assembler::strex(Register rd,
1712 Register rt,
1713 Register rn,
1714 uint16_t imm,
1715 Condition cond) {
1716 CHECK_NE(rn, kNoRegister);
1717 CHECK_NE(rd, kNoRegister);
1718 CHECK_NE(rt, kNoRegister);
1719 CheckCondition(cond);
1720 CHECK_LT(imm, (1u << 10));
1721
1722 int32_t encoding = B31 | B30 | B29 | B27 | B22 |
1723 static_cast<uint32_t>(rn) << 16 |
1724 static_cast<uint32_t>(rt) << 12 |
1725 static_cast<uint32_t>(rd) << 8 |
1726 imm >> 2;
1727 Emit32(encoding);
1728}
1729
1730
Calin Juravle52c48962014-12-16 17:02:57 +00001731void Thumb2Assembler::ldrexd(Register rt, Register rt2, Register rn, Condition cond) {
1732 CHECK_NE(rn, kNoRegister);
1733 CHECK_NE(rt, kNoRegister);
1734 CHECK_NE(rt2, kNoRegister);
1735 CHECK_NE(rt, rt2);
1736 CheckCondition(cond);
1737
1738 int32_t encoding = B31 | B30 | B29 | B27 | B23 | B22 | B20 |
1739 static_cast<uint32_t>(rn) << 16 |
1740 static_cast<uint32_t>(rt) << 12 |
1741 static_cast<uint32_t>(rt2) << 8 |
1742 B6 | B5 | B4 | B3 | B2 | B1 | B0;
1743 Emit32(encoding);
1744}
1745
1746
Dave Allison65fcc2c2014-04-28 13:45:27 -07001747void Thumb2Assembler::strex(Register rd,
1748 Register rt,
1749 Register rn,
1750 Condition cond) {
1751 strex(rd, rt, rn, 0, cond);
1752}
1753
1754
Calin Juravle52c48962014-12-16 17:02:57 +00001755void Thumb2Assembler::strexd(Register rd, Register rt, Register rt2, Register rn, Condition cond) {
1756 CHECK_NE(rd, kNoRegister);
1757 CHECK_NE(rn, kNoRegister);
1758 CHECK_NE(rt, kNoRegister);
1759 CHECK_NE(rt2, kNoRegister);
1760 CHECK_NE(rt, rt2);
1761 CHECK_NE(rd, rt);
1762 CHECK_NE(rd, rt2);
1763 CheckCondition(cond);
1764
1765 int32_t encoding = B31 | B30 | B29 | B27 | B23 | B22 |
1766 static_cast<uint32_t>(rn) << 16 |
1767 static_cast<uint32_t>(rt) << 12 |
1768 static_cast<uint32_t>(rt2) << 8 |
1769 B6 | B5 | B4 |
1770 static_cast<uint32_t>(rd);
1771 Emit32(encoding);
1772}
1773
1774
Dave Allison65fcc2c2014-04-28 13:45:27 -07001775void Thumb2Assembler::clrex(Condition cond) {
1776 CheckCondition(cond);
1777 int32_t encoding = B31 | B30 | B29 | B27 | B28 | B25 | B24 | B23 |
1778 B21 | B20 |
1779 0xf << 16 |
1780 B15 |
1781 0xf << 8 |
1782 B5 |
1783 0xf;
1784 Emit32(encoding);
1785}
1786
1787
1788void Thumb2Assembler::nop(Condition cond) {
1789 CheckCondition(cond);
Andreas Gampec8ccf682014-09-29 20:07:43 -07001790 uint16_t encoding = B15 | B13 | B12 |
Dave Allison65fcc2c2014-04-28 13:45:27 -07001791 B11 | B10 | B9 | B8;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001792 Emit16(static_cast<int16_t>(encoding));
Dave Allison65fcc2c2014-04-28 13:45:27 -07001793}
1794
1795
1796void Thumb2Assembler::vmovsr(SRegister sn, Register rt, Condition cond) {
1797 CHECK_NE(sn, kNoSRegister);
1798 CHECK_NE(rt, kNoRegister);
1799 CHECK_NE(rt, SP);
1800 CHECK_NE(rt, PC);
1801 CheckCondition(cond);
1802 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1803 B27 | B26 | B25 |
1804 ((static_cast<int32_t>(sn) >> 1)*B16) |
1805 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1806 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
1807 Emit32(encoding);
1808}
1809
1810
1811void Thumb2Assembler::vmovrs(Register rt, SRegister sn, Condition cond) {
1812 CHECK_NE(sn, kNoSRegister);
1813 CHECK_NE(rt, kNoRegister);
1814 CHECK_NE(rt, SP);
1815 CHECK_NE(rt, PC);
1816 CheckCondition(cond);
1817 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1818 B27 | B26 | B25 | B20 |
1819 ((static_cast<int32_t>(sn) >> 1)*B16) |
1820 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1821 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
1822 Emit32(encoding);
1823}
1824
1825
1826void Thumb2Assembler::vmovsrr(SRegister sm, Register rt, Register rt2,
1827 Condition cond) {
1828 CHECK_NE(sm, kNoSRegister);
1829 CHECK_NE(sm, S31);
1830 CHECK_NE(rt, kNoRegister);
1831 CHECK_NE(rt, SP);
1832 CHECK_NE(rt, PC);
1833 CHECK_NE(rt2, kNoRegister);
1834 CHECK_NE(rt2, SP);
1835 CHECK_NE(rt2, PC);
1836 CheckCondition(cond);
1837 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1838 B27 | B26 | B22 |
1839 (static_cast<int32_t>(rt2)*B16) |
1840 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1841 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
1842 (static_cast<int32_t>(sm) >> 1);
1843 Emit32(encoding);
1844}
1845
1846
1847void Thumb2Assembler::vmovrrs(Register rt, Register rt2, SRegister sm,
1848 Condition cond) {
1849 CHECK_NE(sm, kNoSRegister);
1850 CHECK_NE(sm, S31);
1851 CHECK_NE(rt, kNoRegister);
1852 CHECK_NE(rt, SP);
1853 CHECK_NE(rt, PC);
1854 CHECK_NE(rt2, kNoRegister);
1855 CHECK_NE(rt2, SP);
1856 CHECK_NE(rt2, PC);
1857 CHECK_NE(rt, rt2);
1858 CheckCondition(cond);
1859 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1860 B27 | B26 | B22 | B20 |
1861 (static_cast<int32_t>(rt2)*B16) |
1862 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1863 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
1864 (static_cast<int32_t>(sm) >> 1);
1865 Emit32(encoding);
1866}
1867
1868
1869void Thumb2Assembler::vmovdrr(DRegister dm, Register rt, Register rt2,
1870 Condition cond) {
1871 CHECK_NE(dm, kNoDRegister);
1872 CHECK_NE(rt, kNoRegister);
1873 CHECK_NE(rt, SP);
1874 CHECK_NE(rt, PC);
1875 CHECK_NE(rt2, kNoRegister);
1876 CHECK_NE(rt2, SP);
1877 CHECK_NE(rt2, PC);
1878 CheckCondition(cond);
1879 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1880 B27 | B26 | B22 |
1881 (static_cast<int32_t>(rt2)*B16) |
1882 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
1883 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
1884 (static_cast<int32_t>(dm) & 0xf);
1885 Emit32(encoding);
1886}
1887
1888
1889void Thumb2Assembler::vmovrrd(Register rt, Register rt2, DRegister dm,
1890 Condition cond) {
1891 CHECK_NE(dm, kNoDRegister);
1892 CHECK_NE(rt, kNoRegister);
1893 CHECK_NE(rt, SP);
1894 CHECK_NE(rt, PC);
1895 CHECK_NE(rt2, kNoRegister);
1896 CHECK_NE(rt2, SP);
1897 CHECK_NE(rt2, PC);
1898 CHECK_NE(rt, rt2);
1899 CheckCondition(cond);
1900 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1901 B27 | B26 | B22 | B20 |
1902 (static_cast<int32_t>(rt2)*B16) |
1903 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
1904 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
1905 (static_cast<int32_t>(dm) & 0xf);
1906 Emit32(encoding);
1907}
1908
1909
1910void Thumb2Assembler::vldrs(SRegister sd, const Address& ad, Condition cond) {
1911 const Address& addr = static_cast<const Address&>(ad);
1912 CHECK_NE(sd, kNoSRegister);
1913 CheckCondition(cond);
1914 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1915 B27 | B26 | B24 | B20 |
1916 ((static_cast<int32_t>(sd) & 1)*B22) |
1917 ((static_cast<int32_t>(sd) >> 1)*B12) |
1918 B11 | B9 | addr.vencoding();
1919 Emit32(encoding);
1920}
1921
1922
1923void Thumb2Assembler::vstrs(SRegister sd, const Address& ad, Condition cond) {
1924 const Address& addr = static_cast<const Address&>(ad);
1925 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
1926 CHECK_NE(sd, kNoSRegister);
1927 CheckCondition(cond);
1928 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1929 B27 | B26 | B24 |
1930 ((static_cast<int32_t>(sd) & 1)*B22) |
1931 ((static_cast<int32_t>(sd) >> 1)*B12) |
1932 B11 | B9 | addr.vencoding();
1933 Emit32(encoding);
1934}
1935
1936
1937void Thumb2Assembler::vldrd(DRegister dd, const Address& ad, Condition cond) {
1938 const Address& addr = static_cast<const Address&>(ad);
1939 CHECK_NE(dd, kNoDRegister);
1940 CheckCondition(cond);
1941 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1942 B27 | B26 | B24 | B20 |
1943 ((static_cast<int32_t>(dd) >> 4)*B22) |
1944 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1945 B11 | B9 | B8 | addr.vencoding();
1946 Emit32(encoding);
1947}
1948
1949
1950void Thumb2Assembler::vstrd(DRegister dd, const Address& ad, Condition cond) {
1951 const Address& addr = static_cast<const Address&>(ad);
1952 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
1953 CHECK_NE(dd, kNoDRegister);
1954 CheckCondition(cond);
1955 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1956 B27 | B26 | B24 |
1957 ((static_cast<int32_t>(dd) >> 4)*B22) |
1958 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1959 B11 | B9 | B8 | addr.vencoding();
1960 Emit32(encoding);
1961}
1962
1963
1964void Thumb2Assembler::vpushs(SRegister reg, int nregs, Condition cond) {
1965 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, false, cond);
1966}
1967
1968
1969void Thumb2Assembler::vpushd(DRegister reg, int nregs, Condition cond) {
1970 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, true, cond);
1971}
1972
1973
1974void Thumb2Assembler::vpops(SRegister reg, int nregs, Condition cond) {
1975 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, false, cond);
1976}
1977
1978
1979void Thumb2Assembler::vpopd(DRegister reg, int nregs, Condition cond) {
1980 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, true, cond);
1981}
1982
1983
1984void Thumb2Assembler::EmitVPushPop(uint32_t reg, int nregs, bool push, bool dbl, Condition cond) {
1985 CheckCondition(cond);
1986
1987 uint32_t D;
1988 uint32_t Vd;
1989 if (dbl) {
1990 // Encoded as D:Vd.
1991 D = (reg >> 4) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001992 Vd = reg & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001993 } else {
1994 // Encoded as Vd:D.
1995 D = reg & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001996 Vd = (reg >> 1) & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001997 }
1998 int32_t encoding = B27 | B26 | B21 | B19 | B18 | B16 |
1999 B11 | B9 |
2000 (dbl ? B8 : 0) |
2001 (push ? B24 : (B23 | B20)) |
Andreas Gampec8ccf682014-09-29 20:07:43 -07002002 14U /* 0b1110 */ << 28 |
Dave Allison65fcc2c2014-04-28 13:45:27 -07002003 nregs << (dbl ? 1 : 0) |
2004 D << 22 |
2005 Vd << 12;
2006 Emit32(encoding);
2007}
2008
2009
2010void Thumb2Assembler::EmitVFPsss(Condition cond, int32_t opcode,
2011 SRegister sd, SRegister sn, SRegister sm) {
2012 CHECK_NE(sd, kNoSRegister);
2013 CHECK_NE(sn, kNoSRegister);
2014 CHECK_NE(sm, kNoSRegister);
2015 CheckCondition(cond);
2016 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2017 B27 | B26 | B25 | B11 | B9 | opcode |
2018 ((static_cast<int32_t>(sd) & 1)*B22) |
2019 ((static_cast<int32_t>(sn) >> 1)*B16) |
2020 ((static_cast<int32_t>(sd) >> 1)*B12) |
2021 ((static_cast<int32_t>(sn) & 1)*B7) |
2022 ((static_cast<int32_t>(sm) & 1)*B5) |
2023 (static_cast<int32_t>(sm) >> 1);
2024 Emit32(encoding);
2025}
2026
2027
2028void Thumb2Assembler::EmitVFPddd(Condition cond, int32_t opcode,
2029 DRegister dd, DRegister dn, DRegister dm) {
2030 CHECK_NE(dd, kNoDRegister);
2031 CHECK_NE(dn, kNoDRegister);
2032 CHECK_NE(dm, kNoDRegister);
2033 CheckCondition(cond);
2034 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2035 B27 | B26 | B25 | B11 | B9 | B8 | opcode |
2036 ((static_cast<int32_t>(dd) >> 4)*B22) |
2037 ((static_cast<int32_t>(dn) & 0xf)*B16) |
2038 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2039 ((static_cast<int32_t>(dn) >> 4)*B7) |
2040 ((static_cast<int32_t>(dm) >> 4)*B5) |
2041 (static_cast<int32_t>(dm) & 0xf);
2042 Emit32(encoding);
2043}
2044
2045
2046void Thumb2Assembler::EmitVFPsd(Condition cond, int32_t opcode,
2047 SRegister sd, DRegister dm) {
2048 CHECK_NE(sd, kNoSRegister);
2049 CHECK_NE(dm, kNoDRegister);
2050 CheckCondition(cond);
2051 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2052 B27 | B26 | B25 | B11 | B9 | opcode |
2053 ((static_cast<int32_t>(sd) & 1)*B22) |
2054 ((static_cast<int32_t>(sd) >> 1)*B12) |
2055 ((static_cast<int32_t>(dm) >> 4)*B5) |
2056 (static_cast<int32_t>(dm) & 0xf);
2057 Emit32(encoding);
2058}
2059
2060
2061void Thumb2Assembler::EmitVFPds(Condition cond, int32_t opcode,
2062 DRegister dd, SRegister sm) {
2063 CHECK_NE(dd, kNoDRegister);
2064 CHECK_NE(sm, kNoSRegister);
2065 CheckCondition(cond);
2066 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2067 B27 | B26 | B25 | B11 | B9 | opcode |
2068 ((static_cast<int32_t>(dd) >> 4)*B22) |
2069 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2070 ((static_cast<int32_t>(sm) & 1)*B5) |
2071 (static_cast<int32_t>(sm) >> 1);
2072 Emit32(encoding);
2073}
2074
2075
2076void Thumb2Assembler::vmstat(Condition cond) { // VMRS APSR_nzcv, FPSCR.
Calin Juravleddb7df22014-11-25 20:56:51 +00002077 CHECK_NE(cond, kNoCondition);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002078 CheckCondition(cond);
Calin Juravleddb7df22014-11-25 20:56:51 +00002079 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2080 B27 | B26 | B25 | B23 | B22 | B21 | B20 | B16 |
2081 (static_cast<int32_t>(PC)*B12) |
2082 B11 | B9 | B4;
2083 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002084}
2085
2086
2087void Thumb2Assembler::svc(uint32_t imm8) {
2088 CHECK(IsUint(8, imm8)) << imm8;
2089 int16_t encoding = B15 | B14 | B12 |
2090 B11 | B10 | B9 | B8 |
2091 imm8;
2092 Emit16(encoding);
2093}
2094
2095
2096void Thumb2Assembler::bkpt(uint16_t imm8) {
2097 CHECK(IsUint(8, imm8)) << imm8;
2098 int16_t encoding = B15 | B13 | B12 |
2099 B11 | B10 | B9 |
2100 imm8;
2101 Emit16(encoding);
2102}
2103
2104// Convert the given IT state to a mask bit given bit 0 of the first
2105// condition and a shift position.
2106static uint8_t ToItMask(ItState s, uint8_t firstcond0, uint8_t shift) {
2107 switch (s) {
2108 case kItOmitted: return 1 << shift;
2109 case kItThen: return firstcond0 << shift;
2110 case kItElse: return !firstcond0 << shift;
2111 }
2112 return 0;
2113}
2114
2115
2116// Set the IT condition in the given position for the given state. This is used
2117// to check that conditional instructions match the preceding IT statement.
2118void Thumb2Assembler::SetItCondition(ItState s, Condition cond, uint8_t index) {
2119 switch (s) {
2120 case kItOmitted: it_conditions_[index] = AL; break;
2121 case kItThen: it_conditions_[index] = cond; break;
2122 case kItElse:
2123 it_conditions_[index] = static_cast<Condition>(static_cast<uint8_t>(cond) ^ 1);
2124 break;
2125 }
2126}
2127
2128
2129void Thumb2Assembler::it(Condition firstcond, ItState i1, ItState i2, ItState i3) {
2130 CheckCondition(AL); // Not allowed in IT block.
2131 uint8_t firstcond0 = static_cast<uint8_t>(firstcond) & 1;
2132
2133 // All conditions to AL.
2134 for (uint8_t i = 0; i < 4; ++i) {
2135 it_conditions_[i] = AL;
2136 }
2137
2138 SetItCondition(kItThen, firstcond, 0);
2139 uint8_t mask = ToItMask(i1, firstcond0, 3);
2140 SetItCondition(i1, firstcond, 1);
2141
2142 if (i1 != kItOmitted) {
2143 mask |= ToItMask(i2, firstcond0, 2);
2144 SetItCondition(i2, firstcond, 2);
2145 if (i2 != kItOmitted) {
2146 mask |= ToItMask(i3, firstcond0, 1);
2147 SetItCondition(i3, firstcond, 3);
2148 if (i3 != kItOmitted) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07002149 mask |= 1U /* 0b0001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002150 }
2151 }
2152 }
2153
2154 // Start at first condition.
2155 it_cond_index_ = 0;
2156 next_condition_ = it_conditions_[0];
2157 uint16_t encoding = B15 | B13 | B12 |
2158 B11 | B10 | B9 | B8 |
2159 firstcond << 4 |
2160 mask;
2161 Emit16(encoding);
2162}
2163
2164
2165void Thumb2Assembler::cbz(Register rn, Label* label) {
2166 CheckCondition(AL);
2167 if (label->IsBound()) {
2168 LOG(FATAL) << "cbz can only be used to branch forwards";
Vladimir Markoe8469c12014-11-26 18:09:30 +00002169 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002170 } else {
2171 uint16_t branchid = EmitCompareAndBranch(rn, static_cast<uint16_t>(label->position_), false);
2172 label->LinkTo(branchid);
2173 }
2174}
2175
2176
2177void Thumb2Assembler::cbnz(Register rn, Label* label) {
2178 CheckCondition(AL);
2179 if (label->IsBound()) {
2180 LOG(FATAL) << "cbnz can only be used to branch forwards";
Vladimir Markoe8469c12014-11-26 18:09:30 +00002181 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002182 } else {
2183 uint16_t branchid = EmitCompareAndBranch(rn, static_cast<uint16_t>(label->position_), true);
2184 label->LinkTo(branchid);
2185 }
2186}
2187
2188
2189void Thumb2Assembler::blx(Register rm, Condition cond) {
2190 CHECK_NE(rm, kNoRegister);
2191 CheckCondition(cond);
2192 int16_t encoding = B14 | B10 | B9 | B8 | B7 | static_cast<int16_t>(rm) << 3;
2193 Emit16(encoding);
2194}
2195
2196
2197void Thumb2Assembler::bx(Register rm, Condition cond) {
2198 CHECK_NE(rm, kNoRegister);
2199 CheckCondition(cond);
2200 int16_t encoding = B14 | B10 | B9 | B8 | static_cast<int16_t>(rm) << 3;
2201 Emit16(encoding);
2202}
2203
2204
2205void Thumb2Assembler::Push(Register rd, Condition cond) {
2206 str(rd, Address(SP, -kRegisterSize, Address::PreIndex), cond);
2207}
2208
2209
2210void Thumb2Assembler::Pop(Register rd, Condition cond) {
2211 ldr(rd, Address(SP, kRegisterSize, Address::PostIndex), cond);
2212}
2213
2214
2215void Thumb2Assembler::PushList(RegList regs, Condition cond) {
2216 stm(DB_W, SP, regs, cond);
2217}
2218
2219
2220void Thumb2Assembler::PopList(RegList regs, Condition cond) {
2221 ldm(IA_W, SP, regs, cond);
2222}
2223
2224
2225void Thumb2Assembler::Mov(Register rd, Register rm, Condition cond) {
2226 if (cond != AL || rd != rm) {
2227 mov(rd, ShifterOperand(rm), cond);
2228 }
2229}
2230
2231
2232// A branch has changed size. Make a hole for it.
2233void Thumb2Assembler::MakeHoleForBranch(uint32_t location, uint32_t delta) {
2234 // Move the contents of the buffer using: Move(newposition, oldposition)
2235 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2236 buffer_.Move(location + delta, location);
2237}
2238
2239
2240void Thumb2Assembler::Bind(Label* label) {
2241 CHECK(!label->IsBound());
2242 uint32_t bound_pc = buffer_.Size();
2243 std::vector<Branch*> changed_branches;
2244
2245 while (label->IsLinked()) {
2246 uint16_t position = label->Position(); // Branch id for linked branch.
2247 Branch* branch = GetBranch(position); // Get the branch at this id.
2248 bool changed = branch->Resolve(bound_pc); // Branch can be resolved now.
2249 uint32_t branch_location = branch->GetLocation();
2250 uint16_t next = buffer_.Load<uint16_t>(branch_location); // Get next in chain.
2251 if (changed) {
Nicolas Geoffray8d486732014-07-16 16:23:40 +01002252 DCHECK(!force_32bit_branches_);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002253 MakeHoleForBranch(branch->GetLocation(), 2);
2254 if (branch->IsCompareAndBranch()) {
2255 // A cbz/cbnz instruction has changed size. There is no valid encoding for
2256 // a 32 bit cbz/cbnz so we need to change this to an instruction pair:
2257 // cmp rn, #0
2258 // b<eq|ne> target
2259 bool n = branch->GetType() == Branch::kCompareAndBranchNonZero;
2260 Condition cond = n ? NE : EQ;
2261 branch->Move(2); // Move the branch forward by 2 bytes.
2262 branch->ResetTypeAndCondition(Branch::kConditional, cond);
2263 branch->ResetSize(Branch::k16Bit);
2264
2265 // Now add a compare instruction in the place the branch was.
Andreas Gampe277ccbd2014-11-03 21:36:10 -08002266 buffer_.Store<int16_t>(branch_location,
2267 B13 | B11 | static_cast<int16_t>(branch->GetRegister()) << 8);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002268
2269 // Since have moved made a hole in the code we need to reload the
2270 // current pc.
2271 bound_pc = buffer_.Size();
2272
2273 // Now resolve the newly added branch.
2274 changed = branch->Resolve(bound_pc);
2275 if (changed) {
2276 MakeHoleForBranch(branch->GetLocation(), 2);
2277 changed_branches.push_back(branch);
2278 }
2279 } else {
2280 changed_branches.push_back(branch);
2281 }
2282 }
2283 label->position_ = next; // Move to next.
2284 }
2285 label->BindTo(bound_pc);
2286
2287 // Now relocate any changed branches. Do this until there are no more changes.
2288 std::vector<Branch*> branches_to_process = changed_branches;
2289 while (branches_to_process.size() != 0) {
2290 changed_branches.clear();
2291 for (auto& changed_branch : branches_to_process) {
2292 for (auto& branch : branches_) {
2293 bool changed = branch->Relocate(changed_branch->GetLocation(), 2);
2294 if (changed) {
2295 changed_branches.push_back(branch);
2296 }
2297 }
2298 branches_to_process = changed_branches;
2299 }
2300 }
2301}
2302
2303
2304void Thumb2Assembler::EmitBranches() {
2305 for (auto& branch : branches_) {
2306 branch->Emit(&buffer_);
2307 }
2308}
2309
2310
2311void Thumb2Assembler::Lsl(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002312 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002313 CHECK_LE(shift_imm, 31u);
Dave Allison45fdb932014-06-25 12:37:10 -07002314 CheckCondition(cond);
2315 EmitShift(rd, rm, LSL, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002316}
2317
2318
2319void Thumb2Assembler::Lsr(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002320 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002321 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002322 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Dave Allison45fdb932014-06-25 12:37:10 -07002323 CheckCondition(cond);
2324 EmitShift(rd, rm, LSR, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002325}
2326
2327
2328void Thumb2Assembler::Asr(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002329 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002330 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002331 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Dave Allison45fdb932014-06-25 12:37:10 -07002332 CheckCondition(cond);
2333 EmitShift(rd, rm, ASR, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002334}
2335
2336
2337void Thumb2Assembler::Ror(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002338 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002339 CHECK(1u <= shift_imm && shift_imm <= 31u);
Dave Allison45fdb932014-06-25 12:37:10 -07002340 CheckCondition(cond);
2341 EmitShift(rd, rm, ROR, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002342}
2343
2344
Dave Allison45fdb932014-06-25 12:37:10 -07002345void Thumb2Assembler::Rrx(Register rd, Register rm, bool setcc, Condition cond) {
2346 CheckCondition(cond);
2347 EmitShift(rd, rm, RRX, rm, setcc);
2348}
2349
2350
2351void Thumb2Assembler::Lsl(Register rd, Register rm, Register rn,
2352 bool setcc, Condition cond) {
2353 CheckCondition(cond);
2354 EmitShift(rd, rm, LSL, rn, setcc);
2355}
2356
2357
2358void Thumb2Assembler::Lsr(Register rd, Register rm, Register rn,
2359 bool setcc, Condition cond) {
2360 CheckCondition(cond);
2361 EmitShift(rd, rm, LSR, rn, setcc);
2362}
2363
2364
2365void Thumb2Assembler::Asr(Register rd, Register rm, Register rn,
2366 bool setcc, Condition cond) {
2367 CheckCondition(cond);
2368 EmitShift(rd, rm, ASR, rn, setcc);
2369}
2370
2371
2372void Thumb2Assembler::Ror(Register rd, Register rm, Register rn,
2373 bool setcc, Condition cond) {
2374 CheckCondition(cond);
2375 EmitShift(rd, rm, ROR, rn, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002376}
2377
2378
2379int32_t Thumb2Assembler::EncodeBranchOffset(int32_t offset, int32_t inst) {
2380 // The offset is off by 4 due to the way the ARM CPUs read PC.
2381 offset -= 4;
2382 offset >>= 1;
2383
2384 uint32_t value = 0;
2385 // There are two different encodings depending on the value of bit 12. In one case
2386 // intermediate values are calculated using the sign bit.
2387 if ((inst & B12) == B12) {
2388 // 25 bits of offset.
2389 uint32_t signbit = (offset >> 31) & 0x1;
2390 uint32_t i1 = (offset >> 22) & 0x1;
2391 uint32_t i2 = (offset >> 21) & 0x1;
2392 uint32_t imm10 = (offset >> 11) & 0x03ff;
2393 uint32_t imm11 = offset & 0x07ff;
2394 uint32_t j1 = (i1 ^ signbit) ? 0 : 1;
2395 uint32_t j2 = (i2 ^ signbit) ? 0 : 1;
2396 value = (signbit << 26) | (j1 << 13) | (j2 << 11) | (imm10 << 16) |
2397 imm11;
2398 // Remove the offset from the current encoding.
2399 inst &= ~(0x3ff << 16 | 0x7ff);
2400 } else {
2401 uint32_t signbit = (offset >> 31) & 0x1;
2402 uint32_t imm6 = (offset >> 11) & 0x03f;
2403 uint32_t imm11 = offset & 0x07ff;
2404 uint32_t j1 = (offset >> 19) & 1;
2405 uint32_t j2 = (offset >> 17) & 1;
2406 value = (signbit << 26) | (j1 << 13) | (j2 << 11) | (imm6 << 16) |
2407 imm11;
2408 // Remove the offset from the current encoding.
2409 inst &= ~(0x3f << 16 | 0x7ff);
2410 }
2411 // Mask out offset bits in current instruction.
2412 inst &= ~(B26 | B13 | B11);
2413 inst |= value;
2414 return inst;
2415}
2416
2417
2418int Thumb2Assembler::DecodeBranchOffset(int32_t instr) {
2419 int32_t imm32;
2420 if ((instr & B12) == B12) {
2421 uint32_t S = (instr >> 26) & 1;
2422 uint32_t J2 = (instr >> 11) & 1;
2423 uint32_t J1 = (instr >> 13) & 1;
2424 uint32_t imm10 = (instr >> 16) & 0x3FF;
2425 uint32_t imm11 = instr & 0x7FF;
2426
2427 uint32_t I1 = ~(J1 ^ S) & 1;
2428 uint32_t I2 = ~(J2 ^ S) & 1;
2429 imm32 = (S << 24) | (I1 << 23) | (I2 << 22) | (imm10 << 12) | (imm11 << 1);
2430 imm32 = (imm32 << 8) >> 8; // sign extend 24 bit immediate.
2431 } else {
2432 uint32_t S = (instr >> 26) & 1;
2433 uint32_t J2 = (instr >> 11) & 1;
2434 uint32_t J1 = (instr >> 13) & 1;
2435 uint32_t imm6 = (instr >> 16) & 0x3F;
2436 uint32_t imm11 = instr & 0x7FF;
2437
2438 imm32 = (S << 20) | (J2 << 19) | (J1 << 18) | (imm6 << 12) | (imm11 << 1);
2439 imm32 = (imm32 << 11) >> 11; // sign extend 21 bit immediate.
2440 }
2441 imm32 += 4;
2442 return imm32;
2443}
2444
2445
2446void Thumb2Assembler::AddConstant(Register rd, int32_t value, Condition cond) {
2447 AddConstant(rd, rd, value, cond);
2448}
2449
2450
2451void Thumb2Assembler::AddConstant(Register rd, Register rn, int32_t value,
2452 Condition cond) {
2453 if (value == 0) {
2454 if (rd != rn) {
2455 mov(rd, ShifterOperand(rn), cond);
2456 }
2457 return;
2458 }
2459 // We prefer to select the shorter code sequence rather than selecting add for
2460 // positive values and sub for negatives ones, which would slightly improve
2461 // the readability of generated code for some constants.
2462 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002463 if (ShifterOperandCanHold(rd, rn, ADD, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002464 add(rd, rn, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002465 } else if (ShifterOperandCanHold(rd, rn, SUB, -value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002466 sub(rd, rn, shifter_op, cond);
2467 } else {
2468 CHECK(rn != IP);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002469 if (ShifterOperandCanHold(rd, rn, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002470 mvn(IP, shifter_op, cond);
2471 add(rd, rn, ShifterOperand(IP), cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002472 } else if (ShifterOperandCanHold(rd, rn, MVN, ~(-value), &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002473 mvn(IP, shifter_op, cond);
2474 sub(rd, rn, ShifterOperand(IP), cond);
2475 } else {
2476 movw(IP, Low16Bits(value), cond);
2477 uint16_t value_high = High16Bits(value);
2478 if (value_high != 0) {
2479 movt(IP, value_high, cond);
2480 }
2481 add(rd, rn, ShifterOperand(IP), cond);
2482 }
2483 }
2484}
2485
2486
2487void Thumb2Assembler::AddConstantSetFlags(Register rd, Register rn, int32_t value,
2488 Condition cond) {
2489 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002490 if (ShifterOperandCanHold(rd, rn, ADD, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002491 adds(rd, rn, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002492 } else if (ShifterOperandCanHold(rd, rn, ADD, -value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002493 subs(rd, rn, shifter_op, cond);
2494 } else {
2495 CHECK(rn != IP);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002496 if (ShifterOperandCanHold(rd, rn, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002497 mvn(IP, shifter_op, cond);
2498 adds(rd, rn, ShifterOperand(IP), cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002499 } else if (ShifterOperandCanHold(rd, rn, MVN, ~(-value), &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002500 mvn(IP, shifter_op, cond);
2501 subs(rd, rn, ShifterOperand(IP), cond);
2502 } else {
2503 movw(IP, Low16Bits(value), cond);
2504 uint16_t value_high = High16Bits(value);
2505 if (value_high != 0) {
2506 movt(IP, value_high, cond);
2507 }
2508 adds(rd, rn, ShifterOperand(IP), cond);
2509 }
2510 }
2511}
2512
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002513
Dave Allison65fcc2c2014-04-28 13:45:27 -07002514void Thumb2Assembler::LoadImmediate(Register rd, int32_t value, Condition cond) {
2515 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002516 if (ShifterOperandCanHold(rd, R0, MOV, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002517 mov(rd, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002518 } else if (ShifterOperandCanHold(rd, R0, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002519 mvn(rd, shifter_op, cond);
2520 } else {
2521 movw(rd, Low16Bits(value), cond);
2522 uint16_t value_high = High16Bits(value);
2523 if (value_high != 0) {
2524 movt(rd, value_high, cond);
2525 }
2526 }
2527}
2528
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002529
Dave Allison65fcc2c2014-04-28 13:45:27 -07002530// Implementation note: this method must emit at most one instruction when
2531// Address::CanHoldLoadOffsetThumb.
2532void Thumb2Assembler::LoadFromOffset(LoadOperandType type,
2533 Register reg,
2534 Register base,
2535 int32_t offset,
2536 Condition cond) {
2537 if (!Address::CanHoldLoadOffsetThumb(type, offset)) {
Roland Levillain775ef492014-11-04 17:43:11 +00002538 CHECK_NE(base, IP);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002539 LoadImmediate(IP, offset, cond);
2540 add(IP, IP, ShifterOperand(base), cond);
2541 base = IP;
2542 offset = 0;
2543 }
2544 CHECK(Address::CanHoldLoadOffsetThumb(type, offset));
2545 switch (type) {
2546 case kLoadSignedByte:
2547 ldrsb(reg, Address(base, offset), cond);
2548 break;
2549 case kLoadUnsignedByte:
2550 ldrb(reg, Address(base, offset), cond);
2551 break;
2552 case kLoadSignedHalfword:
2553 ldrsh(reg, Address(base, offset), cond);
2554 break;
2555 case kLoadUnsignedHalfword:
2556 ldrh(reg, Address(base, offset), cond);
2557 break;
2558 case kLoadWord:
2559 ldr(reg, Address(base, offset), cond);
2560 break;
2561 case kLoadWordPair:
2562 ldrd(reg, Address(base, offset), cond);
2563 break;
2564 default:
2565 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07002566 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002567 }
2568}
2569
2570
2571// Implementation note: this method must emit at most one instruction when
2572// Address::CanHoldLoadOffsetThumb, as expected by JIT::GuardedLoadFromOffset.
2573void Thumb2Assembler::LoadSFromOffset(SRegister reg,
2574 Register base,
2575 int32_t offset,
2576 Condition cond) {
2577 if (!Address::CanHoldLoadOffsetThumb(kLoadSWord, offset)) {
2578 CHECK_NE(base, IP);
2579 LoadImmediate(IP, offset, cond);
2580 add(IP, IP, ShifterOperand(base), cond);
2581 base = IP;
2582 offset = 0;
2583 }
2584 CHECK(Address::CanHoldLoadOffsetThumb(kLoadSWord, offset));
2585 vldrs(reg, Address(base, offset), cond);
2586}
2587
2588
2589// Implementation note: this method must emit at most one instruction when
2590// Address::CanHoldLoadOffsetThumb, as expected by JIT::GuardedLoadFromOffset.
2591void Thumb2Assembler::LoadDFromOffset(DRegister reg,
2592 Register base,
2593 int32_t offset,
2594 Condition cond) {
2595 if (!Address::CanHoldLoadOffsetThumb(kLoadDWord, offset)) {
2596 CHECK_NE(base, IP);
2597 LoadImmediate(IP, offset, cond);
2598 add(IP, IP, ShifterOperand(base), cond);
2599 base = IP;
2600 offset = 0;
2601 }
2602 CHECK(Address::CanHoldLoadOffsetThumb(kLoadDWord, offset));
2603 vldrd(reg, Address(base, offset), cond);
2604}
2605
2606
2607// Implementation note: this method must emit at most one instruction when
2608// Address::CanHoldStoreOffsetThumb.
2609void Thumb2Assembler::StoreToOffset(StoreOperandType type,
2610 Register reg,
2611 Register base,
2612 int32_t offset,
2613 Condition cond) {
Roland Levillain775ef492014-11-04 17:43:11 +00002614 Register tmp_reg = kNoRegister;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002615 if (!Address::CanHoldStoreOffsetThumb(type, offset)) {
Roland Levillain775ef492014-11-04 17:43:11 +00002616 CHECK_NE(base, IP);
2617 if (reg != IP) {
2618 tmp_reg = IP;
2619 } else {
2620 // Be careful not to use IP twice (for `reg` and to build the
2621 // Address object used by the store instruction(s) below).
2622 // Instead, save R5 on the stack (or R6 if R5 is not available),
2623 // use it as secondary temporary register, and restore it after
2624 // the store instruction has been emitted.
2625 tmp_reg = base != R5 ? R5 : R6;
2626 Push(tmp_reg);
2627 if (base == SP) {
2628 offset += kRegisterSize;
2629 }
2630 }
2631 LoadImmediate(tmp_reg, offset, cond);
2632 add(tmp_reg, tmp_reg, ShifterOperand(base), cond);
2633 base = tmp_reg;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002634 offset = 0;
2635 }
2636 CHECK(Address::CanHoldStoreOffsetThumb(type, offset));
2637 switch (type) {
2638 case kStoreByte:
2639 strb(reg, Address(base, offset), cond);
2640 break;
2641 case kStoreHalfword:
2642 strh(reg, Address(base, offset), cond);
2643 break;
2644 case kStoreWord:
2645 str(reg, Address(base, offset), cond);
2646 break;
2647 case kStoreWordPair:
2648 strd(reg, Address(base, offset), cond);
2649 break;
2650 default:
2651 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07002652 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002653 }
Roland Levillain775ef492014-11-04 17:43:11 +00002654 if (tmp_reg != kNoRegister && tmp_reg != IP) {
2655 DCHECK(tmp_reg == R5 || tmp_reg == R6);
2656 Pop(tmp_reg);
2657 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002658}
2659
2660
2661// Implementation note: this method must emit at most one instruction when
2662// Address::CanHoldStoreOffsetThumb, as expected by JIT::GuardedStoreToOffset.
2663void Thumb2Assembler::StoreSToOffset(SRegister reg,
2664 Register base,
2665 int32_t offset,
2666 Condition cond) {
2667 if (!Address::CanHoldStoreOffsetThumb(kStoreSWord, offset)) {
2668 CHECK_NE(base, IP);
2669 LoadImmediate(IP, offset, cond);
2670 add(IP, IP, ShifterOperand(base), cond);
2671 base = IP;
2672 offset = 0;
2673 }
2674 CHECK(Address::CanHoldStoreOffsetThumb(kStoreSWord, offset));
2675 vstrs(reg, Address(base, offset), cond);
2676}
2677
2678
2679// Implementation note: this method must emit at most one instruction when
2680// Address::CanHoldStoreOffsetThumb, as expected by JIT::GuardedStoreSToOffset.
2681void Thumb2Assembler::StoreDToOffset(DRegister reg,
2682 Register base,
2683 int32_t offset,
2684 Condition cond) {
2685 if (!Address::CanHoldStoreOffsetThumb(kStoreDWord, offset)) {
2686 CHECK_NE(base, IP);
2687 LoadImmediate(IP, offset, cond);
2688 add(IP, IP, ShifterOperand(base), cond);
2689 base = IP;
2690 offset = 0;
2691 }
2692 CHECK(Address::CanHoldStoreOffsetThumb(kStoreDWord, offset));
2693 vstrd(reg, Address(base, offset), cond);
2694}
2695
2696
2697void Thumb2Assembler::MemoryBarrier(ManagedRegister mscratch) {
2698 CHECK_EQ(mscratch.AsArm().AsCoreRegister(), R12);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01002699 dmb(SY);
2700}
2701
2702
2703void Thumb2Assembler::dmb(DmbOptions flavor) {
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01002704 int32_t encoding = 0xf3bf8f50; // dmb in T1 encoding.
2705 Emit32(encoding | flavor);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002706}
2707
2708
2709void Thumb2Assembler::CompareAndBranchIfZero(Register r, Label* label) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002710 if (force_32bit_branches_) {
2711 cmp(r, ShifterOperand(0));
2712 b(label, EQ);
2713 } else {
2714 cbz(r, label);
2715 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002716}
2717
2718
2719void Thumb2Assembler::CompareAndBranchIfNonZero(Register r, Label* label) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002720 if (force_32bit_branches_) {
2721 cmp(r, ShifterOperand(0));
2722 b(label, NE);
2723 } else {
2724 cbnz(r, label);
2725 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002726}
2727} // namespace arm
2728} // namespace art